dpclock.c revision 1.6 1 1.6 macallan /* $NetBSD: dpclock.c,v 1.6 2015/02/18 16:47:58 macallan Exp $ */
2 1.1 rumble
3 1.1 rumble /*
4 1.1 rumble * Copyright (c) 2001 Erik Reid
5 1.1 rumble * Copyright (c) 2001 Rafal K. Boni
6 1.1 rumble * Copyright (c) 2001 Christopher Sekiya
7 1.1 rumble * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
8 1.1 rumble * All rights reserved.
9 1.1 rumble *
10 1.1 rumble * Portions of this code are derived from software contributed to The
11 1.1 rumble * NetBSD Foundation by Jason R. Thorpe of the Numerical Aerospace
12 1.1 rumble * Simulation Facility, NASA Ames Research Center.
13 1.1 rumble *
14 1.1 rumble * Redistribution and use in source and binary forms, with or without
15 1.1 rumble * modification, are permitted provided that the following conditions
16 1.1 rumble * are met:
17 1.1 rumble * 1. Redistributions of source code must retain the above copyright
18 1.1 rumble * notice, this list of conditions and the following disclaimer.
19 1.1 rumble * 2. Redistributions in binary form must reproduce the above copyright
20 1.1 rumble * notice, this list of conditions and the following disclaimer in the
21 1.1 rumble * documentation and/or other materials provided with the distribution.
22 1.1 rumble * 3. The name of the author may not be used to endorse or promote products
23 1.1 rumble * derived from this software without specific prior written permission.
24 1.1 rumble *
25 1.1 rumble * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
26 1.1 rumble * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
27 1.1 rumble * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
28 1.1 rumble * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
29 1.1 rumble * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
30 1.1 rumble * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
31 1.1 rumble * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
32 1.1 rumble * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
33 1.1 rumble * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
34 1.1 rumble * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35 1.1 rumble */
36 1.1 rumble
37 1.1 rumble #include <sys/param.h>
38 1.1 rumble #include <sys/kernel.h>
39 1.1 rumble #include <sys/systm.h>
40 1.1 rumble #include <sys/device.h>
41 1.1 rumble
42 1.3 dyoung #include <sys/bus.h>
43 1.1 rumble #include <machine/autoconf.h>
44 1.1 rumble #include <machine/sysconf.h>
45 1.1 rumble #include <machine/machtype.h>
46 1.1 rumble
47 1.1 rumble #include <dev/clock_subr.h>
48 1.1 rumble #include <sgimips/dev/dp8573areg.h>
49 1.1 rumble
50 1.1 rumble #include <sgimips/sgimips/clockvar.h>
51 1.1 rumble
52 1.1 rumble struct dpclock_softc {
53 1.1 rumble struct todr_chip_handle sc_todrch;
54 1.1 rumble
55 1.1 rumble /* RTC registers */
56 1.1 rumble bus_space_tag_t sc_rtct;
57 1.1 rumble bus_space_handle_t sc_rtch;
58 1.6 macallan int sc_offset;
59 1.1 rumble };
60 1.1 rumble
61 1.4 chs static int dpclock_match(device_t, cfdata_t, void *);
62 1.4 chs static void dpclock_attach(device_t, device_t, void *);
63 1.2 tsutsui static int dpclock_gettime(struct todr_chip_handle *, struct timeval *);
64 1.2 tsutsui static int dpclock_settime(struct todr_chip_handle *, struct timeval *);
65 1.1 rumble
66 1.4 chs CFATTACH_DECL_NEW(dpclock, sizeof(struct dpclock_softc),
67 1.1 rumble dpclock_match, dpclock_attach, NULL, NULL);
68 1.1 rumble
69 1.1 rumble static int
70 1.4 chs dpclock_match(device_t parent, cfdata_t cf, void *aux)
71 1.1 rumble {
72 1.1 rumble struct mainbus_attach_args *ma = aux;
73 1.1 rumble
74 1.1 rumble switch (mach_type) {
75 1.1 rumble case MACH_SGI_IP6 | MACH_SGI_IP10:
76 1.1 rumble if (ma->ma_addr == 0x1fbc0000)
77 1.1 rumble return (1);
78 1.1 rumble break;
79 1.1 rumble
80 1.1 rumble case MACH_SGI_IP12:
81 1.1 rumble case MACH_SGI_IP20:
82 1.1 rumble if (ma->ma_addr == 0x1fb80e00)
83 1.1 rumble return (1);
84 1.1 rumble break;
85 1.1 rumble }
86 1.1 rumble
87 1.1 rumble return (0);
88 1.1 rumble }
89 1.1 rumble
90 1.1 rumble static void
91 1.6 macallan writereg(struct dpclock_softc *sc, uint32_t reg, uint8_t val)
92 1.6 macallan {
93 1.6 macallan bus_space_write_1(sc->sc_rtct, sc->sc_rtch,
94 1.6 macallan (reg << 2) + sc->sc_offset, val);
95 1.6 macallan }
96 1.6 macallan
97 1.6 macallan static uint8_t
98 1.6 macallan readreg(struct dpclock_softc *sc, uint32_t reg)
99 1.6 macallan {
100 1.6 macallan return bus_space_read_1(sc->sc_rtct, sc->sc_rtch,
101 1.6 macallan (reg << 2) + sc->sc_offset);
102 1.6 macallan }
103 1.6 macallan
104 1.6 macallan static void
105 1.4 chs dpclock_attach(device_t parent, device_t self, void *aux)
106 1.1 rumble {
107 1.4 chs struct dpclock_softc *sc = device_private(self);
108 1.1 rumble struct mainbus_attach_args *ma = aux;
109 1.1 rumble int err;
110 1.1 rumble
111 1.1 rumble printf("\n");
112 1.1 rumble
113 1.6 macallan sc->sc_rtct = normal_memt;
114 1.1 rumble /*
115 1.1 rumble * All machines have one byte register per word. IP6/IP10 use
116 1.1 rumble * the MSB, others the LSB.
117 1.1 rumble */
118 1.1 rumble if (mach_type == MACH_SGI_IP12 || mach_type == MACH_SGI_IP20)
119 1.6 macallan sc->sc_offset = 3;
120 1.1 rumble else
121 1.6 macallan sc->sc_offset = 0;
122 1.1 rumble
123 1.1 rumble if ((err = bus_space_map(sc->sc_rtct, ma->ma_addr, 0x1ffff,
124 1.1 rumble BUS_SPACE_MAP_LINEAR, &sc->sc_rtch)) != 0) {
125 1.1 rumble printf(": unable to map RTC registers, error = %d\n", err);
126 1.1 rumble return;
127 1.1 rumble }
128 1.1 rumble
129 1.1 rumble sc->sc_todrch.cookie = sc;
130 1.1 rumble sc->sc_todrch.todr_gettime = dpclock_gettime;
131 1.1 rumble sc->sc_todrch.todr_settime = dpclock_settime;
132 1.1 rumble sc->sc_todrch.todr_setwen = NULL;
133 1.1 rumble
134 1.1 rumble todr_attach(&sc->sc_todrch);
135 1.1 rumble }
136 1.1 rumble
137 1.1 rumble /*
138 1.1 rumble * Get the time of day, based on the clock's value and/or the base value.
139 1.1 rumble */
140 1.1 rumble static int
141 1.2 tsutsui dpclock_gettime(struct todr_chip_handle *todrch, struct timeval *tv)
142 1.1 rumble {
143 1.1 rumble struct dpclock_softc *sc = (struct dpclock_softc *)todrch->cookie;
144 1.1 rumble struct clock_ymdhms dt;
145 1.1 rumble int s;
146 1.1 rumble u_int8_t i, j;
147 1.1 rumble u_int8_t regs[32];
148 1.1 rumble
149 1.1 rumble s = splhigh();
150 1.6 macallan i = readreg(sc, DP8573A_TIMESAVE_CTL);
151 1.1 rumble j = i | DP8573A_TIMESAVE_CTL_EN;
152 1.6 macallan writereg(sc, DP8573A_TIMESAVE_CTL, j);
153 1.6 macallan writereg(sc, DP8573A_TIMESAVE_CTL, i);
154 1.1 rumble splx(s);
155 1.1 rumble
156 1.1 rumble for (i = 0; i < 32; i++)
157 1.6 macallan regs[i] = readreg(sc, i);
158 1.1 rumble
159 1.5 christos dt.dt_sec = bcdtobin(regs[DP8573A_SAVE_SEC]);
160 1.5 christos dt.dt_min = bcdtobin(regs[DP8573A_SAVE_MIN]);
161 1.1 rumble
162 1.1 rumble if (regs[DP8573A_RT_MODE] & DP8573A_RT_MODE_1224) {
163 1.5 christos dt.dt_hour = bcdtobin(regs[DP8573A_SAVE_HOUR] &
164 1.1 rumble DP8573A_HOUR_12HR_MASK) +
165 1.1 rumble ((regs[DP8573A_SAVE_HOUR] & DP8573A_RT_MODE_1224) ? 0 : 12);
166 1.1 rumble
167 1.1 rumble /*
168 1.1 rumble * In AM/PM mode, hour range is 01-12, so adding in 12 hours
169 1.1 rumble * for PM gives us 01-24, whereas we want 00-23, so map hour
170 1.1 rumble * 24 to hour 0.
171 1.1 rumble */
172 1.1 rumble
173 1.1 rumble if (dt.dt_hour == 24)
174 1.1 rumble dt.dt_hour = 0;
175 1.1 rumble } else {
176 1.5 christos dt.dt_hour = bcdtobin(regs[DP8573A_SAVE_HOUR] &
177 1.1 rumble DP8573A_HOUR_24HR_MASK);
178 1.1 rumble }
179 1.1 rumble
180 1.5 christos dt.dt_wday = bcdtobin(regs[DP8573A_DOW]); /* Not from time saved */
181 1.5 christos dt.dt_day = bcdtobin(regs[DP8573A_SAVE_DOM]);
182 1.5 christos dt.dt_mon = bcdtobin(regs[DP8573A_SAVE_MONTH]);
183 1.5 christos dt.dt_year = FROM_IRIX_YEAR(bcdtobin(regs[DP8573A_YEAR]));
184 1.1 rumble
185 1.1 rumble /* simple sanity checks */
186 1.1 rumble if (dt.dt_mon > 12 || dt.dt_day > 31 ||
187 1.1 rumble dt.dt_hour >= 24 || dt.dt_min >= 60 || dt.dt_sec >= 60)
188 1.1 rumble return (EIO);
189 1.1 rumble
190 1.1 rumble tv->tv_sec = (long)clock_ymdhms_to_secs(&dt);
191 1.1 rumble if (tv->tv_sec == -1)
192 1.1 rumble return (ERANGE);
193 1.1 rumble tv->tv_usec = 0;
194 1.1 rumble
195 1.1 rumble return (0);
196 1.1 rumble }
197 1.1 rumble
198 1.1 rumble /*
199 1.1 rumble * Reset the TODR based on the time value.
200 1.1 rumble */
201 1.1 rumble static int
202 1.2 tsutsui dpclock_settime(struct todr_chip_handle *todrch, struct timeval *tv)
203 1.1 rumble {
204 1.1 rumble struct dpclock_softc *sc = (struct dpclock_softc *)todrch->cookie;
205 1.1 rumble struct clock_ymdhms dt;
206 1.1 rumble int s;
207 1.1 rumble u_int8_t i, j;
208 1.1 rumble u_int8_t regs[32];
209 1.1 rumble
210 1.1 rumble clock_secs_to_ymdhms((time_t)(tv->tv_sec + (tv->tv_usec > 500000)),&dt);
211 1.1 rumble
212 1.1 rumble s = splhigh();
213 1.6 macallan i = readreg(sc, DP8573A_TIMESAVE_CTL);
214 1.1 rumble j = i | DP8573A_TIMESAVE_CTL_EN;
215 1.6 macallan writereg(sc, DP8573A_TIMESAVE_CTL, j);
216 1.6 macallan writereg(sc, DP8573A_TIMESAVE_CTL, i);
217 1.1 rumble splx(s);
218 1.1 rumble
219 1.1 rumble for (i = 0; i < 32; i++)
220 1.6 macallan regs[i] = readreg(sc, i);
221 1.1 rumble
222 1.1 rumble regs[DP8573A_SUBSECOND] = 0;
223 1.5 christos regs[DP8573A_SECOND] = bintobcd(dt.dt_sec);
224 1.5 christos regs[DP8573A_MINUTE] = bintobcd(dt.dt_min);
225 1.5 christos regs[DP8573A_HOUR] = bintobcd(dt.dt_hour) & DP8573A_HOUR_24HR_MASK;
226 1.5 christos regs[DP8573A_DOW] = bintobcd(dt.dt_wday);
227 1.5 christos regs[DP8573A_DOM] = bintobcd(dt.dt_day);
228 1.5 christos regs[DP8573A_MONTH] = bintobcd(dt.dt_mon);
229 1.5 christos regs[DP8573A_YEAR] = bintobcd(TO_IRIX_YEAR(dt.dt_year));
230 1.1 rumble
231 1.1 rumble s = splhigh();
232 1.6 macallan i = readreg(sc, DP8573A_RT_MODE);
233 1.1 rumble j = i & ~DP8573A_RT_MODE_CLKSS;
234 1.6 macallan writereg(sc, DP8573A_RT_MODE, j);
235 1.1 rumble
236 1.1 rumble for (i = 0; i < 10; i++)
237 1.6 macallan writereg(sc, DP8573A_COUNTERS +i, regs[DP8573A_COUNTERS + i]);
238 1.1 rumble
239 1.6 macallan writereg(sc, DP8573A_RT_MODE, i);
240 1.1 rumble splx(s);
241 1.1 rumble
242 1.1 rumble return (0);
243 1.1 rumble }
244