Home | History | Annotate | Line # | Download | only in dev
imc.c revision 1.20
      1  1.20   rumble /*	$NetBSD: imc.c,v 1.20 2004/08/17 00:44:39 rumble Exp $	*/
      2   1.1  thorpej 
      3   1.1  thorpej /*
      4   1.1  thorpej  * Copyright (c) 2001 Rafal K. Boni
      5   1.1  thorpej  * All rights reserved.
      6   1.4   simonb  *
      7   1.1  thorpej  * Redistribution and use in source and binary forms, with or without
      8   1.1  thorpej  * modification, are permitted provided that the following conditions
      9   1.1  thorpej  * are met:
     10   1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     11   1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     12   1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     15   1.1  thorpej  * 3. The name of the author may not be used to endorse or promote products
     16   1.1  thorpej  *    derived from this software without specific prior written permission.
     17   1.4   simonb  *
     18   1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19   1.1  thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20   1.1  thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21   1.1  thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22   1.1  thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     23   1.1  thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     24   1.1  thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     25   1.1  thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     26   1.1  thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     27   1.1  thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     28   1.1  thorpej  */
     29   1.9    lukem 
     30   1.9    lukem #include <sys/cdefs.h>
     31  1.20   rumble __KERNEL_RCSID(0, "$NetBSD: imc.c,v 1.20 2004/08/17 00:44:39 rumble Exp $");
     32   1.1  thorpej 
     33   1.1  thorpej #include <sys/param.h>
     34   1.1  thorpej #include <sys/device.h>
     35   1.1  thorpej #include <sys/systm.h>
     36   1.1  thorpej 
     37   1.1  thorpej #include <machine/cpu.h>
     38   1.1  thorpej #include <machine/locore.h>
     39   1.1  thorpej #include <machine/autoconf.h>
     40   1.1  thorpej #include <machine/bus.h>
     41   1.2  thorpej #include <machine/machtype.h>
     42  1.12   sekiya #include <machine/sysconf.h>
     43   1.1  thorpej 
     44   1.3    rafal #include <sgimips/dev/imcreg.h>
     45   1.3    rafal 
     46   1.1  thorpej #include "locators.h"
     47   1.1  thorpej 
     48   1.1  thorpej struct imc_softc {
     49   1.1  thorpej 	struct device sc_dev;
     50   1.1  thorpej 
     51  1.10   sekiya 	bus_space_tag_t iot;
     52  1.10   sekiya 	bus_space_handle_t ioh;
     53  1.10   sekiya 
     54  1.19   sekiya 	int eisa_present;
     55   1.1  thorpej };
     56   1.1  thorpej 
     57   1.1  thorpej static int	imc_match(struct device *, struct cfdata *, void *);
     58   1.1  thorpej static void	imc_attach(struct device *, struct device *, void *);
     59   1.1  thorpej static int	imc_print(void *, const char *);
     60  1.18   rumble static void	imc_bus_reset(void);
     61  1.18   rumble static void	imc_bus_error(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
     62  1.18   rumble static void	imc_watchdog_reset(void);
     63  1.18   rumble static void	imc_watchdog_disable(void);
     64  1.18   rumble static void	imc_watchdog_enable(void);
     65   1.1  thorpej 
     66   1.6  thorpej CFATTACH_DECL(imc, sizeof(struct imc_softc),
     67   1.7  thorpej     imc_match, imc_attach, NULL, NULL);
     68   1.1  thorpej 
     69   1.1  thorpej struct imc_attach_args {
     70   1.1  thorpej 	const char* iaa_name;
     71   1.1  thorpej 
     72   1.1  thorpej 	bus_space_tag_t iaa_st;
     73   1.1  thorpej 	bus_space_handle_t iaa_sh;
     74   1.1  thorpej 
     75   1.1  thorpej /* ? */
     76   1.4   simonb 	long	iaa_offset;
     77   1.4   simonb 	int	iaa_intr;
     78   1.1  thorpej #if 0
     79   1.4   simonb 	int	iaa_stride;
     80   1.1  thorpej #endif
     81   1.1  thorpej };
     82   1.1  thorpej 
     83  1.10   sekiya struct imc_softc isc;
     84  1.10   sekiya 
     85   1.1  thorpej static int
     86   1.1  thorpej imc_match(parent, match, aux)
     87   1.1  thorpej 	struct device *parent;
     88   1.1  thorpej 	struct cfdata *match;
     89   1.1  thorpej 	void *aux;
     90   1.1  thorpej {
     91   1.1  thorpej 
     92  1.10   sekiya 	if ( (mach_type == MACH_SGI_IP22) || (mach_type == MACH_SGI_IP20) )
     93  1.10   sekiya 		return (1);
     94   1.2  thorpej 
     95  1.10   sekiya 	return (0);
     96   1.1  thorpej }
     97   1.1  thorpej 
     98   1.1  thorpej static void
     99   1.1  thorpej imc_attach(parent, self, aux)
    100   1.1  thorpej 	struct device *parent;
    101   1.1  thorpej 	struct device *self;
    102   1.1  thorpej 	void *aux;
    103   1.1  thorpej {
    104   1.1  thorpej 	u_int32_t reg;
    105   1.1  thorpej 	struct imc_attach_args iaa;
    106  1.10   sekiya 	struct mainbus_attach_args *ma = aux;
    107  1.10   sekiya 	u_int32_t sysid;
    108  1.10   sekiya 
    109  1.10   sekiya 	isc.iot = SGIMIPS_BUS_SPACE_HPC;
    110  1.10   sekiya 	if (bus_space_map(isc.iot, ma->ma_addr, 0,
    111  1.10   sekiya             BUS_SPACE_MAP_LINEAR, &isc.ioh))
    112  1.10   sekiya                 panic("imc_attach: could not allocate memory\n");
    113  1.10   sekiya 
    114  1.12   sekiya 	platform.bus_reset = imc_bus_reset;
    115  1.14   sekiya 	platform.watchdog_reset = imc_watchdog_reset;
    116  1.14   sekiya 	platform.watchdog_disable = imc_watchdog_disable;
    117  1.14   sekiya 	platform.watchdog_enable = imc_watchdog_enable;
    118  1.12   sekiya 
    119  1.10   sekiya 	sysid = bus_space_read_4(isc.iot, isc.ioh, IMC_SYSID);
    120   1.1  thorpej 
    121  1.19   sekiya 	/* We can't trust the "EISA present" bit on Indys */
    122  1.19   sekiya 	if (mach_subtype == MACH_SGI_IP22_GUINESS)
    123  1.19   sekiya 		isc.eisa_present = 0;
    124  1.19   sekiya 	else
    125  1.10   sekiya 		isc.eisa_present = (sysid & IMC_SYSID_HAVEISA);
    126   1.1  thorpej 
    127  1.16   sekiya 	printf(": revision %d", (sysid & IMC_SYSID_REVMASK));
    128   1.1  thorpej 
    129  1.10   sekiya 	if (isc.eisa_present)
    130   1.4   simonb 		printf(", EISA bus present");
    131   1.1  thorpej 
    132   1.1  thorpej 	printf("\n");
    133   1.1  thorpej 
    134   1.1  thorpej 	/* Clear CPU/GIO error status registers to clear any leftover bits. */
    135  1.17   sekiya 	imc_bus_reset();
    136  1.17   sekiya 
    137  1.17   sekiya 	/* Hook the bus error handler into the ISR */
    138  1.17   sekiya 	platform.intr4 = imc_bus_error;
    139   1.1  thorpej 
    140   1.4   simonb 	/*
    141   1.3    rafal 	 * Enable parity reporting on GIO/main memory transactions.
    142   1.3    rafal 	 * Disable parity checking on CPU bus transactions (as turning
    143   1.3    rafal 	 * it on seems to cause spurious bus errors), but enable parity
    144   1.4   simonb 	 * checking on CPU reads from main memory (note that this bit
    145   1.3    rafal 	 * has the opposite sense... Turning it on turns the checks off!).
    146   1.3    rafal 	 * Finally, turn on interrupt writes to the CPU from the MC.
    147   1.1  thorpej 	 */
    148  1.10   sekiya 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
    149   1.3    rafal 	reg &= ~IMC_CPUCTRL0_NCHKMEMPAR;
    150   1.3    rafal 	reg |= (IMC_CPUCTRL0_GPR | IMC_CPUCTRL0_MPR | IMC_CPUCTRL0_INTENA);
    151  1.10   sekiya 	bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
    152   1.4   simonb 
    153   1.1  thorpej 	/* Setup the MC write buffer depth */
    154  1.10   sekiya 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL1);
    155   1.3    rafal 	reg = (reg & ~IMC_CPUCTRL1_MCHWMSK) | 13;
    156  1.20   rumble 
    157  1.20   rumble 	/*
    158  1.20   rumble 	 * Force endianness on the onboard HPC and both slots.
    159  1.20   rumble 	 * This should be safe for Fullhouse, but leave it conditional
    160  1.20   rumble 	 * for now.
    161  1.20   rumble 	 */
    162  1.20   rumble 	if (mach_type == MACH_SGI_IP20 || (mach_type == MACH_SGI_IP22 &&
    163  1.20   rumble 	    mach_subtype == MACH_SGI_IP22_GUINESS)) {
    164  1.20   rumble 		reg |=  IMC_CPUCTRL1_HPCFX;
    165  1.20   rumble 		reg |=  IMC_CPUCTRL1_EXP0FX;
    166  1.20   rumble 		reg |=  IMC_CPUCTRL1_EXP1FX;
    167  1.20   rumble 		reg &= ~IMC_CPUCTRL1_HPCLITTLE;
    168  1.20   rumble 		reg &= ~IMC_CPUCTRL1_EXP0LITTLE;
    169  1.20   rumble 		reg &= ~IMC_CPUCTRL1_EXP1LITTLE;
    170  1.20   rumble 	}
    171  1.10   sekiya 	bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL1, reg);
    172  1.10   sekiya 
    173   1.1  thorpej 
    174   1.4   simonb 	/*
    175   1.3    rafal 	 * Set GIO64 arbitrator configuration register:
    176   1.3    rafal 	 *
    177   1.3    rafal 	 * Preserve PROM-set graphics-related bits, as they seem to depend
    178   1.4   simonb 	 * on the graphics variant present and I'm not sure how to figure
    179   1.3    rafal 	 * that out or 100% sure what the correct settings are for each.
    180   1.3    rafal 	 */
    181  1.10   sekiya 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_GIO64ARB);
    182   1.3    rafal 	reg &= (IMC_GIO64ARB_GRX64 | IMC_GIO64ARB_GRXRT | IMC_GIO64ARB_GRXMST);
    183   1.1  thorpej 
    184   1.3    rafal 	/* Rest of settings are machine/board dependant */
    185  1.10   sekiya 	if (mach_type == MACH_SGI_IP20)
    186  1.10   sekiya 	{
    187  1.20   rumble 		reg |=   IMC_GIO64ARB_ONEGIO;
    188  1.20   rumble 	        reg |=  (IMC_GIO64ARB_EXP0RT	| IMC_GIO64ARB_EXP1RT);
    189  1.20   rumble 		reg |=  (IMC_GIO64ARB_EXP0MST	| IMC_GIO64ARB_EXP1MST);
    190  1.20   rumble                 reg &= ~(IMC_GIO64ARB_HPC64	|
    191  1.20   rumble                          IMC_GIO64ARB_HPCEXP64	| IMC_GIO64ARB_EISA64 |
    192  1.20   rumble                          IMC_GIO64ARB_EXP064	| IMC_GIO64ARB_EXP164 |
    193  1.20   rumble                          IMC_GIO64ARB_EXP0PIPE	| IMC_GIO64ARB_EXP1PIPE);
    194  1.10   sekiya 	}
    195  1.10   sekiya 	else
    196  1.10   sekiya 	{
    197  1.20   rumble 		/*
    198  1.20   rumble 		 * GIO64 invariant for all IP22 platforms: one GIO bus,
    199  1.20   rumble 		 * HPC1 @ 64
    200  1.20   rumble 		 */
    201  1.20   rumble 		reg |= IMC_GIO64ARB_ONEGIO | IMC_GIO64ARB_HPC64;
    202  1.20   rumble 
    203  1.10   sekiya 		switch (mach_subtype) {
    204  1.10   sekiya 		case MACH_SGI_IP22_GUINESS:
    205  1.20   rumble 			/* XXX is MST mutually exclusive? */
    206  1.20   rumble 	        	reg |=  (IMC_GIO64ARB_EXP0RT	| IMC_GIO64ARB_EXP1RT);
    207  1.20   rumble 			reg |=  (IMC_GIO64ARB_EXP0MST	| IMC_GIO64ARB_EXP1MST);
    208  1.20   rumble 
    209  1.10   sekiya 			/* EISA can bus-master, is 64-bit */
    210  1.10   sekiya 			reg |= (IMC_GIO64ARB_EISAMST | IMC_GIO64ARB_EISA64);
    211  1.10   sekiya 			break;
    212   1.4   simonb 
    213  1.10   sekiya 		case MACH_SGI_IP22_FULLHOUSE:
    214   1.4   simonb 		/*
    215   1.4   simonb 		 * All Fullhouse boards have a 64-bit HPC2 and pipelined
    216   1.4   simonb 		 * EXP0 slot.
    217   1.4   simonb 		 */
    218  1.10   sekiya 			reg |= (IMC_GIO64ARB_HPCEXP64 | IMC_GIO64ARB_EXP0PIPE);
    219   1.4   simonb 
    220  1.10   sekiya 			if (mach_boardrev < 2) {
    221   1.4   simonb 			/* EXP0 realtime, EXP1 can master */
    222  1.10   sekiya 				reg |= (IMC_GIO64ARB_EXP0RT | IMC_GIO64ARB_EXP1MST);
    223  1.10   sekiya 			} else {
    224  1.10   sekiya 				/* EXP1 pipelined as well, EISA masters */
    225  1.10   sekiya 				reg |= (IMC_GIO64ARB_EXP1PIPE | IMC_GIO64ARB_EISAMST);
    226  1.10   sekiya 			}
    227  1.10   sekiya 			break;
    228   1.4   simonb 		}
    229   1.3    rafal 	}
    230   1.4   simonb 
    231  1.10   sekiya 	bus_space_write_4(isc.iot, isc.ioh, IMC_GIO64ARB, reg);
    232   1.1  thorpej 
    233  1.10   sekiya 	if (isc.eisa_present) {
    234   1.1  thorpej #if notyet
    235   1.4   simonb 		memset(&iaa, 0, sizeof(iaa));
    236   1.3    rafal 
    237   1.4   simonb 		iaa.iaa_name = "eisa";
    238   1.4   simonb 		(void)config_found(self, (void*)&iaa, imc_print);
    239   1.1  thorpej #endif
    240   1.1  thorpej 	}
    241   1.1  thorpej 
    242   1.1  thorpej 	memset(&iaa, 0, sizeof(iaa));
    243   1.1  thorpej 
    244   1.1  thorpej 	iaa.iaa_name = "gio";
    245   1.1  thorpej 	(void)config_found(self, (void*)&iaa, imc_print);
    246  1.11   sekiya 
    247  1.14   sekiya 	imc_watchdog_enable();
    248   1.1  thorpej }
    249   1.1  thorpej 
    250   1.1  thorpej 
    251   1.1  thorpej static int
    252   1.1  thorpej imc_print(aux, name)
    253   1.1  thorpej 	void *aux;
    254   1.1  thorpej 	const char *name;
    255   1.1  thorpej {
    256   1.1  thorpej 	struct imc_attach_args* iaa = aux;
    257   1.1  thorpej 
    258   1.1  thorpej 	if (name)
    259   1.8  thorpej 		aprint_normal("%s at %s", iaa->iaa_name, name);
    260   1.1  thorpej 
    261   1.1  thorpej 	return UNCONF;
    262   1.1  thorpej }
    263   1.1  thorpej 
    264  1.18   rumble static void
    265  1.10   sekiya imc_bus_reset(void)
    266  1.10   sekiya {
    267  1.10   sekiya 	bus_space_write_4(isc.iot, isc.ioh, IMC_CPU_ERRSTAT, 0);
    268  1.10   sekiya 	bus_space_write_4(isc.iot, isc.ioh, IMC_GIO_ERRSTAT, 0);
    269  1.10   sekiya }
    270  1.11   sekiya 
    271  1.18   rumble static void
    272  1.17   sekiya imc_bus_error(u_int32_t status, u_int32_t cause, u_int32_t pc, u_int32_t ipending)
    273  1.11   sekiya {
    274  1.11   sekiya 	printf("bus error: cpu_stat %08x addr %08x, gio_stat %08x addr %08x\n",
    275  1.11   sekiya 			bus_space_read_4(isc.iot, isc.ioh, IMC_CPU_ERRSTAT),
    276  1.11   sekiya 			bus_space_read_4(isc.iot, isc.ioh, IMC_CPU_ERRADDR),
    277  1.11   sekiya 			bus_space_read_4(isc.iot, isc.ioh, IMC_GIO_ERRSTAT),
    278  1.11   sekiya 			bus_space_read_4(isc.iot, isc.ioh, IMC_GIO_ERRADDR) );
    279  1.11   sekiya 	imc_bus_reset();
    280  1.11   sekiya }
    281  1.11   sekiya 
    282  1.18   rumble static void
    283  1.14   sekiya imc_watchdog_reset(void)
    284  1.11   sekiya {
    285  1.11   sekiya 	bus_space_write_4(isc.iot, isc.ioh, IMC_WDOG, 0);
    286  1.11   sekiya }
    287  1.18   rumble 
    288  1.18   rumble static void
    289  1.14   sekiya imc_watchdog_disable(void)
    290  1.14   sekiya {
    291  1.14   sekiya 	u_int32_t reg;
    292  1.14   sekiya 
    293  1.14   sekiya 	bus_space_write_4(isc.iot, isc.ioh, IMC_WDOG, 0);
    294  1.14   sekiya 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
    295  1.15   sekiya 	reg &= ~(IMC_CPUCTRL0_WDOG);
    296  1.14   sekiya         bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
    297  1.14   sekiya }
    298  1.14   sekiya 
    299  1.18   rumble static void
    300  1.14   sekiya imc_watchdog_enable(void)
    301  1.14   sekiya {
    302  1.14   sekiya 	u_int32_t reg;
    303  1.14   sekiya 
    304  1.14   sekiya 	/* enable watchdog and clear it */
    305  1.14   sekiya 	reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
    306  1.14   sekiya 	reg |= IMC_CPUCTRL0_WDOG;
    307  1.14   sekiya 	bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
    308  1.14   sekiya 	imc_watchdog_reset();
    309  1.14   sekiya }
    310