imc.c revision 1.26 1 1.26 rumble /* $NetBSD: imc.c,v 1.26 2006/08/30 23:44:52 rumble Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2001 Rafal K. Boni
5 1.1 thorpej * All rights reserved.
6 1.4 simonb *
7 1.1 thorpej * Redistribution and use in source and binary forms, with or without
8 1.1 thorpej * modification, are permitted provided that the following conditions
9 1.1 thorpej * are met:
10 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
11 1.1 thorpej * notice, this list of conditions and the following disclaimer.
12 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
14 1.1 thorpej * documentation and/or other materials provided with the distribution.
15 1.1 thorpej * 3. The name of the author may not be used to endorse or promote products
16 1.1 thorpej * derived from this software without specific prior written permission.
17 1.4 simonb *
18 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 1.1 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 1.1 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 1.1 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 1.1 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 1.1 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 1.1 thorpej */
29 1.9 lukem
30 1.9 lukem #include <sys/cdefs.h>
31 1.26 rumble __KERNEL_RCSID(0, "$NetBSD: imc.c,v 1.26 2006/08/30 23:44:52 rumble Exp $");
32 1.1 thorpej
33 1.1 thorpej #include <sys/param.h>
34 1.1 thorpej #include <sys/device.h>
35 1.1 thorpej #include <sys/systm.h>
36 1.1 thorpej
37 1.1 thorpej #include <machine/cpu.h>
38 1.1 thorpej #include <machine/locore.h>
39 1.1 thorpej #include <machine/autoconf.h>
40 1.1 thorpej #include <machine/bus.h>
41 1.2 thorpej #include <machine/machtype.h>
42 1.12 sekiya #include <machine/sysconf.h>
43 1.1 thorpej
44 1.3 rafal #include <sgimips/dev/imcreg.h>
45 1.26 rumble #include <sgimips/dev/imcvar.h>
46 1.26 rumble
47 1.26 rumble #include <sgimips/gio/giovar.h>
48 1.3 rafal
49 1.1 thorpej #include "locators.h"
50 1.1 thorpej
51 1.1 thorpej struct imc_softc {
52 1.1 thorpej struct device sc_dev;
53 1.1 thorpej
54 1.10 sekiya bus_space_tag_t iot;
55 1.10 sekiya bus_space_handle_t ioh;
56 1.10 sekiya
57 1.19 sekiya int eisa_present;
58 1.1 thorpej };
59 1.1 thorpej
60 1.1 thorpej static int imc_match(struct device *, struct cfdata *, void *);
61 1.1 thorpej static void imc_attach(struct device *, struct device *, void *);
62 1.1 thorpej static int imc_print(void *, const char *);
63 1.18 rumble static void imc_bus_reset(void);
64 1.18 rumble static void imc_bus_error(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
65 1.18 rumble static void imc_watchdog_reset(void);
66 1.18 rumble static void imc_watchdog_disable(void);
67 1.18 rumble static void imc_watchdog_enable(void);
68 1.1 thorpej
69 1.6 thorpej CFATTACH_DECL(imc, sizeof(struct imc_softc),
70 1.7 thorpej imc_match, imc_attach, NULL, NULL);
71 1.1 thorpej
72 1.1 thorpej struct imc_attach_args {
73 1.1 thorpej const char* iaa_name;
74 1.1 thorpej
75 1.1 thorpej bus_space_tag_t iaa_st;
76 1.1 thorpej bus_space_handle_t iaa_sh;
77 1.1 thorpej
78 1.1 thorpej /* ? */
79 1.4 simonb long iaa_offset;
80 1.4 simonb int iaa_intr;
81 1.1 thorpej #if 0
82 1.4 simonb int iaa_stride;
83 1.1 thorpej #endif
84 1.1 thorpej };
85 1.1 thorpej
86 1.26 rumble int imc_gio64_arb_config(int, uint32_t);
87 1.26 rumble
88 1.10 sekiya struct imc_softc isc;
89 1.10 sekiya
90 1.1 thorpej static int
91 1.23 sekiya imc_match(struct device *parent, struct cfdata *match, void *aux)
92 1.1 thorpej {
93 1.1 thorpej
94 1.10 sekiya if ( (mach_type == MACH_SGI_IP22) || (mach_type == MACH_SGI_IP20) )
95 1.10 sekiya return (1);
96 1.2 thorpej
97 1.10 sekiya return (0);
98 1.1 thorpej }
99 1.1 thorpej
100 1.1 thorpej static void
101 1.23 sekiya imc_attach(struct device *parent, struct device *self, void *aux)
102 1.1 thorpej {
103 1.1 thorpej u_int32_t reg;
104 1.1 thorpej struct imc_attach_args iaa;
105 1.10 sekiya struct mainbus_attach_args *ma = aux;
106 1.10 sekiya u_int32_t sysid;
107 1.10 sekiya
108 1.10 sekiya isc.iot = SGIMIPS_BUS_SPACE_HPC;
109 1.10 sekiya if (bus_space_map(isc.iot, ma->ma_addr, 0,
110 1.24 tsutsui BUS_SPACE_MAP_LINEAR, &isc.ioh))
111 1.24 tsutsui panic("imc_attach: could not allocate memory\n");
112 1.10 sekiya
113 1.12 sekiya platform.bus_reset = imc_bus_reset;
114 1.14 sekiya platform.watchdog_reset = imc_watchdog_reset;
115 1.14 sekiya platform.watchdog_disable = imc_watchdog_disable;
116 1.14 sekiya platform.watchdog_enable = imc_watchdog_enable;
117 1.12 sekiya
118 1.10 sekiya sysid = bus_space_read_4(isc.iot, isc.ioh, IMC_SYSID);
119 1.1 thorpej
120 1.23 sekiya /* EISA exists on IP22 only */
121 1.23 sekiya if (mach_subtype == MACH_SGI_IP22_FULLHOUSE)
122 1.23 sekiya isc.eisa_present = (sysid & IMC_SYSID_HAVEISA);
123 1.23 sekiya else
124 1.19 sekiya isc.eisa_present = 0;
125 1.1 thorpej
126 1.16 sekiya printf(": revision %d", (sysid & IMC_SYSID_REVMASK));
127 1.1 thorpej
128 1.10 sekiya if (isc.eisa_present)
129 1.4 simonb printf(", EISA bus present");
130 1.1 thorpej
131 1.1 thorpej printf("\n");
132 1.1 thorpej
133 1.1 thorpej /* Clear CPU/GIO error status registers to clear any leftover bits. */
134 1.17 sekiya imc_bus_reset();
135 1.17 sekiya
136 1.17 sekiya /* Hook the bus error handler into the ISR */
137 1.17 sekiya platform.intr4 = imc_bus_error;
138 1.1 thorpej
139 1.4 simonb /*
140 1.3 rafal * Enable parity reporting on GIO/main memory transactions.
141 1.3 rafal * Disable parity checking on CPU bus transactions (as turning
142 1.3 rafal * it on seems to cause spurious bus errors), but enable parity
143 1.4 simonb * checking on CPU reads from main memory (note that this bit
144 1.3 rafal * has the opposite sense... Turning it on turns the checks off!).
145 1.3 rafal * Finally, turn on interrupt writes to the CPU from the MC.
146 1.1 thorpej */
147 1.10 sekiya reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
148 1.3 rafal reg &= ~IMC_CPUCTRL0_NCHKMEMPAR;
149 1.3 rafal reg |= (IMC_CPUCTRL0_GPR | IMC_CPUCTRL0_MPR | IMC_CPUCTRL0_INTENA);
150 1.10 sekiya bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
151 1.4 simonb
152 1.1 thorpej /* Setup the MC write buffer depth */
153 1.10 sekiya reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL1);
154 1.3 rafal reg = (reg & ~IMC_CPUCTRL1_MCHWMSK) | 13;
155 1.20 rumble
156 1.20 rumble /*
157 1.20 rumble * Force endianness on the onboard HPC and both slots.
158 1.20 rumble * This should be safe for Fullhouse, but leave it conditional
159 1.20 rumble * for now.
160 1.20 rumble */
161 1.20 rumble if (mach_type == MACH_SGI_IP20 || (mach_type == MACH_SGI_IP22 &&
162 1.20 rumble mach_subtype == MACH_SGI_IP22_GUINESS)) {
163 1.20 rumble reg |= IMC_CPUCTRL1_HPCFX;
164 1.20 rumble reg |= IMC_CPUCTRL1_EXP0FX;
165 1.20 rumble reg |= IMC_CPUCTRL1_EXP1FX;
166 1.20 rumble reg &= ~IMC_CPUCTRL1_HPCLITTLE;
167 1.20 rumble reg &= ~IMC_CPUCTRL1_EXP0LITTLE;
168 1.20 rumble reg &= ~IMC_CPUCTRL1_EXP1LITTLE;
169 1.20 rumble }
170 1.10 sekiya bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL1, reg);
171 1.10 sekiya
172 1.1 thorpej
173 1.4 simonb /*
174 1.3 rafal * Set GIO64 arbitrator configuration register:
175 1.3 rafal *
176 1.3 rafal * Preserve PROM-set graphics-related bits, as they seem to depend
177 1.4 simonb * on the graphics variant present and I'm not sure how to figure
178 1.3 rafal * that out or 100% sure what the correct settings are for each.
179 1.3 rafal */
180 1.10 sekiya reg = bus_space_read_4(isc.iot, isc.ioh, IMC_GIO64ARB);
181 1.3 rafal reg &= (IMC_GIO64ARB_GRX64 | IMC_GIO64ARB_GRXRT | IMC_GIO64ARB_GRXMST);
182 1.1 thorpej
183 1.3 rafal /* Rest of settings are machine/board dependant */
184 1.10 sekiya if (mach_type == MACH_SGI_IP20)
185 1.10 sekiya {
186 1.20 rumble reg |= IMC_GIO64ARB_ONEGIO;
187 1.20 rumble reg |= (IMC_GIO64ARB_EXP0RT | IMC_GIO64ARB_EXP1RT);
188 1.20 rumble reg |= (IMC_GIO64ARB_EXP0MST | IMC_GIO64ARB_EXP1MST);
189 1.24 tsutsui reg &= ~(IMC_GIO64ARB_HPC64 |
190 1.24 tsutsui IMC_GIO64ARB_HPCEXP64 | IMC_GIO64ARB_EISA64 |
191 1.24 tsutsui IMC_GIO64ARB_EXP064 | IMC_GIO64ARB_EXP164 |
192 1.24 tsutsui IMC_GIO64ARB_EXP0PIPE | IMC_GIO64ARB_EXP1PIPE);
193 1.10 sekiya }
194 1.10 sekiya else
195 1.10 sekiya {
196 1.20 rumble /*
197 1.20 rumble * GIO64 invariant for all IP22 platforms: one GIO bus,
198 1.20 rumble * HPC1 @ 64
199 1.20 rumble */
200 1.20 rumble reg |= IMC_GIO64ARB_ONEGIO | IMC_GIO64ARB_HPC64;
201 1.20 rumble
202 1.10 sekiya switch (mach_subtype) {
203 1.10 sekiya case MACH_SGI_IP22_GUINESS:
204 1.20 rumble /* XXX is MST mutually exclusive? */
205 1.20 rumble reg |= (IMC_GIO64ARB_EXP0RT | IMC_GIO64ARB_EXP1RT);
206 1.20 rumble reg |= (IMC_GIO64ARB_EXP0MST | IMC_GIO64ARB_EXP1MST);
207 1.20 rumble
208 1.10 sekiya /* EISA can bus-master, is 64-bit */
209 1.10 sekiya reg |= (IMC_GIO64ARB_EISAMST | IMC_GIO64ARB_EISA64);
210 1.10 sekiya break;
211 1.4 simonb
212 1.10 sekiya case MACH_SGI_IP22_FULLHOUSE:
213 1.4 simonb /*
214 1.4 simonb * All Fullhouse boards have a 64-bit HPC2 and pipelined
215 1.4 simonb * EXP0 slot.
216 1.4 simonb */
217 1.10 sekiya reg |= (IMC_GIO64ARB_HPCEXP64 | IMC_GIO64ARB_EXP0PIPE);
218 1.4 simonb
219 1.10 sekiya if (mach_boardrev < 2) {
220 1.4 simonb /* EXP0 realtime, EXP1 can master */
221 1.10 sekiya reg |= (IMC_GIO64ARB_EXP0RT | IMC_GIO64ARB_EXP1MST);
222 1.10 sekiya } else {
223 1.10 sekiya /* EXP1 pipelined as well, EISA masters */
224 1.10 sekiya reg |= (IMC_GIO64ARB_EXP1PIPE | IMC_GIO64ARB_EISAMST);
225 1.10 sekiya }
226 1.10 sekiya break;
227 1.4 simonb }
228 1.3 rafal }
229 1.4 simonb
230 1.10 sekiya bus_space_write_4(isc.iot, isc.ioh, IMC_GIO64ARB, reg);
231 1.1 thorpej
232 1.10 sekiya if (isc.eisa_present) {
233 1.1 thorpej #if notyet
234 1.4 simonb memset(&iaa, 0, sizeof(iaa));
235 1.3 rafal
236 1.23 sekiya config_found_ia(self, "eisabus", (void*)&iaa, eisabusprint);
237 1.1 thorpej #endif
238 1.1 thorpej }
239 1.1 thorpej
240 1.1 thorpej memset(&iaa, 0, sizeof(iaa));
241 1.1 thorpej
242 1.21 sekiya config_found_ia(self, "giobus", (void*)&iaa, imc_print);
243 1.11 sekiya
244 1.14 sekiya imc_watchdog_enable();
245 1.1 thorpej }
246 1.1 thorpej
247 1.1 thorpej
248 1.1 thorpej static int
249 1.23 sekiya imc_print(void *aux, const char *name)
250 1.1 thorpej {
251 1.1 thorpej if (name)
252 1.23 sekiya aprint_normal("gio at %s", name);
253 1.1 thorpej
254 1.1 thorpej return UNCONF;
255 1.1 thorpej }
256 1.1 thorpej
257 1.18 rumble static void
258 1.10 sekiya imc_bus_reset(void)
259 1.10 sekiya {
260 1.10 sekiya bus_space_write_4(isc.iot, isc.ioh, IMC_CPU_ERRSTAT, 0);
261 1.10 sekiya bus_space_write_4(isc.iot, isc.ioh, IMC_GIO_ERRSTAT, 0);
262 1.10 sekiya }
263 1.11 sekiya
264 1.18 rumble static void
265 1.17 sekiya imc_bus_error(u_int32_t status, u_int32_t cause, u_int32_t pc, u_int32_t ipending)
266 1.11 sekiya {
267 1.11 sekiya printf("bus error: cpu_stat %08x addr %08x, gio_stat %08x addr %08x\n",
268 1.11 sekiya bus_space_read_4(isc.iot, isc.ioh, IMC_CPU_ERRSTAT),
269 1.11 sekiya bus_space_read_4(isc.iot, isc.ioh, IMC_CPU_ERRADDR),
270 1.11 sekiya bus_space_read_4(isc.iot, isc.ioh, IMC_GIO_ERRSTAT),
271 1.11 sekiya bus_space_read_4(isc.iot, isc.ioh, IMC_GIO_ERRADDR) );
272 1.11 sekiya imc_bus_reset();
273 1.11 sekiya }
274 1.11 sekiya
275 1.18 rumble static void
276 1.14 sekiya imc_watchdog_reset(void)
277 1.11 sekiya {
278 1.11 sekiya bus_space_write_4(isc.iot, isc.ioh, IMC_WDOG, 0);
279 1.11 sekiya }
280 1.18 rumble
281 1.18 rumble static void
282 1.14 sekiya imc_watchdog_disable(void)
283 1.14 sekiya {
284 1.14 sekiya u_int32_t reg;
285 1.14 sekiya
286 1.14 sekiya bus_space_write_4(isc.iot, isc.ioh, IMC_WDOG, 0);
287 1.14 sekiya reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
288 1.15 sekiya reg &= ~(IMC_CPUCTRL0_WDOG);
289 1.24 tsutsui bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
290 1.14 sekiya }
291 1.14 sekiya
292 1.18 rumble static void
293 1.14 sekiya imc_watchdog_enable(void)
294 1.14 sekiya {
295 1.14 sekiya u_int32_t reg;
296 1.14 sekiya
297 1.14 sekiya /* enable watchdog and clear it */
298 1.14 sekiya reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
299 1.14 sekiya reg |= IMC_CPUCTRL0_WDOG;
300 1.14 sekiya bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
301 1.14 sekiya imc_watchdog_reset();
302 1.14 sekiya }
303 1.26 rumble
304 1.26 rumble /* intended to be called from gio/gio.c only */
305 1.26 rumble int
306 1.26 rumble imc_gio64_arb_config(int slot, uint32_t flags)
307 1.26 rumble {
308 1.26 rumble uint32_t reg;
309 1.26 rumble
310 1.26 rumble /* GIO_SLOT_EXP1 is unusable on Fullhouse */
311 1.26 rumble if (slot == GIO_SLOT_EXP1 && mach_subtype == MACH_SGI_IP22_FULLHOUSE)
312 1.26 rumble return (EINVAL);
313 1.26 rumble
314 1.26 rumble /* GIO_SLOT_GFX is only usable on Fullhouse */
315 1.26 rumble if (slot == GIO_SLOT_GFX && mach_subtype != MACH_SGI_IP22_FULLHOUSE)
316 1.26 rumble return (EINVAL);
317 1.26 rumble
318 1.26 rumble /* GIO_SLOT_GFX is always pipelined */
319 1.26 rumble if (slot == GIO_SLOT_GFX && (flags & GIO_ARB_NOPIPE))
320 1.26 rumble return (EINVAL);
321 1.26 rumble
322 1.26 rumble /* IP20 does not support pipelining (XXX what about Indy?) */
323 1.26 rumble if (((flags & GIO_ARB_PIPE) || (flags & GIO_ARB_NOPIPE)) &&
324 1.26 rumble mach_type == MACH_SGI_IP20)
325 1.26 rumble return (EINVAL);
326 1.26 rumble
327 1.26 rumble reg = bus_space_read_4(isc.iot, isc.ioh, IMC_GIO64ARB);
328 1.26 rumble
329 1.26 rumble if (flags & GIO_ARB_RT) {
330 1.26 rumble if (slot == GIO_SLOT_EXP0)
331 1.26 rumble reg |= IMC_GIO64ARB_EXP0RT;
332 1.26 rumble else if (slot == GIO_SLOT_EXP1)
333 1.26 rumble reg |= IMC_GIO64ARB_EXP1RT;
334 1.26 rumble else if (slot == GIO_SLOT_GFX)
335 1.26 rumble reg |= IMC_GIO64ARB_GRXRT;
336 1.26 rumble }
337 1.26 rumble
338 1.26 rumble if (flags & GIO_ARB_MST) {
339 1.26 rumble if (slot == GIO_SLOT_EXP0)
340 1.26 rumble reg |= IMC_GIO64ARB_EXP0MST;
341 1.26 rumble else if (slot == GIO_SLOT_EXP1)
342 1.26 rumble reg |= IMC_GIO64ARB_EXP1MST;
343 1.26 rumble else if (slot == GIO_SLOT_GFX)
344 1.26 rumble reg |= IMC_GIO64ARB_GRXMST;
345 1.26 rumble }
346 1.26 rumble
347 1.26 rumble if (flags & GIO_ARB_PIPE) {
348 1.26 rumble if (slot == GIO_SLOT_EXP0)
349 1.26 rumble reg |= IMC_GIO64ARB_EXP0PIPE;
350 1.26 rumble else if (slot == GIO_SLOT_EXP1)
351 1.26 rumble reg |= IMC_GIO64ARB_EXP1PIPE;
352 1.26 rumble }
353 1.26 rumble
354 1.26 rumble if (flags & GIO_ARB_LB) {
355 1.26 rumble if (slot == GIO_SLOT_EXP0)
356 1.26 rumble reg &= ~IMC_GIO64ARB_EXP0RT;
357 1.26 rumble else if (slot == GIO_SLOT_EXP1)
358 1.26 rumble reg &= ~IMC_GIO64ARB_EXP1RT;
359 1.26 rumble else if (slot == GIO_SLOT_GFX)
360 1.26 rumble reg &= ~IMC_GIO64ARB_GRXRT;
361 1.26 rumble }
362 1.26 rumble
363 1.26 rumble if (flags & GIO_ARB_SLV) {
364 1.26 rumble if (slot == GIO_SLOT_EXP0)
365 1.26 rumble reg &= ~IMC_GIO64ARB_EXP0MST;
366 1.26 rumble else if (slot == GIO_SLOT_EXP1)
367 1.26 rumble reg &= ~IMC_GIO64ARB_EXP1MST;
368 1.26 rumble else if (slot == GIO_SLOT_GFX)
369 1.26 rumble reg &= ~IMC_GIO64ARB_GRXMST;
370 1.26 rumble }
371 1.26 rumble
372 1.26 rumble if (flags & GIO_ARB_NOPIPE) {
373 1.26 rumble if (slot == GIO_SLOT_EXP0)
374 1.26 rumble reg &= ~IMC_GIO64ARB_EXP0PIPE;
375 1.26 rumble else if (slot == GIO_SLOT_EXP1)
376 1.26 rumble reg &= ~IMC_GIO64ARB_EXP1PIPE;
377 1.26 rumble }
378 1.26 rumble
379 1.26 rumble bus_space_write_4(isc.iot, isc.ioh, IMC_GIO64ARB, reg);
380 1.26 rumble
381 1.26 rumble return (0);
382 1.26 rumble }
383 1.26 rumble
384 1.26 rumble /*
385 1.26 rumble * According to chapter 19 of the "IRIX Device Driver Programmer's Guide",
386 1.26 rumble * some GIO devices, which do not drive all data lines, may cause false
387 1.26 rumble * memory read parity errors on the SysAD bus. The workaround is to disable
388 1.26 rumble * parity checking.
389 1.26 rumble */
390 1.26 rumble void
391 1.26 rumble imc_disable_sysad_parity()
392 1.26 rumble {
393 1.26 rumble uint32_t reg;
394 1.26 rumble
395 1.26 rumble if (mach_type != MACH_SGI_IP20 && mach_type != MACH_SGI_IP22)
396 1.26 rumble return;
397 1.26 rumble
398 1.26 rumble reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
399 1.26 rumble reg |= IMC_CPUCTRL0_NCHKMEMPAR;
400 1.26 rumble bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
401 1.26 rumble }
402 1.26 rumble
403 1.26 rumble void
404 1.26 rumble imc_enable_sysad_parity()
405 1.26 rumble {
406 1.26 rumble uint32_t reg;
407 1.26 rumble
408 1.26 rumble if (mach_type != MACH_SGI_IP20 && mach_type != MACH_SGI_IP22)
409 1.26 rumble return;
410 1.26 rumble
411 1.26 rumble reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
412 1.26 rumble reg &= ~IMC_CPUCTRL0_NCHKMEMPAR;
413 1.26 rumble bus_space_write_4(isc.iot, isc.ioh, IMC_CPUCTRL0, reg);
414 1.26 rumble }
415 1.26 rumble
416 1.26 rumble int
417 1.26 rumble imc_is_sysad_parity_enabled()
418 1.26 rumble {
419 1.26 rumble uint32_t reg;
420 1.26 rumble
421 1.26 rumble if (mach_type != MACH_SGI_IP20 && mach_type != MACH_SGI_IP22)
422 1.26 rumble return (0);
423 1.26 rumble
424 1.26 rumble reg = bus_space_read_4(isc.iot, isc.ioh, IMC_CPUCTRL0);
425 1.26 rumble
426 1.26 rumble return (reg & IMC_CPUCTRL0_NCHKMEMPAR);
427 1.26 rumble }
428