Home | History | Annotate | Line # | Download | only in dev
int.c revision 1.17.6.1
      1  1.17.6.1      mjf /*	$NetBSD: int.c,v 1.17.6.1 2008/06/02 13:22:37 mjf Exp $	*/
      2       1.1   sekiya 
      3       1.1   sekiya /*
      4       1.1   sekiya  * Copyright (c) 2004 Christopher SEKIYA
      5       1.1   sekiya  * All rights reserved.
      6       1.1   sekiya  *
      7       1.1   sekiya  * Redistribution and use in source and binary forms, with or without
      8       1.1   sekiya  * modification, are permitted provided that the following conditions
      9       1.1   sekiya  * are met:
     10       1.1   sekiya  * 1. Redistributions of source code must retain the above copyright
     11       1.1   sekiya  *    notice, this list of conditions and the following disclaimer.
     12       1.1   sekiya  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1   sekiya  *    notice, this list of conditions and the following disclaimer in the
     14       1.1   sekiya  *    documentation and/or other materials provided with the distribution.
     15       1.1   sekiya  * 3. The name of the author may not be used to endorse or promote products
     16       1.1   sekiya  *    derived from this software without specific prior written permission.
     17       1.1   sekiya  *
     18       1.1   sekiya  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19       1.1   sekiya  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20       1.1   sekiya  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21       1.1   sekiya  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22       1.1   sekiya  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     23       1.1   sekiya  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     24       1.1   sekiya  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     25       1.1   sekiya  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     26       1.1   sekiya  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     27       1.1   sekiya  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     28       1.1   sekiya  */
     29       1.1   sekiya 
     30       1.1   sekiya /*
     31       1.5    pooka  * INT/INT2/INT3 interrupt controller (used in Indy's, Indigo's, etc..)
     32       1.1   sekiya  */
     33       1.1   sekiya 
     34       1.1   sekiya #include <sys/cdefs.h>
     35  1.17.6.1      mjf __KERNEL_RCSID(0, "$NetBSD: int.c,v 1.17.6.1 2008/06/02 13:22:37 mjf Exp $");
     36       1.1   sekiya 
     37       1.1   sekiya #include "opt_cputype.h"
     38       1.1   sekiya 
     39       1.1   sekiya #include <sys/param.h>
     40       1.1   sekiya #include <sys/proc.h>
     41       1.1   sekiya #include <sys/systm.h>
     42      1.14   rumble #include <sys/timetc.h>
     43       1.1   sekiya #include <sys/kernel.h>
     44       1.1   sekiya #include <sys/device.h>
     45       1.8   sekiya #include <sys/malloc.h>
     46       1.1   sekiya 
     47       1.1   sekiya #include <dev/ic/i8253reg.h>
     48       1.1   sekiya #include <machine/sysconf.h>
     49       1.1   sekiya #include <machine/machtype.h>
     50       1.1   sekiya #include <machine/bus.h>
     51       1.1   sekiya #include <mips/locore.h>
     52       1.1   sekiya 
     53       1.1   sekiya #include <mips/cache.h>
     54       1.1   sekiya 
     55       1.1   sekiya #include <sgimips/dev/int2reg.h>
     56       1.3   sekiya #include <sgimips/dev/int2var.h>
     57       1.1   sekiya 
     58       1.1   sekiya static bus_space_handle_t ioh;
     59       1.1   sekiya static bus_space_tag_t iot;
     60       1.1   sekiya 
     61       1.1   sekiya struct int_softc {
     62       1.1   sekiya 	struct device sc_dev;
     63       1.1   sekiya };
     64       1.1   sekiya 
     65       1.1   sekiya 
     66       1.1   sekiya static int	int_match(struct device *, struct cfdata *, void *);
     67       1.1   sekiya static void	int_attach(struct device *, struct device *, void *);
     68      1.13   rumble static void 	int_local0_intr(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
     69      1.13   rumble static void	int_local1_intr(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
     70      1.13   rumble static int 	int_mappable_intr(void *);
     71      1.13   rumble static void    *int_intr_establish(int, int, int (*)(void *), void *);
     72      1.13   rumble static void	int_8254_cal(void);
     73      1.14   rumble static u_int	int_8254_get_timecount(struct timecounter *);
     74      1.15   rumble static void	int_8254_intr0(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
     75      1.14   rumble static void	int_8254_intr1(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
     76      1.13   rumble 
     77      1.13   rumble #ifdef MIPS3
     78      1.13   rumble static u_long	int_cal_timer(void);
     79      1.13   rumble #endif
     80       1.1   sekiya 
     81      1.14   rumble static struct timecounter int_8254_timecounter = {
     82      1.14   rumble 	int_8254_get_timecount,	/* get_timecount */
     83      1.14   rumble 	0,			/* no poll_pps */
     84      1.14   rumble 	~0u,			/* counter_mask */
     85      1.14   rumble 	500000,			/* frequency */
     86      1.14   rumble 	"int i8254",		/* name */
     87      1.14   rumble 	100,			/* quality */
     88      1.14   rumble 	NULL,			/* prev */
     89      1.14   rumble 	NULL,			/* next */
     90      1.14   rumble };
     91      1.14   rumble 
     92      1.14   rumble static u_long int_8254_tc_count;
     93      1.14   rumble 
     94       1.1   sekiya CFATTACH_DECL(int, sizeof(struct int_softc),
     95       1.1   sekiya 	int_match, int_attach, NULL, NULL);
     96       1.1   sekiya 
     97       1.1   sekiya static int
     98       1.1   sekiya int_match(struct device *parent, struct cfdata *match, void *aux)
     99       1.1   sekiya {
    100       1.6    pooka 
    101       1.6    pooka 	if ((mach_type == MACH_SGI_IP12) || (mach_type == MACH_SGI_IP20) ||
    102       1.6    pooka 	    (mach_type == MACH_SGI_IP22) )
    103       1.1   sekiya 		return 1;
    104       1.1   sekiya 
    105       1.1   sekiya 	return 0;
    106       1.1   sekiya }
    107       1.1   sekiya 
    108       1.1   sekiya static void
    109       1.1   sekiya int_attach(struct device *parent, struct device *self, void *aux)
    110       1.1   sekiya {
    111       1.1   sekiya 	u_int32_t address;
    112       1.1   sekiya 
    113       1.1   sekiya 	if (mach_type == MACH_SGI_IP12)
    114       1.1   sekiya 		address = INT_IP12;
    115       1.1   sekiya 	else if (mach_type == MACH_SGI_IP20)
    116       1.1   sekiya 		address = INT_IP20;
    117       1.1   sekiya 	else if (mach_type == MACH_SGI_IP22) {
    118       1.1   sekiya 		if (mach_subtype == MACH_SGI_IP22_FULLHOUSE)
    119       1.1   sekiya 			address = INT_IP22;
    120       1.1   sekiya 		else
    121       1.1   sekiya 			address = INT_IP24;
    122       1.7    pooka 	} else
    123       1.1   sekiya 		panic("\nint0: passed match, but failed attach?");
    124       1.1   sekiya 
    125      1.16   rumble 	printf(" addr 0x%x\n", address);
    126      1.10  tsutsui 
    127       1.1   sekiya 	bus_space_map(iot, address, 0, 0, &ioh);
    128       1.1   sekiya 	iot = SGIMIPS_BUS_SPACE_NORMAL;
    129       1.1   sekiya 
    130       1.1   sekiya 	/* Clean out interrupt masks */
    131       1.1   sekiya 	bus_space_write_4(iot, ioh, INT2_LOCAL0_MASK, 0);
    132       1.1   sekiya 	bus_space_write_4(iot, ioh, INT2_LOCAL1_MASK, 0);
    133       1.1   sekiya 	bus_space_write_4(iot, ioh, INT2_MAP_MASK0, 0);
    134       1.1   sekiya 	bus_space_write_4(iot, ioh, INT2_MAP_MASK1, 0);
    135       1.1   sekiya 
    136       1.1   sekiya 	/* Reset timer interrupts */
    137       1.1   sekiya 	bus_space_write_4(iot, ioh, INT2_TIMER_CLEAR, 0x03);
    138       1.1   sekiya 
    139       1.1   sekiya 	switch (mach_type) {
    140       1.1   sekiya 		case MACH_SGI_IP12:
    141       1.1   sekiya 			platform.intr1 = int_local0_intr;
    142       1.1   sekiya 			platform.intr2 = int_local1_intr;
    143      1.15   rumble 			platform.intr3 = int_8254_intr0;
    144      1.14   rumble 			platform.intr4 = int_8254_intr1;
    145       1.1   sekiya 			int_8254_cal();
    146      1.14   rumble 			tc_init(&int_8254_timecounter);
    147       1.1   sekiya 			break;
    148       1.4    pooka #ifdef MIPS3
    149       1.1   sekiya 		case MACH_SGI_IP20:
    150       1.1   sekiya 		case MACH_SGI_IP22:
    151       1.4    pooka 		{
    152       1.4    pooka 			int i;
    153       1.4    pooka 			unsigned long cps;
    154       1.4    pooka 			unsigned long ctrdiff[3];
    155       1.4    pooka 
    156       1.1   sekiya 			platform.intr0 = int_local0_intr;
    157       1.1   sekiya 			platform.intr1 = int_local1_intr;
    158       1.1   sekiya 
    159       1.1   sekiya 			/* calibrate timer */
    160       1.1   sekiya 			int_cal_timer();
    161       1.1   sekiya 
    162       1.1   sekiya 			cps = 0;
    163       1.6    pooka 			for (i = 0;
    164       1.6    pooka 			    i < sizeof(ctrdiff) / sizeof(ctrdiff[0]); i++) {
    165       1.1   sekiya 				do {
    166       1.1   sekiya 					ctrdiff[i] = int_cal_timer();
    167       1.1   sekiya 				} while (ctrdiff[i] == 0);
    168       1.1   sekiya 
    169       1.1   sekiya 				cps += ctrdiff[i];
    170       1.1   sekiya 			}
    171       1.1   sekiya 
    172       1.1   sekiya 			cps = cps / (sizeof(ctrdiff) / sizeof(ctrdiff[0]));
    173       1.1   sekiya 
    174      1.16   rumble 			printf("%s: bus %luMHz, CPU %luMHz\n",
    175      1.16   rumble 			    self->dv_xname, cps / 10000, cps / 5000);
    176       1.1   sekiya 
    177       1.1   sekiya 			/* R4k/R4400/R4600/R5k count at half CPU frequency */
    178       1.1   sekiya 			curcpu()->ci_cpu_freq = 2 * cps * hz;
    179       1.4    pooka 		}
    180       1.4    pooka #endif /* MIPS3 */
    181       1.1   sekiya 
    182       1.1   sekiya 			break;
    183       1.1   sekiya 		default:
    184       1.1   sekiya 			panic("int0: unsupported machine type %i\n", mach_type);
    185       1.1   sekiya 			break;
    186       1.1   sekiya 	}
    187       1.1   sekiya 
    188       1.1   sekiya 	curcpu()->ci_cycles_per_hz = curcpu()->ci_cpu_freq / (2 * hz);
    189       1.1   sekiya 	curcpu()->ci_divisor_delay = curcpu()->ci_cpu_freq / (2 * 1000000);
    190       1.1   sekiya 
    191       1.1   sekiya 	if (mach_type == MACH_SGI_IP22) {
    192       1.1   sekiya 		/* Wire interrupts 7, 11 to mappable interrupt 0,1 handlers */
    193       1.1   sekiya 		intrtab[7].ih_fun = int_mappable_intr;
    194       1.1   sekiya 		intrtab[7].ih_arg = (void*) 0;
    195       1.1   sekiya 
    196       1.1   sekiya 		intrtab[11].ih_fun = int_mappable_intr;
    197       1.1   sekiya 		intrtab[11].ih_arg = (void*) 1;
    198       1.1   sekiya 	}
    199       1.1   sekiya 
    200       1.1   sekiya 	platform.intr_establish = int_intr_establish;
    201       1.1   sekiya }
    202       1.1   sekiya 
    203       1.1   sekiya int
    204       1.1   sekiya int_mappable_intr(void *arg)
    205       1.1   sekiya {
    206       1.1   sekiya 	int i;
    207       1.1   sekiya 	int ret;
    208       1.1   sekiya 	int intnum;
    209       1.1   sekiya 	u_int32_t mstat;
    210       1.1   sekiya 	u_int32_t mmask;
    211       1.1   sekiya 	int which = (int)arg;
    212       1.8   sekiya 	struct sgimips_intrhand *ih;
    213       1.1   sekiya 
    214       1.1   sekiya 	ret = 0;
    215       1.1   sekiya 	mstat = bus_space_read_4(iot, ioh, INT2_MAP_STATUS);
    216       1.1   sekiya 	mmask = bus_space_read_4(iot, ioh, INT2_MAP_MASK0 + (which << 2));
    217       1.1   sekiya 
    218       1.1   sekiya 	mstat &= mmask;
    219       1.1   sekiya 
    220       1.1   sekiya 	for (i = 0; i < 8; i++) {
    221       1.1   sekiya 		intnum = i + 16 + (which << 3);
    222       1.1   sekiya 		if (mstat & (1 << i)) {
    223       1.8   sekiya 			for (ih = &intrtab[intnum]; ih != NULL;
    224       1.8   sekiya 							ih = ih->ih_next) {
    225       1.8   sekiya 				if (ih->ih_fun != NULL)
    226       1.8   sekiya 					ret |= (ih->ih_fun)(ih->ih_arg);
    227       1.8   sekiya 				else
    228       1.8   sekiya 					printf("int0: unexpected mapped "
    229       1.8   sekiya 					       "interrupt %d\n", intnum);
    230       1.8   sekiya 			}
    231       1.1   sekiya 		}
    232       1.1   sekiya 	}
    233       1.1   sekiya 
    234       1.1   sekiya 	return ret;
    235       1.1   sekiya }
    236       1.1   sekiya 
    237       1.1   sekiya void
    238       1.6    pooka int_local0_intr(u_int32_t status, u_int32_t cause, u_int32_t pc,
    239       1.6    pooka 		u_int32_t ipending)
    240       1.1   sekiya {
    241       1.1   sekiya 	int i;
    242       1.1   sekiya 	u_int32_t l0stat;
    243       1.1   sekiya 	u_int32_t l0mask;
    244       1.8   sekiya 	struct sgimips_intrhand *ih;
    245       1.1   sekiya 
    246       1.1   sekiya 	l0stat = bus_space_read_4(iot, ioh, INT2_LOCAL0_STATUS);
    247       1.1   sekiya 	l0mask = bus_space_read_4(iot, ioh, INT2_LOCAL0_MASK);
    248       1.1   sekiya 
    249      1.12   rumble 	l0stat &= l0mask;
    250       1.1   sekiya 
    251       1.1   sekiya 	for (i = 0; i < 8; i++) {
    252      1.12   rumble 		if (l0stat & (1 << i)) {
    253       1.8   sekiya 			for (ih = &intrtab[i]; ih != NULL; ih = ih->ih_next) {
    254       1.8   sekiya 				if (ih->ih_fun != NULL)
    255       1.8   sekiya 					(ih->ih_fun)(ih->ih_arg);
    256       1.8   sekiya 				else
    257       1.8   sekiya 					printf("int0: unexpected local0 "
    258       1.8   sekiya 					       "interrupt %d\n", i);
    259       1.8   sekiya 			}
    260       1.1   sekiya 		}
    261       1.1   sekiya 	}
    262       1.1   sekiya }
    263       1.1   sekiya 
    264       1.1   sekiya void
    265       1.6    pooka int_local1_intr(u_int32_t status, u_int32_t cause, u_int32_t pc,
    266       1.6    pooka 		u_int32_t ipending)
    267       1.1   sekiya {
    268       1.1   sekiya 	int i;
    269       1.1   sekiya 	u_int32_t l1stat;
    270       1.1   sekiya 	u_int32_t l1mask;
    271       1.8   sekiya 	struct sgimips_intrhand *ih;
    272       1.1   sekiya 
    273       1.1   sekiya 	l1stat = bus_space_read_4(iot, ioh, INT2_LOCAL1_STATUS);
    274       1.1   sekiya 	l1mask = bus_space_read_4(iot, ioh, INT2_LOCAL1_MASK);
    275       1.1   sekiya 
    276       1.1   sekiya 	l1stat &= l1mask;
    277       1.1   sekiya 
    278       1.1   sekiya 	for (i = 0; i < 8; i++) {
    279       1.1   sekiya 		if (l1stat & (1 << i)) {
    280       1.8   sekiya 			for (ih = &intrtab[8+i]; ih != NULL; ih = ih->ih_next) {
    281       1.8   sekiya 				if (ih->ih_fun != NULL)
    282       1.8   sekiya 					(ih->ih_fun)(ih->ih_arg);
    283       1.8   sekiya 				else
    284       1.8   sekiya 					printf("int0: unexpected local1 "
    285       1.8   sekiya 					       " interrupt %x\n", 8 + i);
    286       1.8   sekiya 			}
    287       1.1   sekiya 		}
    288       1.1   sekiya 	}
    289       1.1   sekiya }
    290       1.1   sekiya 
    291       1.1   sekiya void *
    292       1.1   sekiya int_intr_establish(int level, int ipl, int (*handler) (void *), void *arg)
    293       1.1   sekiya {
    294       1.1   sekiya 	u_int32_t mask;
    295       1.1   sekiya 
    296       1.1   sekiya 	if (level < 0 || level >= NINTR)
    297       1.1   sekiya 		panic("invalid interrupt level");
    298       1.1   sekiya 
    299       1.8   sekiya 	if (intrtab[level].ih_fun == NULL) {
    300       1.8   sekiya 		intrtab[level].ih_fun = handler;
    301       1.8   sekiya 		intrtab[level].ih_arg = arg;
    302       1.8   sekiya 		intrtab[level].ih_next = NULL;
    303       1.8   sekiya 	} else {
    304       1.8   sekiya 		struct sgimips_intrhand *n, *ih = malloc(sizeof *ih,
    305       1.8   sekiya 							 M_DEVBUF, M_NOWAIT);
    306       1.8   sekiya 
    307       1.8   sekiya 		if (ih == NULL) {
    308      1.10  tsutsui 			printf("int_intr_establish: can't allocate handler\n");
    309       1.8   sekiya 			return (void *)NULL;
    310       1.8   sekiya 		}
    311       1.8   sekiya 
    312       1.8   sekiya 		ih->ih_fun = handler;
    313       1.8   sekiya 		ih->ih_arg = arg;
    314       1.8   sekiya 		ih->ih_next = NULL;
    315       1.8   sekiya 
    316       1.8   sekiya 		for (n = &intrtab[level]; n->ih_next != NULL; n = n->ih_next)
    317      1.10  tsutsui 			;
    318      1.10  tsutsui 
    319       1.8   sekiya 		n->ih_next = ih;
    320       1.8   sekiya 
    321       1.8   sekiya 		return (void *)NULL;	/* vector already set */
    322       1.1   sekiya 	}
    323       1.1   sekiya 
    324       1.1   sekiya 
    325       1.1   sekiya 	if (level < 8) {
    326       1.1   sekiya 		mask = bus_space_read_4(iot, ioh, INT2_LOCAL0_MASK);
    327       1.1   sekiya 		mask |= (1 << level);
    328       1.1   sekiya 		bus_space_write_4(iot, ioh, INT2_LOCAL0_MASK, mask);
    329       1.1   sekiya 	} else if (level < 16) {
    330       1.1   sekiya 		mask = bus_space_read_4(iot, ioh, INT2_LOCAL1_MASK);
    331       1.1   sekiya 		mask |= (1 << (level - 8));
    332       1.1   sekiya 		bus_space_write_4(iot, ioh, INT2_LOCAL1_MASK, mask);
    333       1.1   sekiya 	} else if (level < 24) {
    334       1.1   sekiya 		/* Map0 interrupt maps to l0 bit 7, so turn that on too */
    335       1.1   sekiya 		mask = bus_space_read_4(iot, ioh, INT2_LOCAL0_MASK);
    336       1.1   sekiya 		mask |= (1 << 7);
    337       1.1   sekiya 		bus_space_write_4(iot, ioh, INT2_LOCAL0_MASK, mask);
    338       1.1   sekiya 
    339       1.1   sekiya 		mask = bus_space_read_4(iot, ioh, INT2_MAP_MASK0);
    340       1.1   sekiya 		mask |= (1 << (level - 16));
    341       1.1   sekiya 		bus_space_write_4(iot, ioh, INT2_MAP_MASK0, mask);
    342       1.1   sekiya 	} else {
    343       1.1   sekiya 		/* Map1 interrupt maps to l1 bit 3, so turn that on too */
    344       1.1   sekiya 		mask = bus_space_read_4(iot, ioh, INT2_LOCAL1_MASK);
    345       1.1   sekiya 		mask |= (1 << 3);
    346       1.1   sekiya 		bus_space_write_4(iot, ioh, INT2_LOCAL1_MASK, mask);
    347       1.1   sekiya 
    348       1.1   sekiya 		mask = bus_space_read_4(iot, ioh, INT2_MAP_MASK1);
    349       1.1   sekiya 		mask |= (1 << (level - 24));
    350       1.1   sekiya 		bus_space_write_4(iot, ioh, INT2_MAP_MASK1, mask);
    351       1.1   sekiya 	}
    352       1.1   sekiya 
    353       1.1   sekiya 	return (void *)NULL;
    354       1.1   sekiya }
    355       1.1   sekiya 
    356       1.4    pooka #ifdef MIPS3
    357      1.13   rumble static u_long
    358       1.1   sekiya int_cal_timer(void)
    359       1.1   sekiya {
    360       1.1   sekiya 	int s;
    361       1.1   sekiya 	int roundtime;
    362       1.1   sekiya 	int sampletime;
    363       1.1   sekiya 	int startmsb, lsb, msb;
    364       1.1   sekiya 	unsigned long startctr, endctr;
    365       1.1   sekiya 
    366       1.1   sekiya 	/*
    367       1.1   sekiya 	 * NOTE: HZ must be greater than 15 for this to work, as otherwise
    368       1.1   sekiya 	 * we'll overflow the counter.  We round the answer to hearest 1
    369       1.1   sekiya 	 * MHz of the master (2x) clock.
    370       1.1   sekiya 	 */
    371       1.1   sekiya 	roundtime = (1000000 / hz) / 2;
    372       1.1   sekiya 	sampletime = (1000000 / hz) + 0xff;
    373       1.1   sekiya 	startmsb = (sampletime >> 8);
    374       1.1   sekiya 
    375       1.1   sekiya 	s = splhigh();
    376       1.1   sekiya 
    377       1.1   sekiya 	bus_space_write_4(iot, ioh, INT2_TIMER_CONTROL,
    378       1.1   sekiya 		( TIMER_SEL2 | TIMER_16BIT | TIMER_RATEGEN) );
    379       1.1   sekiya 	bus_space_write_4(iot, ioh, INT2_TIMER_2, (sampletime & 0xff));
    380       1.1   sekiya 	bus_space_write_4(iot, ioh, INT2_TIMER_2, (sampletime >> 8));
    381       1.1   sekiya 
    382       1.1   sekiya 	startctr = mips3_cp0_count_read();
    383       1.1   sekiya 
    384       1.1   sekiya 	/* Wait for the MSB to count down to zero */
    385       1.1   sekiya 	do {
    386       1.1   sekiya 		bus_space_write_4(iot, ioh, INT2_TIMER_CONTROL, TIMER_SEL2 );
    387       1.1   sekiya 		lsb = bus_space_read_4(iot, ioh, INT2_TIMER_2) & 0xff;
    388       1.1   sekiya 		msb = bus_space_read_4(iot, ioh, INT2_TIMER_2) & 0xff;
    389       1.1   sekiya 
    390       1.1   sekiya 		endctr = mips3_cp0_count_read();
    391       1.1   sekiya 	} while (msb);
    392       1.1   sekiya 
    393       1.1   sekiya 	/* Turn off timer */
    394       1.1   sekiya 	bus_space_write_4(iot, ioh, INT2_TIMER_CONTROL,
    395       1.1   sekiya 		( TIMER_SEL2 | TIMER_16BIT | TIMER_SWSTROBE) );
    396       1.1   sekiya 
    397       1.1   sekiya 	splx(s);
    398       1.1   sekiya 
    399       1.1   sekiya 	return (endctr - startctr) / roundtime * roundtime;
    400       1.1   sekiya }
    401       1.4    pooka #endif /* MIPS3 */
    402       1.1   sekiya 
    403      1.14   rumble /*
    404      1.14   rumble  * A 1.000MHz master clock is wired to TIMER2, which in turn clocks the two
    405      1.14   rumble  * other timers. On IP12 TIMER1 interrupts on MIPS interrupt 1 and TIMER2
    406      1.14   rumble  * on MIPS interrupt 2.
    407      1.14   rumble  *
    408      1.14   rumble  * Apparently int2 doesn't like counting down from one, but two works, so
    409      1.14   rumble  * we get a good 500000Hz.
    410      1.14   rumble  */
    411       1.1   sekiya void
    412       1.1   sekiya int_8254_cal(void)
    413       1.1   sekiya {
    414       1.1   sekiya 	int s;
    415       1.1   sekiya 
    416       1.1   sekiya 	s = splhigh();
    417       1.1   sekiya 
    418       1.7    pooka 	bus_space_write_1(iot, ioh, INT2_TIMER_0 + 15,
    419      1.10  tsutsui 	    TIMER_SEL0|TIMER_RATEGEN|TIMER_16BIT);
    420      1.14   rumble 	bus_space_write_1(iot, ioh, INT2_TIMER_0 + 3, (500000 / hz) % 256);
    421      1.14   rumble 	wbflush();
    422      1.14   rumble 	delay(4);
    423      1.14   rumble 	bus_space_write_1(iot, ioh, INT2_TIMER_0 + 3, (500000 / hz) / 256);
    424      1.14   rumble 
    425      1.14   rumble 	bus_space_write_1(iot, ioh, INT2_TIMER_0 + 15,
    426      1.14   rumble 	    TIMER_SEL1|TIMER_RATEGEN|TIMER_16BIT);
    427      1.14   rumble 	bus_space_write_1(iot, ioh, INT2_TIMER_0 + 7, 0xff);
    428       1.1   sekiya 	wbflush();
    429       1.1   sekiya 	delay(4);
    430      1.14   rumble 	bus_space_write_1(iot, ioh, INT2_TIMER_0 + 7, 0xff);
    431       1.1   sekiya 
    432       1.7    pooka 	bus_space_write_1(iot, ioh, INT2_TIMER_0 + 15,
    433      1.10  tsutsui 	    TIMER_SEL2|TIMER_RATEGEN|TIMER_16BIT);
    434      1.14   rumble 	bus_space_write_1(iot, ioh, INT2_TIMER_0 + 11, 2);
    435       1.1   sekiya 	wbflush();
    436       1.1   sekiya 	delay(4);
    437       1.7    pooka 	bus_space_write_1(iot, ioh, INT2_TIMER_0 + 11, 0);
    438      1.14   rumble 
    439      1.14   rumble 	splx(s);
    440      1.14   rumble }
    441      1.14   rumble 
    442      1.14   rumble 
    443      1.14   rumble static u_int
    444      1.14   rumble int_8254_get_timecount(struct timecounter *tc)
    445      1.14   rumble {
    446      1.14   rumble 	int s;
    447      1.14   rumble 	u_int count;
    448      1.14   rumble 	u_char lo, hi;
    449      1.14   rumble 
    450      1.14   rumble 	s = splhigh();
    451      1.14   rumble 
    452      1.14   rumble         bus_space_write_1(iot, ioh, INT2_TIMER_0 + 15,
    453      1.14   rumble 	    TIMER_SEL1 | TIMER_LATCH);
    454      1.14   rumble 	lo = bus_space_read_1(iot, ioh, INT2_TIMER_0 + 7);
    455      1.14   rumble 	hi = bus_space_read_1(iot, ioh, INT2_TIMER_0 + 7);
    456      1.14   rumble 	count = 0xffff - ((hi << 8) | lo);
    457      1.14   rumble 
    458      1.14   rumble 	splx(s);
    459      1.14   rumble 
    460      1.14   rumble 	return (int_8254_tc_count + count);
    461      1.14   rumble }
    462      1.14   rumble 
    463      1.14   rumble static void
    464      1.15   rumble int_8254_intr0(u_int32_t status, u_int32_t cause, u_int32_t pc,
    465      1.15   rumble     u_int32_t ipending)
    466      1.15   rumble {
    467      1.15   rumble 	struct clockframe cf;
    468      1.15   rumble 
    469      1.15   rumble 	cf.pc = pc;
    470      1.15   rumble 	cf.sr = status;
    471      1.15   rumble 
    472      1.15   rumble 	hardclock(&cf);
    473      1.15   rumble 
    474      1.15   rumble 	bus_space_write_4(iot, ioh, INT2_TIMER_CLEAR, 1);
    475      1.15   rumble }
    476      1.15   rumble 
    477      1.15   rumble 
    478      1.15   rumble static void
    479      1.14   rumble int_8254_intr1(u_int32_t status, u_int32_t cause, u_int32_t pc,
    480      1.14   rumble     u_int32_t ipending)
    481      1.14   rumble {
    482      1.14   rumble 	int s;
    483      1.14   rumble 
    484      1.14   rumble 	s = splhigh();
    485      1.14   rumble 
    486      1.14   rumble 	int_8254_tc_count += 0xffff;
    487      1.15   rumble 	bus_space_write_4(iot, ioh, INT2_TIMER_CLEAR, 2);
    488      1.14   rumble 
    489       1.1   sekiya 	splx(s);
    490       1.1   sekiya }
    491       1.3   sekiya 
    492       1.3   sekiya void
    493       1.3   sekiya int2_wait_fifo(u_int32_t flag)
    494       1.3   sekiya {
    495       1.8   sekiya 	if (ioh == 0)
    496       1.8   sekiya 		delay(5000);
    497       1.8   sekiya 	else
    498       1.8   sekiya 		while (bus_space_read_4(iot, ioh, INT2_LOCAL0_STATUS) & flag)
    499       1.8   sekiya 			;
    500       1.3   sekiya }
    501