int.c revision 1.19.12.2 1 1.19.12.2 matt /* $NetBSD: int.c,v 1.19.12.2 2010/12/29 07:15:47 matt Exp $ */
2 1.1 sekiya
3 1.1 sekiya /*
4 1.1 sekiya * Copyright (c) 2004 Christopher SEKIYA
5 1.1 sekiya * All rights reserved.
6 1.1 sekiya *
7 1.1 sekiya * Redistribution and use in source and binary forms, with or without
8 1.1 sekiya * modification, are permitted provided that the following conditions
9 1.1 sekiya * are met:
10 1.1 sekiya * 1. Redistributions of source code must retain the above copyright
11 1.1 sekiya * notice, this list of conditions and the following disclaimer.
12 1.1 sekiya * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 sekiya * notice, this list of conditions and the following disclaimer in the
14 1.1 sekiya * documentation and/or other materials provided with the distribution.
15 1.1 sekiya * 3. The name of the author may not be used to endorse or promote products
16 1.1 sekiya * derived from this software without specific prior written permission.
17 1.1 sekiya *
18 1.1 sekiya * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 sekiya * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 sekiya * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 sekiya * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 sekiya * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 1.1 sekiya * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 1.1 sekiya * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 1.1 sekiya * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 1.1 sekiya * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 1.1 sekiya * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 1.1 sekiya */
29 1.1 sekiya
30 1.1 sekiya /*
31 1.5 pooka * INT/INT2/INT3 interrupt controller (used in Indy's, Indigo's, etc..)
32 1.1 sekiya */
33 1.1 sekiya
34 1.1 sekiya #include <sys/cdefs.h>
35 1.19.12.2 matt __KERNEL_RCSID(0, "$NetBSD: int.c,v 1.19.12.2 2010/12/29 07:15:47 matt Exp $");
36 1.1 sekiya
37 1.19.12.2 matt #define __INTR_PRIVATE
38 1.1 sekiya #include "opt_cputype.h"
39 1.1 sekiya
40 1.1 sekiya #include <sys/param.h>
41 1.1 sekiya #include <sys/proc.h>
42 1.1 sekiya #include <sys/systm.h>
43 1.14 rumble #include <sys/timetc.h>
44 1.1 sekiya #include <sys/kernel.h>
45 1.1 sekiya #include <sys/device.h>
46 1.8 sekiya #include <sys/malloc.h>
47 1.1 sekiya
48 1.1 sekiya #include <dev/ic/i8253reg.h>
49 1.1 sekiya #include <machine/sysconf.h>
50 1.1 sekiya #include <machine/machtype.h>
51 1.1 sekiya #include <machine/bus.h>
52 1.1 sekiya #include <mips/locore.h>
53 1.1 sekiya
54 1.1 sekiya #include <mips/cache.h>
55 1.1 sekiya
56 1.1 sekiya #include <sgimips/dev/int2reg.h>
57 1.3 sekiya #include <sgimips/dev/int2var.h>
58 1.1 sekiya
59 1.1 sekiya static bus_space_handle_t ioh;
60 1.1 sekiya static bus_space_tag_t iot;
61 1.1 sekiya
62 1.1 sekiya struct int_softc {
63 1.1 sekiya struct device sc_dev;
64 1.1 sekiya };
65 1.1 sekiya
66 1.1 sekiya
67 1.1 sekiya static int int_match(struct device *, struct cfdata *, void *);
68 1.1 sekiya static void int_attach(struct device *, struct device *, void *);
69 1.19.12.2 matt static void int_local0_intr(vaddr_t, uint32_t, uint32_t);
70 1.19.12.2 matt static void int_local1_intr(vaddr_t, uint32_t, uint32_t);
71 1.13 rumble static int int_mappable_intr(void *);
72 1.13 rumble static void *int_intr_establish(int, int, int (*)(void *), void *);
73 1.13 rumble static void int_8254_cal(void);
74 1.14 rumble static u_int int_8254_get_timecount(struct timecounter *);
75 1.19.12.2 matt static void int_8254_intr0(vaddr_t, uint32_t, uint32_t);
76 1.19.12.2 matt static void int_8254_intr1(vaddr_t, uint32_t, uint32_t);
77 1.13 rumble
78 1.13 rumble #ifdef MIPS3
79 1.13 rumble static u_long int_cal_timer(void);
80 1.13 rumble #endif
81 1.1 sekiya
82 1.14 rumble static struct timecounter int_8254_timecounter = {
83 1.14 rumble int_8254_get_timecount, /* get_timecount */
84 1.14 rumble 0, /* no poll_pps */
85 1.14 rumble ~0u, /* counter_mask */
86 1.14 rumble 500000, /* frequency */
87 1.14 rumble "int i8254", /* name */
88 1.14 rumble 100, /* quality */
89 1.14 rumble NULL, /* prev */
90 1.14 rumble NULL, /* next */
91 1.14 rumble };
92 1.14 rumble
93 1.14 rumble static u_long int_8254_tc_count;
94 1.14 rumble
95 1.1 sekiya CFATTACH_DECL(int, sizeof(struct int_softc),
96 1.19 tsutsui int_match, int_attach, NULL, NULL);
97 1.1 sekiya
98 1.1 sekiya static int
99 1.1 sekiya int_match(struct device *parent, struct cfdata *match, void *aux)
100 1.1 sekiya {
101 1.6 pooka
102 1.6 pooka if ((mach_type == MACH_SGI_IP12) || (mach_type == MACH_SGI_IP20) ||
103 1.6 pooka (mach_type == MACH_SGI_IP22) )
104 1.1 sekiya return 1;
105 1.1 sekiya
106 1.1 sekiya return 0;
107 1.1 sekiya }
108 1.1 sekiya
109 1.1 sekiya static void
110 1.1 sekiya int_attach(struct device *parent, struct device *self, void *aux)
111 1.1 sekiya {
112 1.19 tsutsui uint32_t address;
113 1.1 sekiya
114 1.1 sekiya if (mach_type == MACH_SGI_IP12)
115 1.1 sekiya address = INT_IP12;
116 1.1 sekiya else if (mach_type == MACH_SGI_IP20)
117 1.1 sekiya address = INT_IP20;
118 1.1 sekiya else if (mach_type == MACH_SGI_IP22) {
119 1.1 sekiya if (mach_subtype == MACH_SGI_IP22_FULLHOUSE)
120 1.1 sekiya address = INT_IP22;
121 1.1 sekiya else
122 1.1 sekiya address = INT_IP24;
123 1.7 pooka } else
124 1.1 sekiya panic("\nint0: passed match, but failed attach?");
125 1.1 sekiya
126 1.16 rumble printf(" addr 0x%x\n", address);
127 1.10 tsutsui
128 1.1 sekiya bus_space_map(iot, address, 0, 0, &ioh);
129 1.1 sekiya iot = SGIMIPS_BUS_SPACE_NORMAL;
130 1.1 sekiya
131 1.1 sekiya /* Clean out interrupt masks */
132 1.1 sekiya bus_space_write_4(iot, ioh, INT2_LOCAL0_MASK, 0);
133 1.1 sekiya bus_space_write_4(iot, ioh, INT2_LOCAL1_MASK, 0);
134 1.1 sekiya bus_space_write_4(iot, ioh, INT2_MAP_MASK0, 0);
135 1.1 sekiya bus_space_write_4(iot, ioh, INT2_MAP_MASK1, 0);
136 1.1 sekiya
137 1.1 sekiya /* Reset timer interrupts */
138 1.1 sekiya bus_space_write_4(iot, ioh, INT2_TIMER_CLEAR, 0x03);
139 1.1 sekiya
140 1.1 sekiya switch (mach_type) {
141 1.19 tsutsui case MACH_SGI_IP12:
142 1.19 tsutsui platform.intr1 = int_local0_intr;
143 1.19 tsutsui platform.intr2 = int_local1_intr;
144 1.19 tsutsui platform.intr3 = int_8254_intr0;
145 1.19 tsutsui platform.intr4 = int_8254_intr1;
146 1.19 tsutsui int_8254_cal();
147 1.19 tsutsui tc_init(&int_8254_timecounter);
148 1.19 tsutsui break;
149 1.4 pooka #ifdef MIPS3
150 1.19 tsutsui case MACH_SGI_IP20:
151 1.19 tsutsui case MACH_SGI_IP22:
152 1.19 tsutsui {
153 1.19 tsutsui int i;
154 1.19 tsutsui unsigned long cps;
155 1.19 tsutsui unsigned long ctrdiff[3];
156 1.19 tsutsui
157 1.19 tsutsui platform.intr0 = int_local0_intr;
158 1.19 tsutsui platform.intr1 = int_local1_intr;
159 1.19 tsutsui
160 1.19 tsutsui /* calibrate timer */
161 1.19 tsutsui int_cal_timer();
162 1.19 tsutsui
163 1.19 tsutsui cps = 0;
164 1.19 tsutsui for (i = 0; i < sizeof(ctrdiff) / sizeof(ctrdiff[0]); i++) {
165 1.19 tsutsui do {
166 1.19 tsutsui ctrdiff[i] = int_cal_timer();
167 1.19 tsutsui } while (ctrdiff[i] == 0);
168 1.1 sekiya
169 1.19 tsutsui cps += ctrdiff[i];
170 1.19 tsutsui }
171 1.1 sekiya
172 1.19 tsutsui cps = cps / (sizeof(ctrdiff) / sizeof(ctrdiff[0]));
173 1.1 sekiya
174 1.19 tsutsui printf("%s: bus %luMHz, CPU %luMHz\n",
175 1.19 tsutsui self->dv_xname, cps / 10000, cps / 5000);
176 1.1 sekiya
177 1.19 tsutsui /* R4k/R4400/R4600/R5k count at half CPU frequency */
178 1.19 tsutsui curcpu()->ci_cpu_freq = 2 * cps * hz;
179 1.19 tsutsui }
180 1.4 pooka #endif /* MIPS3 */
181 1.1 sekiya
182 1.19 tsutsui break;
183 1.19 tsutsui default:
184 1.19 tsutsui panic("int0: unsupported machine type %i\n", mach_type);
185 1.19 tsutsui break;
186 1.1 sekiya }
187 1.1 sekiya
188 1.1 sekiya curcpu()->ci_cycles_per_hz = curcpu()->ci_cpu_freq / (2 * hz);
189 1.1 sekiya curcpu()->ci_divisor_delay = curcpu()->ci_cpu_freq / (2 * 1000000);
190 1.1 sekiya
191 1.1 sekiya if (mach_type == MACH_SGI_IP22) {
192 1.1 sekiya /* Wire interrupts 7, 11 to mappable interrupt 0,1 handlers */
193 1.1 sekiya intrtab[7].ih_fun = int_mappable_intr;
194 1.1 sekiya intrtab[7].ih_arg = (void*) 0;
195 1.1 sekiya
196 1.1 sekiya intrtab[11].ih_fun = int_mappable_intr;
197 1.1 sekiya intrtab[11].ih_arg = (void*) 1;
198 1.1 sekiya }
199 1.1 sekiya
200 1.1 sekiya platform.intr_establish = int_intr_establish;
201 1.1 sekiya }
202 1.1 sekiya
203 1.1 sekiya int
204 1.1 sekiya int_mappable_intr(void *arg)
205 1.1 sekiya {
206 1.1 sekiya int i;
207 1.1 sekiya int ret;
208 1.1 sekiya int intnum;
209 1.19 tsutsui uint32_t mstat;
210 1.19 tsutsui uint32_t mmask;
211 1.19.12.1 matt int which = (intptr_t)arg;
212 1.8 sekiya struct sgimips_intrhand *ih;
213 1.1 sekiya
214 1.1 sekiya ret = 0;
215 1.1 sekiya mstat = bus_space_read_4(iot, ioh, INT2_MAP_STATUS);
216 1.1 sekiya mmask = bus_space_read_4(iot, ioh, INT2_MAP_MASK0 + (which << 2));
217 1.1 sekiya
218 1.1 sekiya mstat &= mmask;
219 1.1 sekiya
220 1.1 sekiya for (i = 0; i < 8; i++) {
221 1.1 sekiya intnum = i + 16 + (which << 3);
222 1.1 sekiya if (mstat & (1 << i)) {
223 1.8 sekiya for (ih = &intrtab[intnum]; ih != NULL;
224 1.19 tsutsui ih = ih->ih_next) {
225 1.8 sekiya if (ih->ih_fun != NULL)
226 1.8 sekiya ret |= (ih->ih_fun)(ih->ih_arg);
227 1.8 sekiya else
228 1.8 sekiya printf("int0: unexpected mapped "
229 1.8 sekiya "interrupt %d\n", intnum);
230 1.8 sekiya }
231 1.1 sekiya }
232 1.1 sekiya }
233 1.1 sekiya
234 1.1 sekiya return ret;
235 1.1 sekiya }
236 1.1 sekiya
237 1.1 sekiya void
238 1.19.12.2 matt int_local0_intr(vaddr_t pc, uint32_t status, uint32_t ipending)
239 1.1 sekiya {
240 1.1 sekiya int i;
241 1.19 tsutsui uint32_t l0stat;
242 1.19 tsutsui uint32_t l0mask;
243 1.8 sekiya struct sgimips_intrhand *ih;
244 1.1 sekiya
245 1.1 sekiya l0stat = bus_space_read_4(iot, ioh, INT2_LOCAL0_STATUS);
246 1.1 sekiya l0mask = bus_space_read_4(iot, ioh, INT2_LOCAL0_MASK);
247 1.1 sekiya
248 1.12 rumble l0stat &= l0mask;
249 1.1 sekiya
250 1.1 sekiya for (i = 0; i < 8; i++) {
251 1.12 rumble if (l0stat & (1 << i)) {
252 1.8 sekiya for (ih = &intrtab[i]; ih != NULL; ih = ih->ih_next) {
253 1.8 sekiya if (ih->ih_fun != NULL)
254 1.8 sekiya (ih->ih_fun)(ih->ih_arg);
255 1.8 sekiya else
256 1.8 sekiya printf("int0: unexpected local0 "
257 1.8 sekiya "interrupt %d\n", i);
258 1.8 sekiya }
259 1.1 sekiya }
260 1.1 sekiya }
261 1.1 sekiya }
262 1.1 sekiya
263 1.1 sekiya void
264 1.19.12.2 matt int_local1_intr(vaddr_t pc, uint32_t status, uint32_t ipending)
265 1.1 sekiya {
266 1.1 sekiya int i;
267 1.19 tsutsui uint32_t l1stat;
268 1.19 tsutsui uint32_t l1mask;
269 1.8 sekiya struct sgimips_intrhand *ih;
270 1.1 sekiya
271 1.1 sekiya l1stat = bus_space_read_4(iot, ioh, INT2_LOCAL1_STATUS);
272 1.1 sekiya l1mask = bus_space_read_4(iot, ioh, INT2_LOCAL1_MASK);
273 1.1 sekiya
274 1.1 sekiya l1stat &= l1mask;
275 1.1 sekiya
276 1.1 sekiya for (i = 0; i < 8; i++) {
277 1.1 sekiya if (l1stat & (1 << i)) {
278 1.8 sekiya for (ih = &intrtab[8+i]; ih != NULL; ih = ih->ih_next) {
279 1.8 sekiya if (ih->ih_fun != NULL)
280 1.8 sekiya (ih->ih_fun)(ih->ih_arg);
281 1.8 sekiya else
282 1.8 sekiya printf("int0: unexpected local1 "
283 1.8 sekiya " interrupt %x\n", 8 + i);
284 1.8 sekiya }
285 1.1 sekiya }
286 1.1 sekiya }
287 1.1 sekiya }
288 1.1 sekiya
289 1.1 sekiya void *
290 1.1 sekiya int_intr_establish(int level, int ipl, int (*handler) (void *), void *arg)
291 1.1 sekiya {
292 1.19 tsutsui uint32_t mask;
293 1.1 sekiya
294 1.1 sekiya if (level < 0 || level >= NINTR)
295 1.1 sekiya panic("invalid interrupt level");
296 1.1 sekiya
297 1.8 sekiya if (intrtab[level].ih_fun == NULL) {
298 1.8 sekiya intrtab[level].ih_fun = handler;
299 1.8 sekiya intrtab[level].ih_arg = arg;
300 1.8 sekiya intrtab[level].ih_next = NULL;
301 1.8 sekiya } else {
302 1.19 tsutsui struct sgimips_intrhand *n, *ih;
303 1.8 sekiya
304 1.19 tsutsui ih = malloc(sizeof *ih, M_DEVBUF, M_NOWAIT);
305 1.8 sekiya if (ih == NULL) {
306 1.10 tsutsui printf("int_intr_establish: can't allocate handler\n");
307 1.19 tsutsui return NULL;
308 1.8 sekiya }
309 1.8 sekiya
310 1.8 sekiya ih->ih_fun = handler;
311 1.8 sekiya ih->ih_arg = arg;
312 1.8 sekiya ih->ih_next = NULL;
313 1.8 sekiya
314 1.8 sekiya for (n = &intrtab[level]; n->ih_next != NULL; n = n->ih_next)
315 1.10 tsutsui ;
316 1.10 tsutsui
317 1.8 sekiya n->ih_next = ih;
318 1.8 sekiya
319 1.19 tsutsui return NULL; /* vector already set */
320 1.1 sekiya }
321 1.1 sekiya
322 1.1 sekiya
323 1.1 sekiya if (level < 8) {
324 1.1 sekiya mask = bus_space_read_4(iot, ioh, INT2_LOCAL0_MASK);
325 1.1 sekiya mask |= (1 << level);
326 1.1 sekiya bus_space_write_4(iot, ioh, INT2_LOCAL0_MASK, mask);
327 1.1 sekiya } else if (level < 16) {
328 1.1 sekiya mask = bus_space_read_4(iot, ioh, INT2_LOCAL1_MASK);
329 1.1 sekiya mask |= (1 << (level - 8));
330 1.1 sekiya bus_space_write_4(iot, ioh, INT2_LOCAL1_MASK, mask);
331 1.1 sekiya } else if (level < 24) {
332 1.1 sekiya /* Map0 interrupt maps to l0 bit 7, so turn that on too */
333 1.1 sekiya mask = bus_space_read_4(iot, ioh, INT2_LOCAL0_MASK);
334 1.1 sekiya mask |= (1 << 7);
335 1.1 sekiya bus_space_write_4(iot, ioh, INT2_LOCAL0_MASK, mask);
336 1.1 sekiya
337 1.1 sekiya mask = bus_space_read_4(iot, ioh, INT2_MAP_MASK0);
338 1.1 sekiya mask |= (1 << (level - 16));
339 1.1 sekiya bus_space_write_4(iot, ioh, INT2_MAP_MASK0, mask);
340 1.1 sekiya } else {
341 1.1 sekiya /* Map1 interrupt maps to l1 bit 3, so turn that on too */
342 1.1 sekiya mask = bus_space_read_4(iot, ioh, INT2_LOCAL1_MASK);
343 1.1 sekiya mask |= (1 << 3);
344 1.1 sekiya bus_space_write_4(iot, ioh, INT2_LOCAL1_MASK, mask);
345 1.1 sekiya
346 1.1 sekiya mask = bus_space_read_4(iot, ioh, INT2_MAP_MASK1);
347 1.1 sekiya mask |= (1 << (level - 24));
348 1.1 sekiya bus_space_write_4(iot, ioh, INT2_MAP_MASK1, mask);
349 1.1 sekiya }
350 1.1 sekiya
351 1.19 tsutsui return NULL;
352 1.1 sekiya }
353 1.1 sekiya
354 1.4 pooka #ifdef MIPS3
355 1.13 rumble static u_long
356 1.1 sekiya int_cal_timer(void)
357 1.1 sekiya {
358 1.1 sekiya int s;
359 1.1 sekiya int roundtime;
360 1.1 sekiya int sampletime;
361 1.1 sekiya int startmsb, lsb, msb;
362 1.1 sekiya unsigned long startctr, endctr;
363 1.1 sekiya
364 1.1 sekiya /*
365 1.1 sekiya * NOTE: HZ must be greater than 15 for this to work, as otherwise
366 1.1 sekiya * we'll overflow the counter. We round the answer to hearest 1
367 1.1 sekiya * MHz of the master (2x) clock.
368 1.1 sekiya */
369 1.1 sekiya roundtime = (1000000 / hz) / 2;
370 1.1 sekiya sampletime = (1000000 / hz) + 0xff;
371 1.1 sekiya startmsb = (sampletime >> 8);
372 1.1 sekiya
373 1.1 sekiya s = splhigh();
374 1.1 sekiya
375 1.1 sekiya bus_space_write_4(iot, ioh, INT2_TIMER_CONTROL,
376 1.19 tsutsui (TIMER_SEL2 | TIMER_16BIT | TIMER_RATEGEN));
377 1.1 sekiya bus_space_write_4(iot, ioh, INT2_TIMER_2, (sampletime & 0xff));
378 1.1 sekiya bus_space_write_4(iot, ioh, INT2_TIMER_2, (sampletime >> 8));
379 1.1 sekiya
380 1.1 sekiya startctr = mips3_cp0_count_read();
381 1.1 sekiya
382 1.1 sekiya /* Wait for the MSB to count down to zero */
383 1.1 sekiya do {
384 1.19 tsutsui bus_space_write_4(iot, ioh, INT2_TIMER_CONTROL, TIMER_SEL2);
385 1.1 sekiya lsb = bus_space_read_4(iot, ioh, INT2_TIMER_2) & 0xff;
386 1.1 sekiya msb = bus_space_read_4(iot, ioh, INT2_TIMER_2) & 0xff;
387 1.1 sekiya
388 1.1 sekiya endctr = mips3_cp0_count_read();
389 1.1 sekiya } while (msb);
390 1.1 sekiya
391 1.1 sekiya /* Turn off timer */
392 1.1 sekiya bus_space_write_4(iot, ioh, INT2_TIMER_CONTROL,
393 1.19 tsutsui (TIMER_SEL2 | TIMER_16BIT | TIMER_SWSTROBE));
394 1.1 sekiya
395 1.1 sekiya splx(s);
396 1.1 sekiya
397 1.1 sekiya return (endctr - startctr) / roundtime * roundtime;
398 1.1 sekiya }
399 1.4 pooka #endif /* MIPS3 */
400 1.1 sekiya
401 1.14 rumble /*
402 1.14 rumble * A 1.000MHz master clock is wired to TIMER2, which in turn clocks the two
403 1.14 rumble * other timers. On IP12 TIMER1 interrupts on MIPS interrupt 1 and TIMER2
404 1.14 rumble * on MIPS interrupt 2.
405 1.14 rumble *
406 1.14 rumble * Apparently int2 doesn't like counting down from one, but two works, so
407 1.14 rumble * we get a good 500000Hz.
408 1.14 rumble */
409 1.1 sekiya void
410 1.1 sekiya int_8254_cal(void)
411 1.1 sekiya {
412 1.1 sekiya int s;
413 1.1 sekiya
414 1.1 sekiya s = splhigh();
415 1.1 sekiya
416 1.7 pooka bus_space_write_1(iot, ioh, INT2_TIMER_0 + 15,
417 1.10 tsutsui TIMER_SEL0|TIMER_RATEGEN|TIMER_16BIT);
418 1.14 rumble bus_space_write_1(iot, ioh, INT2_TIMER_0 + 3, (500000 / hz) % 256);
419 1.14 rumble wbflush();
420 1.14 rumble delay(4);
421 1.14 rumble bus_space_write_1(iot, ioh, INT2_TIMER_0 + 3, (500000 / hz) / 256);
422 1.14 rumble
423 1.14 rumble bus_space_write_1(iot, ioh, INT2_TIMER_0 + 15,
424 1.14 rumble TIMER_SEL1|TIMER_RATEGEN|TIMER_16BIT);
425 1.14 rumble bus_space_write_1(iot, ioh, INT2_TIMER_0 + 7, 0xff);
426 1.1 sekiya wbflush();
427 1.1 sekiya delay(4);
428 1.14 rumble bus_space_write_1(iot, ioh, INT2_TIMER_0 + 7, 0xff);
429 1.1 sekiya
430 1.7 pooka bus_space_write_1(iot, ioh, INT2_TIMER_0 + 15,
431 1.10 tsutsui TIMER_SEL2|TIMER_RATEGEN|TIMER_16BIT);
432 1.14 rumble bus_space_write_1(iot, ioh, INT2_TIMER_0 + 11, 2);
433 1.1 sekiya wbflush();
434 1.1 sekiya delay(4);
435 1.7 pooka bus_space_write_1(iot, ioh, INT2_TIMER_0 + 11, 0);
436 1.14 rumble
437 1.14 rumble splx(s);
438 1.14 rumble }
439 1.14 rumble
440 1.14 rumble
441 1.14 rumble static u_int
442 1.14 rumble int_8254_get_timecount(struct timecounter *tc)
443 1.14 rumble {
444 1.14 rumble int s;
445 1.14 rumble u_int count;
446 1.19 tsutsui uint8_t lo, hi;
447 1.14 rumble
448 1.14 rumble s = splhigh();
449 1.14 rumble
450 1.14 rumble bus_space_write_1(iot, ioh, INT2_TIMER_0 + 15,
451 1.14 rumble TIMER_SEL1 | TIMER_LATCH);
452 1.14 rumble lo = bus_space_read_1(iot, ioh, INT2_TIMER_0 + 7);
453 1.14 rumble hi = bus_space_read_1(iot, ioh, INT2_TIMER_0 + 7);
454 1.14 rumble count = 0xffff - ((hi << 8) | lo);
455 1.14 rumble
456 1.14 rumble splx(s);
457 1.14 rumble
458 1.19 tsutsui return int_8254_tc_count + count;
459 1.14 rumble }
460 1.14 rumble
461 1.14 rumble static void
462 1.19.12.2 matt int_8254_intr0(vaddr_t pc, uint32_t status, uint32_t ipending)
463 1.15 rumble {
464 1.15 rumble struct clockframe cf;
465 1.15 rumble
466 1.15 rumble cf.pc = pc;
467 1.15 rumble cf.sr = status;
468 1.15 rumble
469 1.15 rumble hardclock(&cf);
470 1.15 rumble
471 1.15 rumble bus_space_write_4(iot, ioh, INT2_TIMER_CLEAR, 1);
472 1.15 rumble }
473 1.15 rumble
474 1.15 rumble
475 1.15 rumble static void
476 1.19.12.2 matt int_8254_intr1(vaddr_t pc, uint32_t status, uint32_t ipending)
477 1.14 rumble {
478 1.14 rumble int s;
479 1.14 rumble
480 1.14 rumble s = splhigh();
481 1.14 rumble
482 1.14 rumble int_8254_tc_count += 0xffff;
483 1.15 rumble bus_space_write_4(iot, ioh, INT2_TIMER_CLEAR, 2);
484 1.14 rumble
485 1.1 sekiya splx(s);
486 1.1 sekiya }
487 1.3 sekiya
488 1.3 sekiya void
489 1.19 tsutsui int2_wait_fifo(uint32_t flag)
490 1.3 sekiya {
491 1.19 tsutsui
492 1.8 sekiya if (ioh == 0)
493 1.8 sekiya delay(5000);
494 1.8 sekiya else
495 1.8 sekiya while (bus_space_read_4(iot, ioh, INT2_LOCAL0_STATUS) & flag)
496 1.8 sekiya ;
497 1.3 sekiya }
498