Home | History | Annotate | Line # | Download | only in dev
int.c revision 1.24.12.2
      1  1.24.12.2      tls /*	$NetBSD: int.c,v 1.24.12.2 2014/08/20 00:03:22 tls Exp $	*/
      2        1.1   sekiya 
      3        1.1   sekiya /*
      4       1.20   rumble  * Copyright (c) 2009 Stephen M. Rumble
      5        1.1   sekiya  * Copyright (c) 2004 Christopher SEKIYA
      6        1.1   sekiya  * All rights reserved.
      7        1.1   sekiya  *
      8        1.1   sekiya  * Redistribution and use in source and binary forms, with or without
      9        1.1   sekiya  * modification, are permitted provided that the following conditions
     10        1.1   sekiya  * are met:
     11        1.1   sekiya  * 1. Redistributions of source code must retain the above copyright
     12        1.1   sekiya  *    notice, this list of conditions and the following disclaimer.
     13        1.1   sekiya  * 2. Redistributions in binary form must reproduce the above copyright
     14        1.1   sekiya  *    notice, this list of conditions and the following disclaimer in the
     15        1.1   sekiya  *    documentation and/or other materials provided with the distribution.
     16        1.1   sekiya  * 3. The name of the author may not be used to endorse or promote products
     17        1.1   sekiya  *    derived from this software without specific prior written permission.
     18        1.1   sekiya  *
     19        1.1   sekiya  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     20        1.1   sekiya  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     21        1.1   sekiya  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     22        1.1   sekiya  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     23        1.1   sekiya  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     24        1.1   sekiya  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     25        1.1   sekiya  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     26        1.1   sekiya  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     27        1.1   sekiya  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     28        1.1   sekiya  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     29        1.1   sekiya  */
     30        1.1   sekiya 
     31        1.1   sekiya /*
     32       1.20   rumble  * INT1/INT2/INT3 interrupt controllers (IP6, IP10, IP12, IP20, IP22, IP24...)
     33        1.1   sekiya  */
     34        1.1   sekiya 
     35        1.1   sekiya #include <sys/cdefs.h>
     36  1.24.12.2      tls __KERNEL_RCSID(0, "$NetBSD: int.c,v 1.24.12.2 2014/08/20 00:03:22 tls Exp $");
     37        1.1   sekiya 
     38       1.22     matt #define __INTR_PRIVATE
     39        1.1   sekiya #include "opt_cputype.h"
     40        1.1   sekiya 
     41        1.1   sekiya #include <sys/param.h>
     42        1.1   sekiya #include <sys/proc.h>
     43        1.1   sekiya #include <sys/systm.h>
     44       1.14   rumble #include <sys/timetc.h>
     45        1.1   sekiya #include <sys/kernel.h>
     46        1.1   sekiya #include <sys/device.h>
     47        1.8   sekiya #include <sys/malloc.h>
     48        1.1   sekiya 
     49        1.1   sekiya #include <dev/ic/i8253reg.h>
     50        1.1   sekiya #include <machine/sysconf.h>
     51        1.1   sekiya #include <machine/machtype.h>
     52       1.24   dyoung #include <sys/bus.h>
     53        1.1   sekiya #include <mips/locore.h>
     54        1.1   sekiya 
     55        1.1   sekiya #include <mips/cache.h>
     56        1.1   sekiya 
     57       1.20   rumble #include <sgimips/dev/int1reg.h>
     58        1.1   sekiya #include <sgimips/dev/int2reg.h>
     59        1.3   sekiya #include <sgimips/dev/int2var.h>
     60        1.1   sekiya 
     61        1.1   sekiya static bus_space_handle_t ioh;
     62        1.1   sekiya static bus_space_tag_t iot;
     63        1.1   sekiya 
     64  1.24.12.1      tls static int	int_match(device_t, cfdata_t, void *);
     65  1.24.12.1      tls static void	int_attach(device_t, device_t, void *);
     66       1.20   rumble static void    *int1_intr_establish(int, int, int (*)(void *), void *);
     67       1.20   rumble static void    *int2_intr_establish(int, int, int (*)(void *), void *);
     68       1.22     matt static void 	int1_local_intr(vaddr_t, uint32_t, uint32_t);
     69       1.22     matt static void 	int2_local0_intr(vaddr_t, uint32_t, uint32_t);
     70       1.22     matt static void	int2_local1_intr(vaddr_t, uint32_t, uint32_t);
     71       1.20   rumble static int 	int2_mappable_intr(void *);
     72       1.13   rumble static void	int_8254_cal(void);
     73       1.14   rumble static u_int	int_8254_get_timecount(struct timecounter *);
     74       1.22     matt static void	int_8254_intr0(vaddr_t, uint32_t, uint32_t);
     75       1.22     matt static void	int_8254_intr1(vaddr_t, uint32_t, uint32_t);
     76       1.13   rumble 
     77       1.13   rumble #ifdef MIPS3
     78  1.24.12.1      tls static u_long	int2_cpu_freq(device_t);
     79       1.20   rumble static u_long	int2_cal_timer(void);
     80       1.13   rumble #endif
     81        1.1   sekiya 
     82       1.14   rumble static struct timecounter int_8254_timecounter = {
     83       1.14   rumble 	int_8254_get_timecount,	/* get_timecount */
     84       1.14   rumble 	0,			/* no poll_pps */
     85       1.14   rumble 	~0u,			/* counter_mask */
     86       1.20   rumble 	0,			/* frequency; set in int_8254_cal */
     87       1.14   rumble 	"int i8254",		/* name */
     88       1.14   rumble 	100,			/* quality */
     89       1.14   rumble 	NULL,			/* prev */
     90       1.14   rumble 	NULL,			/* next */
     91       1.14   rumble };
     92       1.14   rumble 
     93       1.14   rumble static u_long int_8254_tc_count;
     94       1.14   rumble 
     95  1.24.12.1      tls CFATTACH_DECL_NEW(int, 0,
     96       1.19  tsutsui     int_match, int_attach, NULL, NULL);
     97        1.1   sekiya 
     98        1.1   sekiya static int
     99  1.24.12.1      tls int_match(device_t parent, cfdata_t match, void *aux)
    100        1.1   sekiya {
    101        1.6    pooka 
    102       1.20   rumble 	switch (mach_type) {
    103       1.20   rumble 	case MACH_SGI_IP6 | MACH_SGI_IP10:
    104       1.20   rumble 	case MACH_SGI_IP12:
    105       1.20   rumble 	case MACH_SGI_IP20:
    106       1.20   rumble 	case MACH_SGI_IP22:
    107        1.1   sekiya 		return 1;
    108       1.20   rumble 	}
    109        1.1   sekiya 
    110        1.1   sekiya 	return 0;
    111        1.1   sekiya }
    112        1.1   sekiya 
    113        1.1   sekiya static void
    114  1.24.12.1      tls int_attach(device_t parent, device_t self, void *aux)
    115        1.1   sekiya {
    116       1.19  tsutsui 	uint32_t address;
    117        1.1   sekiya 
    118       1.20   rumble 	switch (mach_type) {
    119       1.20   rumble 	case MACH_SGI_IP6 | MACH_SGI_IP10:
    120       1.20   rumble 		address = INT1_IP6_IP10;
    121       1.20   rumble 		break;
    122       1.20   rumble 
    123       1.20   rumble 	case MACH_SGI_IP12:
    124       1.20   rumble 		address = INT2_IP12;
    125       1.20   rumble 		break;
    126       1.20   rumble 
    127       1.20   rumble 	case MACH_SGI_IP20:
    128       1.20   rumble 		address = INT2_IP20;
    129       1.20   rumble 		break;
    130       1.20   rumble 
    131       1.20   rumble 	case MACH_SGI_IP22:
    132        1.1   sekiya 		if (mach_subtype == MACH_SGI_IP22_FULLHOUSE)
    133       1.20   rumble 			address = INT2_IP22;
    134        1.1   sekiya 		else
    135       1.20   rumble 			address = INT2_IP24;
    136       1.20   rumble 		break;
    137       1.20   rumble 
    138       1.20   rumble 	default:
    139        1.1   sekiya 		panic("\nint0: passed match, but failed attach?");
    140       1.20   rumble 	}
    141        1.1   sekiya 
    142       1.16   rumble 	printf(" addr 0x%x\n", address);
    143       1.10  tsutsui 
    144        1.1   sekiya 	bus_space_map(iot, address, 0, 0, &ioh);
    145        1.1   sekiya 	iot = SGIMIPS_BUS_SPACE_NORMAL;
    146        1.1   sekiya 
    147        1.1   sekiya 	switch (mach_type) {
    148       1.20   rumble 	case MACH_SGI_IP6 | MACH_SGI_IP10:
    149       1.20   rumble 		/* Clean out interrupt masks */
    150       1.20   rumble 		bus_space_write_1(iot, ioh, INT1_LOCAL_MASK, 0);
    151       1.20   rumble 
    152       1.20   rumble 		/* Turn off timers and clear interrupts */
    153       1.20   rumble 		bus_space_write_1(iot, ioh, INT1_TIMER_CONTROL,
    154       1.20   rumble 		    (TIMER_SEL0 | TIMER_16BIT | TIMER_SWSTROBE));
    155       1.20   rumble 		bus_space_write_1(iot, ioh, INT1_TIMER_CONTROL,
    156       1.20   rumble 		    (TIMER_SEL1 | TIMER_16BIT | TIMER_SWSTROBE));
    157       1.20   rumble 		bus_space_write_1(iot, ioh, INT1_TIMER_CONTROL,
    158       1.20   rumble 		    (TIMER_SEL2 | TIMER_16BIT | TIMER_SWSTROBE));
    159       1.20   rumble 		wbflush();
    160       1.20   rumble 		delay(4);
    161       1.20   rumble 		bus_space_read_1(iot, ioh, INT1_TIMER_0_ACK);
    162       1.20   rumble 		bus_space_read_1(iot, ioh, INT1_TIMER_1_ACK);
    163       1.20   rumble 
    164       1.20   rumble 		platform.intr_establish = int1_intr_establish;
    165       1.20   rumble 		platform.intr1 = int1_local_intr;
    166       1.20   rumble 		platform.intr2 = int_8254_intr0;
    167       1.19  tsutsui 		platform.intr4 = int_8254_intr1;
    168       1.19  tsutsui 		int_8254_cal();
    169       1.19  tsutsui 		break;
    170       1.20   rumble 
    171       1.20   rumble 	case MACH_SGI_IP12:
    172       1.19  tsutsui 	case MACH_SGI_IP20:
    173       1.19  tsutsui 	case MACH_SGI_IP22:
    174       1.20   rumble 		/* Clean out interrupt masks */
    175       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_LOCAL0_MASK, 0);
    176       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_LOCAL1_MASK, 0);
    177       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_MAP_MASK0, 0);
    178       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_MAP_MASK1, 0);
    179       1.20   rumble 
    180       1.20   rumble 		/* Reset timer interrupts */
    181       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_TIMER_CONTROL,
    182       1.20   rumble 		    (TIMER_SEL0 | TIMER_16BIT | TIMER_SWSTROBE));
    183       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_TIMER_CONTROL,
    184       1.20   rumble 		    (TIMER_SEL1 | TIMER_16BIT | TIMER_SWSTROBE));
    185       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_TIMER_CONTROL,
    186       1.20   rumble 		    (TIMER_SEL2 | TIMER_16BIT | TIMER_SWSTROBE));
    187       1.20   rumble 		wbflush();
    188       1.20   rumble 		delay(4);
    189       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_TIMER_CLEAR, 0x03);
    190       1.20   rumble 
    191       1.20   rumble 		if (mach_type == MACH_SGI_IP12) {
    192       1.20   rumble 			platform.intr_establish = int2_intr_establish;
    193       1.20   rumble 			platform.intr1 = int2_local0_intr;
    194       1.20   rumble 			platform.intr2 = int2_local1_intr;
    195       1.20   rumble 			platform.intr3 = int_8254_intr0;
    196       1.20   rumble 			platform.intr4 = int_8254_intr1;
    197       1.20   rumble 			int_8254_cal();
    198       1.20   rumble 		} else {
    199       1.20   rumble 			platform.intr_establish = int2_intr_establish;
    200       1.20   rumble 			platform.intr0 = int2_local0_intr;
    201       1.20   rumble 			platform.intr1 = int2_local1_intr;
    202       1.20   rumble #ifdef MIPS3
    203       1.20   rumble 			curcpu()->ci_cpu_freq = int2_cpu_freq(self);
    204       1.20   rumble #endif
    205       1.19  tsutsui 		}
    206       1.20   rumble 		break;
    207        1.1   sekiya 
    208       1.19  tsutsui 	default:
    209       1.19  tsutsui 		panic("int0: unsupported machine type %i\n", mach_type);
    210        1.1   sekiya 	}
    211        1.1   sekiya 
    212        1.1   sekiya 	curcpu()->ci_cycles_per_hz = curcpu()->ci_cpu_freq / (2 * hz);
    213        1.1   sekiya 	curcpu()->ci_divisor_delay = curcpu()->ci_cpu_freq / (2 * 1000000);
    214        1.1   sekiya 
    215        1.1   sekiya 	if (mach_type == MACH_SGI_IP22) {
    216        1.1   sekiya 		/* Wire interrupts 7, 11 to mappable interrupt 0,1 handlers */
    217       1.20   rumble 		intrtab[7].ih_fun = int2_mappable_intr;
    218        1.1   sekiya 		intrtab[7].ih_arg = (void*) 0;
    219        1.1   sekiya 
    220       1.20   rumble 		intrtab[11].ih_fun = int2_mappable_intr;
    221        1.1   sekiya 		intrtab[11].ih_arg = (void*) 1;
    222        1.1   sekiya 	}
    223        1.1   sekiya }
    224        1.1   sekiya 
    225        1.1   sekiya int
    226       1.20   rumble int2_mappable_intr(void *arg)
    227        1.1   sekiya {
    228        1.1   sekiya 	int i;
    229        1.1   sekiya 	int ret;
    230        1.1   sekiya 	int intnum;
    231       1.19  tsutsui 	uint32_t mstat;
    232       1.19  tsutsui 	uint32_t mmask;
    233       1.21     matt 	int which = (intptr_t)arg;
    234        1.8   sekiya 	struct sgimips_intrhand *ih;
    235        1.1   sekiya 
    236        1.1   sekiya 	ret = 0;
    237       1.20   rumble 	mstat = bus_space_read_1(iot, ioh, INT2_MAP_STATUS);
    238       1.20   rumble 	mmask = bus_space_read_1(iot, ioh, INT2_MAP_MASK0 + (which << 2));
    239        1.1   sekiya 
    240        1.1   sekiya 	mstat &= mmask;
    241        1.1   sekiya 
    242        1.1   sekiya 	for (i = 0; i < 8; i++) {
    243        1.1   sekiya 		intnum = i + 16 + (which << 3);
    244        1.1   sekiya 		if (mstat & (1 << i)) {
    245        1.8   sekiya 			for (ih = &intrtab[intnum]; ih != NULL;
    246       1.19  tsutsui 			    ih = ih->ih_next) {
    247        1.8   sekiya 				if (ih->ih_fun != NULL)
    248        1.8   sekiya 					ret |= (ih->ih_fun)(ih->ih_arg);
    249        1.8   sekiya 				else
    250        1.8   sekiya 					printf("int0: unexpected mapped "
    251        1.8   sekiya 					       "interrupt %d\n", intnum);
    252        1.8   sekiya 			}
    253        1.1   sekiya 		}
    254        1.1   sekiya 	}
    255        1.1   sekiya 
    256        1.1   sekiya 	return ret;
    257        1.1   sekiya }
    258        1.1   sekiya 
    259       1.20   rumble static void
    260       1.22     matt int1_local_intr(vaddr_t pc, uint32_t status, uint32_t ipend)
    261       1.20   rumble {
    262       1.20   rumble 	int i;
    263       1.20   rumble 	uint16_t stat;
    264       1.20   rumble 	uint8_t  mask;
    265       1.20   rumble 	struct sgimips_intrhand *ih;
    266       1.20   rumble 
    267       1.20   rumble 	stat = bus_space_read_2(iot, ioh, INT1_LOCAL_STATUS);
    268       1.20   rumble 	mask = bus_space_read_1(iot, ioh, INT1_LOCAL_MASK);
    269       1.20   rumble 
    270       1.20   rumble 	/* for STATUS, a 0 bit means interrupt is pending */
    271       1.20   rumble 	stat = ~stat & mask;
    272       1.20   rumble 
    273       1.22     matt 	for (i = 0; stat != 0; i++, stat >>= 1) {
    274       1.22     matt 		if (stat & 1) {
    275       1.20   rumble 			for (ih = &intrtab[i]; ih != NULL; ih = ih->ih_next) {
    276       1.20   rumble 				if (ih->ih_fun != NULL)
    277       1.20   rumble 					(ih->ih_fun)(ih->ih_arg);
    278       1.20   rumble 				else
    279       1.20   rumble 					printf("int0: unexpected local "
    280       1.20   rumble 					       "interrupt %d\n", i);
    281       1.20   rumble 			}
    282       1.20   rumble 		}
    283       1.20   rumble 	}
    284       1.20   rumble }
    285       1.20   rumble 
    286        1.1   sekiya void
    287       1.22     matt int2_local0_intr(vaddr_t pc, uint32_t status, uint32_t ipending)
    288        1.1   sekiya {
    289        1.1   sekiya 	int i;
    290       1.19  tsutsui 	uint32_t l0stat;
    291       1.19  tsutsui 	uint32_t l0mask;
    292        1.8   sekiya 	struct sgimips_intrhand *ih;
    293        1.1   sekiya 
    294       1.20   rumble 	l0stat = bus_space_read_1(iot, ioh, INT2_LOCAL0_STATUS);
    295       1.20   rumble 	l0mask = bus_space_read_1(iot, ioh, INT2_LOCAL0_MASK);
    296        1.1   sekiya 
    297       1.12   rumble 	l0stat &= l0mask;
    298        1.1   sekiya 
    299        1.1   sekiya 	for (i = 0; i < 8; i++) {
    300       1.12   rumble 		if (l0stat & (1 << i)) {
    301        1.8   sekiya 			for (ih = &intrtab[i]; ih != NULL; ih = ih->ih_next) {
    302        1.8   sekiya 				if (ih->ih_fun != NULL)
    303        1.8   sekiya 					(ih->ih_fun)(ih->ih_arg);
    304        1.8   sekiya 				else
    305        1.8   sekiya 					printf("int0: unexpected local0 "
    306        1.8   sekiya 					       "interrupt %d\n", i);
    307        1.8   sekiya 			}
    308        1.1   sekiya 		}
    309        1.1   sekiya 	}
    310        1.1   sekiya }
    311        1.1   sekiya 
    312        1.1   sekiya void
    313       1.22     matt int2_local1_intr(vaddr_t pc, uint32_t status, uint32_t ipending)
    314        1.1   sekiya {
    315        1.1   sekiya 	int i;
    316       1.19  tsutsui 	uint32_t l1stat;
    317       1.19  tsutsui 	uint32_t l1mask;
    318        1.8   sekiya 	struct sgimips_intrhand *ih;
    319        1.1   sekiya 
    320       1.20   rumble 	l1stat = bus_space_read_1(iot, ioh, INT2_LOCAL1_STATUS);
    321       1.20   rumble 	l1mask = bus_space_read_1(iot, ioh, INT2_LOCAL1_MASK);
    322        1.1   sekiya 
    323        1.1   sekiya 	l1stat &= l1mask;
    324        1.1   sekiya 
    325        1.1   sekiya 	for (i = 0; i < 8; i++) {
    326        1.1   sekiya 		if (l1stat & (1 << i)) {
    327        1.8   sekiya 			for (ih = &intrtab[8+i]; ih != NULL; ih = ih->ih_next) {
    328        1.8   sekiya 				if (ih->ih_fun != NULL)
    329        1.8   sekiya 					(ih->ih_fun)(ih->ih_arg);
    330        1.8   sekiya 				else
    331        1.8   sekiya 					printf("int0: unexpected local1 "
    332        1.8   sekiya 					       " interrupt %x\n", 8 + i);
    333        1.8   sekiya 			}
    334        1.1   sekiya 		}
    335        1.1   sekiya 	}
    336        1.1   sekiya }
    337        1.1   sekiya 
    338        1.1   sekiya void *
    339       1.20   rumble int1_intr_establish(int level, int ipl, int (*handler) (void *), void *arg)
    340       1.20   rumble {
    341       1.20   rumble 	uint8_t mask;
    342       1.20   rumble 
    343       1.20   rumble 	if (level < 0 || level >= NINTR)
    344       1.20   rumble 		panic("invalid interrupt level");
    345       1.20   rumble 
    346       1.20   rumble 	if (intrtab[level].ih_fun == NULL) {
    347       1.20   rumble 		intrtab[level].ih_fun = handler;
    348       1.20   rumble 		intrtab[level].ih_arg = arg;
    349       1.20   rumble 		intrtab[level].ih_next = NULL;
    350       1.20   rumble 	} else {
    351       1.20   rumble 		struct sgimips_intrhand *n, *ih;
    352       1.20   rumble 
    353       1.20   rumble 		ih = malloc(sizeof *ih, M_DEVBUF, M_NOWAIT);
    354       1.20   rumble 		if (ih == NULL) {
    355       1.20   rumble 			printf("int0: can't allocate handler\n");
    356       1.20   rumble 			return (void *)NULL;
    357       1.20   rumble 		}
    358       1.20   rumble 
    359       1.20   rumble 		ih->ih_fun = handler;
    360       1.20   rumble 		ih->ih_arg = arg;
    361       1.20   rumble 		ih->ih_next = NULL;
    362       1.20   rumble 
    363       1.20   rumble 		for (n = &intrtab[level]; n->ih_next != NULL; n = n->ih_next)
    364       1.20   rumble 			;
    365       1.20   rumble 
    366       1.20   rumble 		n->ih_next = ih;
    367       1.20   rumble 
    368       1.20   rumble 		return NULL;	/* vector already set */
    369       1.20   rumble 	}
    370       1.20   rumble 
    371       1.20   rumble 	if (level < 8) {
    372       1.20   rumble 		mask = bus_space_read_1(iot, ioh, INT1_LOCAL_MASK);
    373       1.20   rumble 		mask |= (1 << level);
    374       1.20   rumble 		bus_space_write_1(iot, ioh, INT1_LOCAL_MASK, mask);
    375       1.20   rumble 	} else {
    376       1.20   rumble 		printf("int0: level >= 16 (%d)\n", level);
    377       1.20   rumble 	}
    378       1.20   rumble 
    379       1.20   rumble 	return NULL;
    380       1.20   rumble }
    381       1.20   rumble 
    382       1.20   rumble void *
    383       1.20   rumble int2_intr_establish(int level, int ipl, int (*handler) (void *), void *arg)
    384        1.1   sekiya {
    385       1.19  tsutsui 	uint32_t mask;
    386        1.1   sekiya 
    387        1.1   sekiya 	if (level < 0 || level >= NINTR)
    388        1.1   sekiya 		panic("invalid interrupt level");
    389        1.1   sekiya 
    390        1.8   sekiya 	if (intrtab[level].ih_fun == NULL) {
    391        1.8   sekiya 		intrtab[level].ih_fun = handler;
    392        1.8   sekiya 		intrtab[level].ih_arg = arg;
    393        1.8   sekiya 		intrtab[level].ih_next = NULL;
    394        1.8   sekiya 	} else {
    395       1.19  tsutsui 		struct sgimips_intrhand *n, *ih;
    396        1.8   sekiya 
    397       1.19  tsutsui 		ih = malloc(sizeof *ih, M_DEVBUF, M_NOWAIT);
    398        1.8   sekiya 		if (ih == NULL) {
    399       1.20   rumble 			printf("int0: can't allocate handler\n");
    400       1.19  tsutsui 			return NULL;
    401        1.8   sekiya 		}
    402        1.8   sekiya 
    403        1.8   sekiya 		ih->ih_fun = handler;
    404        1.8   sekiya 		ih->ih_arg = arg;
    405        1.8   sekiya 		ih->ih_next = NULL;
    406        1.8   sekiya 
    407        1.8   sekiya 		for (n = &intrtab[level]; n->ih_next != NULL; n = n->ih_next)
    408       1.10  tsutsui 			;
    409       1.10  tsutsui 
    410        1.8   sekiya 		n->ih_next = ih;
    411        1.8   sekiya 
    412       1.19  tsutsui 		return NULL;	/* vector already set */
    413        1.1   sekiya 	}
    414        1.1   sekiya 
    415        1.1   sekiya 	if (level < 8) {
    416       1.20   rumble 		mask = bus_space_read_1(iot, ioh, INT2_LOCAL0_MASK);
    417        1.1   sekiya 		mask |= (1 << level);
    418       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_LOCAL0_MASK, mask);
    419        1.1   sekiya 	} else if (level < 16) {
    420       1.20   rumble 		mask = bus_space_read_1(iot, ioh, INT2_LOCAL1_MASK);
    421        1.1   sekiya 		mask |= (1 << (level - 8));
    422       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_LOCAL1_MASK, mask);
    423        1.1   sekiya 	} else if (level < 24) {
    424        1.1   sekiya 		/* Map0 interrupt maps to l0 bit 7, so turn that on too */
    425       1.20   rumble 		mask = bus_space_read_1(iot, ioh, INT2_LOCAL0_MASK);
    426        1.1   sekiya 		mask |= (1 << 7);
    427       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_LOCAL0_MASK, mask);
    428        1.1   sekiya 
    429       1.20   rumble 		mask = bus_space_read_1(iot, ioh, INT2_MAP_MASK0);
    430        1.1   sekiya 		mask |= (1 << (level - 16));
    431       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_MAP_MASK0, mask);
    432        1.1   sekiya 	} else {
    433        1.1   sekiya 		/* Map1 interrupt maps to l1 bit 3, so turn that on too */
    434       1.20   rumble 		mask = bus_space_read_1(iot, ioh, INT2_LOCAL1_MASK);
    435        1.1   sekiya 		mask |= (1 << 3);
    436       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_LOCAL1_MASK, mask);
    437        1.1   sekiya 
    438       1.20   rumble 		mask = bus_space_read_1(iot, ioh, INT2_MAP_MASK1);
    439        1.1   sekiya 		mask |= (1 << (level - 24));
    440       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_MAP_MASK1, mask);
    441        1.1   sekiya 	}
    442        1.1   sekiya 
    443       1.19  tsutsui 	return NULL;
    444        1.1   sekiya }
    445        1.1   sekiya 
    446        1.4    pooka #ifdef MIPS3
    447       1.13   rumble static u_long
    448  1.24.12.1      tls int2_cpu_freq(device_t self)
    449       1.20   rumble {
    450       1.20   rumble 	int i;
    451       1.20   rumble 	unsigned long cps;
    452       1.20   rumble 	unsigned long ctrdiff[3];
    453       1.20   rumble 
    454       1.20   rumble 	/* calibrate timer */
    455       1.20   rumble 	int2_cal_timer();
    456       1.20   rumble 
    457       1.20   rumble 	cps = 0;
    458       1.20   rumble 	for (i = 0;
    459       1.20   rumble 	    i < sizeof(ctrdiff) / sizeof(ctrdiff[0]); i++) {
    460       1.20   rumble 		do {
    461       1.20   rumble 			ctrdiff[i] = int2_cal_timer();
    462       1.20   rumble 		} while (ctrdiff[i] == 0);
    463       1.20   rumble 
    464       1.20   rumble 		cps += ctrdiff[i];
    465       1.20   rumble 	}
    466       1.20   rumble 
    467       1.20   rumble 	cps = cps / (sizeof(ctrdiff) / sizeof(ctrdiff[0]));
    468       1.20   rumble 
    469       1.20   rumble 	printf("%s: bus %luMHz, CPU %luMHz\n",
    470  1.24.12.1      tls 	    device_xname(self), cps / 10000, cps / 5000);
    471       1.20   rumble 
    472       1.20   rumble 	/* R4k/R4400/R4600/R5k count at half CPU frequency */
    473       1.20   rumble 	return (2 * cps * hz);
    474       1.20   rumble }
    475       1.20   rumble 
    476       1.20   rumble static u_long
    477       1.20   rumble int2_cal_timer(void)
    478        1.1   sekiya {
    479        1.1   sekiya 	int s;
    480        1.1   sekiya 	int roundtime;
    481        1.1   sekiya 	int sampletime;
    482  1.24.12.2      tls 	int msb;
    483        1.1   sekiya 	unsigned long startctr, endctr;
    484        1.1   sekiya 
    485        1.1   sekiya 	/*
    486        1.1   sekiya 	 * NOTE: HZ must be greater than 15 for this to work, as otherwise
    487       1.20   rumble 	 * we'll overflow the counter.  We round the answer to nearest 1
    488        1.1   sekiya 	 * MHz of the master (2x) clock.
    489        1.1   sekiya 	 */
    490        1.1   sekiya 	roundtime = (1000000 / hz) / 2;
    491        1.1   sekiya 	sampletime = (1000000 / hz) + 0xff;
    492        1.1   sekiya 
    493        1.1   sekiya 	s = splhigh();
    494        1.1   sekiya 
    495       1.20   rumble 	bus_space_write_1(iot, ioh, INT2_TIMER_CONTROL,
    496       1.19  tsutsui 	    (TIMER_SEL2 | TIMER_16BIT | TIMER_RATEGEN));
    497       1.20   rumble 	bus_space_write_1(iot, ioh, INT2_TIMER_2, (sampletime & 0xff));
    498       1.20   rumble 	bus_space_write_1(iot, ioh, INT2_TIMER_2, (sampletime >> 8));
    499        1.1   sekiya 
    500        1.1   sekiya 	startctr = mips3_cp0_count_read();
    501        1.1   sekiya 
    502        1.1   sekiya 	/* Wait for the MSB to count down to zero */
    503        1.1   sekiya 	do {
    504       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_TIMER_CONTROL, TIMER_SEL2);
    505  1.24.12.2      tls 		(void)bus_space_read_1(iot, ioh, INT2_TIMER_2);
    506       1.20   rumble 		msb = bus_space_read_1(iot, ioh, INT2_TIMER_2) & 0xff;
    507        1.1   sekiya 
    508        1.1   sekiya 		endctr = mips3_cp0_count_read();
    509        1.1   sekiya 	} while (msb);
    510        1.1   sekiya 
    511        1.1   sekiya 	/* Turn off timer */
    512       1.20   rumble 	bus_space_write_1(iot, ioh, INT2_TIMER_CONTROL,
    513       1.19  tsutsui 	    (TIMER_SEL2 | TIMER_16BIT | TIMER_SWSTROBE));
    514        1.1   sekiya 
    515        1.1   sekiya 	splx(s);
    516        1.1   sekiya 
    517        1.1   sekiya 	return (endctr - startctr) / roundtime * roundtime;
    518        1.1   sekiya }
    519        1.4    pooka #endif /* MIPS3 */
    520        1.1   sekiya 
    521       1.14   rumble /*
    522       1.20   rumble  * A master clock is wired to TIMER_2, which in turn clocks the two other
    523       1.20   rumble  * timers. The master frequencies are as follows:
    524       1.20   rumble  *     IP6,  IP10:		3.6864MHz
    525       1.20   rumble  *     IP12, IP20, IP22:	1MHz
    526       1.20   rumble  *     IP17:			10MHz
    527       1.14   rumble  *
    528       1.20   rumble  * TIMER_0 and TIMER_1 interrupts are tied to MIPS interrupts as follows:
    529       1.20   rumble  *     IP6,  IP10:		TIMER_0: INT2, TIMER_1: INT4
    530       1.20   rumble  *     IP12:			TIMER_0: INT3, TIMER_1: INT4
    531       1.20   rumble  *     IP17, IP20, IP22:	TIMER_0: INT2, TIMER_1: INT3
    532       1.20   rumble  *
    533       1.20   rumble  * NB: Apparently int2 doesn't like counting down from one, but two works.
    534       1.14   rumble  */
    535        1.1   sekiya void
    536        1.1   sekiya int_8254_cal(void)
    537        1.1   sekiya {
    538       1.20   rumble 	bus_size_t timer_control, timer_0, timer_1, timer_2;
    539        1.1   sekiya 	int s;
    540        1.1   sekiya 
    541       1.20   rumble 	switch (mach_type) {
    542       1.20   rumble 	case MACH_SGI_IP6 | MACH_SGI_IP10:
    543       1.20   rumble 		int_8254_timecounter.tc_frequency = 3686400 / 8;
    544       1.20   rumble 		timer_control	= INT1_TIMER_CONTROL;
    545       1.20   rumble 		timer_0		= INT1_TIMER_0;
    546       1.20   rumble 		timer_1		= INT1_TIMER_1;
    547       1.20   rumble 		timer_2		= INT1_TIMER_2;
    548       1.20   rumble 		break;
    549       1.20   rumble 
    550       1.20   rumble 	case MACH_SGI_IP12:
    551       1.20   rumble 		int_8254_timecounter.tc_frequency = 1000000 / 8;
    552       1.20   rumble 		timer_control	= INT2_TIMER_CONTROL;
    553       1.20   rumble 		timer_0		= INT2_TIMER_0;
    554       1.20   rumble 		timer_1		= INT2_TIMER_1;
    555       1.20   rumble 		timer_2		= INT2_TIMER_2;
    556       1.20   rumble 		break;
    557       1.20   rumble 
    558       1.20   rumble 	default:
    559       1.20   rumble 		panic("int_8254_cal");
    560       1.20   rumble 	}
    561       1.20   rumble 
    562        1.1   sekiya 	s = splhigh();
    563        1.1   sekiya 
    564       1.20   rumble 	/* Timer0 is our hz. */
    565       1.20   rumble 	bus_space_write_1(iot, ioh, timer_control,
    566       1.20   rumble 	    TIMER_SEL0 | TIMER_RATEGEN | TIMER_16BIT);
    567       1.20   rumble 	bus_space_write_1(iot, ioh, timer_0,
    568       1.20   rumble 	    (int_8254_timecounter.tc_frequency / hz) % 256);
    569       1.14   rumble 	wbflush();
    570       1.14   rumble 	delay(4);
    571       1.20   rumble 	bus_space_write_1(iot, ioh, timer_0,
    572       1.20   rumble 	    (int_8254_timecounter.tc_frequency / hz) / 256);
    573       1.14   rumble 
    574       1.20   rumble 	/* Timer1 is for timecounting. */
    575       1.20   rumble 	bus_space_write_1(iot, ioh, timer_control,
    576       1.20   rumble 	    TIMER_SEL1 | TIMER_RATEGEN | TIMER_16BIT);
    577       1.20   rumble 	bus_space_write_1(iot, ioh, timer_1, 0xff);
    578        1.1   sekiya 	wbflush();
    579        1.1   sekiya 	delay(4);
    580       1.20   rumble 	bus_space_write_1(iot, ioh, timer_1, 0xff);
    581        1.1   sekiya 
    582       1.20   rumble 	/* Timer2 clocks timer0 and timer1. */
    583       1.20   rumble 	bus_space_write_1(iot, ioh, timer_control,
    584       1.20   rumble 	    TIMER_SEL2 | TIMER_RATEGEN | TIMER_16BIT);
    585       1.20   rumble 	bus_space_write_1(iot, ioh, timer_2, 8);
    586        1.1   sekiya 	wbflush();
    587        1.1   sekiya 	delay(4);
    588       1.20   rumble 	bus_space_write_1(iot, ioh, timer_2, 0);
    589       1.14   rumble 
    590       1.14   rumble 	splx(s);
    591       1.20   rumble 
    592       1.20   rumble 	tc_init(&int_8254_timecounter);
    593       1.14   rumble }
    594       1.14   rumble 
    595       1.14   rumble static u_int
    596       1.14   rumble int_8254_get_timecount(struct timecounter *tc)
    597       1.14   rumble {
    598       1.14   rumble 	int s;
    599       1.14   rumble 	u_int count;
    600       1.20   rumble 	u_char lo, hi;
    601       1.14   rumble 
    602       1.14   rumble 	s = splhigh();
    603       1.14   rumble 
    604       1.20   rumble 	switch (mach_type) {
    605       1.20   rumble 	case MACH_SGI_IP6 | MACH_SGI_IP10:
    606       1.20   rumble 		bus_space_write_1(iot, ioh, INT1_TIMER_CONTROL,
    607       1.20   rumble 		    TIMER_SEL1 | TIMER_LATCH);
    608       1.20   rumble 		lo = bus_space_read_1(iot, ioh, INT1_TIMER_1);
    609       1.20   rumble 		hi = bus_space_read_1(iot, ioh, INT1_TIMER_1);
    610       1.20   rumble 		break;
    611       1.20   rumble 
    612       1.20   rumble 	case MACH_SGI_IP12:
    613       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_TIMER_CONTROL,
    614       1.20   rumble 		    TIMER_SEL1 | TIMER_LATCH);
    615       1.20   rumble 		lo = bus_space_read_1(iot, ioh, INT2_TIMER_1);
    616       1.20   rumble 		hi = bus_space_read_1(iot, ioh, INT2_TIMER_1);
    617       1.20   rumble 		break;
    618       1.20   rumble 
    619       1.20   rumble 	default:
    620       1.20   rumble 		panic("int_8254_get_timecount");
    621       1.20   rumble 	}
    622       1.20   rumble 
    623       1.14   rumble 	count = 0xffff - ((hi << 8) | lo);
    624       1.14   rumble 	splx(s);
    625       1.14   rumble 
    626       1.20   rumble 	return (int_8254_tc_count + count);
    627       1.14   rumble }
    628       1.14   rumble 
    629       1.14   rumble static void
    630       1.22     matt int_8254_intr0(vaddr_t pc, uint32_t status, uint32_t ipending)
    631       1.15   rumble {
    632       1.15   rumble 	struct clockframe cf;
    633       1.15   rumble 
    634       1.15   rumble 	cf.pc = pc;
    635       1.15   rumble 	cf.sr = status;
    636       1.23  tsutsui 	cf.intr = (curcpu()->ci_idepth > 1);
    637       1.15   rumble 
    638       1.15   rumble 	hardclock(&cf);
    639       1.15   rumble 
    640       1.20   rumble 	switch (mach_type) {
    641       1.20   rumble 	case MACH_SGI_IP6 | MACH_SGI_IP10:
    642       1.20   rumble 		bus_space_read_1(iot, ioh, INT1_TIMER_0_ACK);
    643       1.20   rumble 		break;
    644       1.20   rumble 
    645       1.20   rumble 	case MACH_SGI_IP12:
    646       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_TIMER_CLEAR, 0x01);
    647       1.20   rumble 		break;
    648       1.20   rumble 
    649       1.20   rumble 	default:
    650       1.20   rumble 		panic("int_8254_intr0");
    651       1.20   rumble 	}
    652       1.15   rumble }
    653       1.15   rumble 
    654       1.15   rumble static void
    655       1.22     matt int_8254_intr1(vaddr_t pc, uint32_t status, uint32_t ipending)
    656       1.14   rumble {
    657       1.14   rumble 	int s;
    658       1.14   rumble 
    659       1.14   rumble 	s = splhigh();
    660       1.14   rumble 
    661       1.14   rumble 	int_8254_tc_count += 0xffff;
    662       1.20   rumble 	switch (mach_type) {
    663       1.20   rumble 	case MACH_SGI_IP6 | MACH_SGI_IP10:
    664       1.20   rumble 		bus_space_read_1(iot, ioh, INT1_TIMER_1_ACK);
    665       1.20   rumble 		break;
    666       1.20   rumble 
    667       1.20   rumble 	case MACH_SGI_IP12:
    668       1.20   rumble 		bus_space_write_1(iot, ioh, INT2_TIMER_CLEAR, 0x02);
    669       1.20   rumble 		break;
    670       1.20   rumble 
    671       1.20   rumble 	default:
    672       1.20   rumble 		panic("int_8254_intr1");
    673       1.20   rumble 	}
    674       1.14   rumble 
    675        1.1   sekiya 	splx(s);
    676        1.1   sekiya }
    677        1.3   sekiya 
    678        1.3   sekiya void
    679       1.19  tsutsui int2_wait_fifo(uint32_t flag)
    680        1.3   sekiya {
    681       1.19  tsutsui 
    682        1.8   sekiya 	if (ioh == 0)
    683        1.8   sekiya 		delay(5000);
    684        1.8   sekiya 	else
    685       1.20   rumble 		while (bus_space_read_1(iot, ioh, INT2_LOCAL0_STATUS) & flag)
    686        1.8   sekiya 			;
    687        1.3   sekiya }
    688