grtworeg.h revision 1.1 1 1.1 sekiya /* $NetBSD: grtworeg.h,v 1.1 2004/03/18 08:39:17 sekiya Exp $ */
2 1.1 sekiya
3 1.1 sekiya /*
4 1.1 sekiya * Copyright (c) 2004 Christopher SEKIYA
5 1.1 sekiya * All rights reserved.
6 1.1 sekiya *
7 1.1 sekiya * Redistribution and use in source and binary forms, with or without
8 1.1 sekiya * modification, are permitted provided that the following conditions
9 1.1 sekiya * are met:
10 1.1 sekiya * 1. Redistributions of source code must retain the above copyright
11 1.1 sekiya * notice, this list of conditions and the following disclaimer.
12 1.1 sekiya * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 sekiya * notice, this list of conditions and the following disclaimer in the
14 1.1 sekiya * documentation and/or other materials provided with the distribution.
15 1.1 sekiya * 3. The name of the author may not be used to endorse or promote products
16 1.1 sekiya * derived from this software without specific prior written permission.
17 1.1 sekiya *
18 1.1 sekiya * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 sekiya * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 sekiya * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 sekiya * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 sekiya * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 1.1 sekiya * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 1.1 sekiya * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 1.1 sekiya * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 1.1 sekiya * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 1.1 sekiya * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 1.1 sekiya *
29 1.1 sekiya * <<Id: LICENSE_GC,v 1.1 2001/10/01 23:24:05 cgd Exp>>
30 1.1 sekiya */
31 1.1 sekiya
32 1.1 sekiya #ifndef _ARCH_SGIMIPS_GIO_GRTWOREG_H_
33 1.1 sekiya #define _ARCH_SGIMIPS_GIO_GRTWOREG_H_
34 1.1 sekiya
35 1.1 sekiya /*
36 1.1 sekiya * Memory map:
37 1.1 sekiya *
38 1.1 sekiya * 0x1f000000 - 0x1f01ffff Shared data RAM
39 1.1 sekiya * 0x1f020000 - 0x1f03ffff (unused)
40 1.1 sekiya * 0x1f040000 - 0x1f05ffff FIFO
41 1.1 sekiya * 0x1f060000 - 0x1f068000 HQ2 ucode
42 1.1 sekiya * 0x1f068000 - 0x1f069fff GE7 (eight of them)
43 1.1 sekiya * 0x1f06a000 - 0x1f06b004 HQ2
44 1.1 sekiya * 0x1f06c000 Board revision register
45 1.1 sekiya * 0x1f06c020 clock
46 1.1 sekiya * 0x1f06c040 VC1
47 1.1 sekiya * 0x1f06c060 BT479 Triple-DAC (read)
48 1.1 sekiya * 0x1f06c080 BT479 Triple-DAC (write)
49 1.1 sekiya * 0x1f06c0a0 BT457 DAC (red)
50 1.1 sekiya * 0x1f06c0c0 BT457 DAC (green)
51 1.1 sekiya * 0x1f06c0e0 BT457 DAC (blue)
52 1.1 sekiya * 0x1f06c100 XMAP5 (five of them)
53 1.1 sekiya * 0x1f06c1a0 XMAP5 ("xmap all")
54 1.1 sekiya * 0x1f06c1c0 Kaleidoscope (AB1)
55 1.1 sekiya * 0x1f06c1e0 Kaleidoscope (CC1)
56 1.1 sekiya * 0x1f06c200 RE3 (27-bit registers)
57 1.1 sekiya * 0x1f06c280 RE3 (24-bit registers)
58 1.1 sekiya * 0x1f06c600 RE3 (32-bit registers)
59 1.1 sekiya */
60 1.1 sekiya
61 1.1 sekiya #define GR2_FIFO 0x40000
62 1.1 sekiya #define GR2_FIFO_INIT (GR2_FIFO + 0x644)
63 1.1 sekiya #define GR2_FIFO_COLOR (GR2_FIFO + 0x648)
64 1.1 sekiya #define GR2_FIFO_FINISH (GR2_FIFO + 0x64c)
65 1.1 sekiya #define GR2_FIFO_PNT2I (GR2_FIFO + 0x650)
66 1.1 sekiya #define GR2_FIFO_RECTI2D (GR2_FIFO + 0x654)
67 1.1 sekiya #define GR2_FIFO_CMOV2I (GR2_FIFO + 0x658)
68 1.1 sekiya #define GR2_FIFO_LINE2I (GR2_FIFO + 0x65c)
69 1.1 sekiya #define GR2_FIFO_DRAWCHAR (GR2_FIFO + 0x660)
70 1.1 sekiya #define GR2_FIFO_RECTCOPY (GR2_FIFO + 0x664)
71 1.1 sekiya #define GR2_FIFO_DATA (GR2_FIFO + 0x77c)
72 1.1 sekiya
73 1.1 sekiya /* HQ2 */
74 1.1 sekiya
75 1.1 sekiya #define HQ2_BASE 0x6a000
76 1.1 sekiya #define HQ2_ATTRJUMP (HQ2_BASE + 0x00)
77 1.1 sekiya #define HQ2_VERSION (HQ2_BASE + 0x40)
78 1.1 sekiya #define HQ2_VERSION_MASK 0xff000000
79 1.1 sekiya #define HQ2_VERSION_SHIFT 23
80 1.1 sekiya
81 1.1 sekiya #define HQ2_NUMGE (HQ2_BASE + 0x44)
82 1.1 sekiya #define HQ2_FIN1 (HQ2_BASE + 0x48)
83 1.1 sekiya #define HQ2_FIN2 (HQ2_BASE + 0x4c)
84 1.1 sekiya #define HQ2_DMASYNC (HQ2_BASE + 0x50)
85 1.1 sekiya #define HQ2_FIFO_FULL_TIMEOUT (HQ2_BASE + 0x54)
86 1.1 sekiya #define HQ2_FIFO_EMPTY_TIMEOUT (HQ2_BASE + 0x58)
87 1.1 sekiya #define HQ2_FIFO_FULL (HQ2_BASE + 0x5c)
88 1.1 sekiya #define HQ2_FIFO_EMPTY (HQ2_BASE + 0x60)
89 1.1 sekiya #define HQ2_GE7_LOAD_UCODE (HQ2_BASE + 0x64)
90 1.1 sekiya #define HQ2_GEDMA (HQ2_BASE + 0x68)
91 1.1 sekiya #define HQ2_HQ_GEPC (HQ2_BASE + 0x6c)
92 1.1 sekiya #define HQ2_GEPC (HQ2_BASE + 0x70)
93 1.1 sekiya #define HQ2_INTR (HQ2_BASE + 0x74)
94 1.1 sekiya #define HQ2_UNSTALL (HQ2_BASE + 0x78)
95 1.1 sekiya #define HQ2_MYSTERY (HQ2_BASE + 0x7c) /* == 0xdeadbeef */
96 1.1 sekiya #define HQ2_REFRESH (HQ2_BASE + 0x80)
97 1.1 sekiya #define HQ2_FIN3 (HQ2_BASE + 0x100)
98 1.1 sekiya
99 1.1 sekiya /* GE7 */
100 1.1 sekiya
101 1.1 sekiya #define GE7_REVISION 0x680fc
102 1.1 sekiya #define GE7_REVISION_MASK 0xf0
103 1.1 sekiya
104 1.1 sekiya /* VC1 */
105 1.1 sekiya
106 1.1 sekiya #define VC1_BASE 0x6c040
107 1.1 sekiya #define VC1_COMMAND (VC1_BASE + 0x00)
108 1.1 sekiya #define VC1_XMAPMODE (VC1_BASE + 0x04)
109 1.1 sekiya #define VC1_SRAM (VC1_BASE + 0x08)
110 1.1 sekiya #define VC1_TESTREG (VC1_BASE + 0x0c)
111 1.1 sekiya #define VC1_ADDRLO (VC1_BASE + 0x10)
112 1.1 sekiya #define VC1_ADDRHI (VC1_BASE + 0x14)
113 1.1 sekiya #define VC1_SYSCTL (VC1_BASE + 0x18)
114 1.1 sekiya
115 1.1 sekiya /* VC1 System Control Register */
116 1.1 sekiya #define VC1_SYSCTL_INTERRUPT 0x01
117 1.1 sekiya #define VC1_SYSCTL_VTG 0x02
118 1.1 sekiya #define VC1_SYSCTL_VC1 0x04
119 1.1 sekiya #define VC1_SYSCTL_DID 0x08
120 1.1 sekiya #define VC1_SYSCTL_CURSOR 0x10
121 1.1 sekiya #define VC1_SYSCTL_CURSOR_DISPLAY 0x20
122 1.1 sekiya #define VC1_SYSCTL_GENSYNC 0x40
123 1.1 sekiya #define VC1_SYSCTL_VIDEO 0x80
124 1.1 sekiya
125 1.1 sekiya /* VC1 SRAM memory map */
126 1.1 sekiya #define VC1_SRAM_VIDTIM_LST_BASE 0x0000
127 1.1 sekiya #define VC1_SRAM_VIDTIM_CURSLST_BASE 0x0400
128 1.1 sekiya #define VC1_SRAM_VIDTIM_FRMT_BASE 0x0800
129 1.1 sekiya #define VC1_SRAM_VIDTIM_CURSFRMT_BASE 0x0900
130 1.1 sekiya #define VC1_SRAM_INTERLACED 0x09f0
131 1.1 sekiya #define VC1_SRAM_SCREENWIDTH 0x09f2
132 1.1 sekiya #define VC1_SRAM_NEXTDID_ADDR 0x09f4
133 1.1 sekiya #define VC1_SRAM_CURSOR0_BASE 0x0a00 /* 32x32 */
134 1.1 sekiya #define VC1_SRAM_DID_FRMT_BASE 0x0b00
135 1.1 sekiya #define VC1_SRAM_DID_MAX_FMTSIZE 0x0900
136 1.1 sekiya #define VC1_SRAM_DID_LST_END 0x8000
137 1.1 sekiya
138 1.1 sekiya /* VC1 registers */
139 1.1 sekiya #define VC1_VIDEO_EP 0x00
140 1.1 sekiya #define VC1_VIDEO_LC 0x02
141 1.1 sekiya #define VC1_VIDEO_SC 0x04
142 1.1 sekiya #define VC1_VIDEO_TSA 0x06
143 1.1 sekiya #define VC1_VIDEO_TSB 0x07
144 1.1 sekiya #define VC1_VIDEO_TSC 0x08
145 1.1 sekiya #define VC1_VIDEO_LP 0x09
146 1.1 sekiya #define VC1_VIDEO_LS_EP 0x0b
147 1.1 sekiya #define VC1_VIDEO_LR 0x0d
148 1.1 sekiya #define VC1_VIDEO_FC 0x10
149 1.1 sekiya #define VC1_VIDEO_ENABLE 0x14
150 1.1 sekiya
151 1.1 sekiya /* Cursor Generator */
152 1.1 sekiya #define VC1_CURSOR_EP 0x20
153 1.1 sekiya #define VC1_CURSOR_XL 0x22
154 1.1 sekiya #define VC1_CURSOR_YL 0x24
155 1.1 sekiya #define VC1_CURSOR_MODE 0x26
156 1.1 sekiya #define VC1_CURSOR_BX 0x27
157 1.1 sekiya #define VC1_CURSOR_LY 0x28
158 1.1 sekiya #define VC1_CURSOR_YC 0x2a
159 1.1 sekiya #define VC1_CURSOR_CC 0x2e
160 1.1 sekiya #define VC1_CURSOR_RC 0x30
161 1.1 sekiya
162 1.1 sekiya /* Board revision register */
163 1.1 sekiya
164 1.1 sekiya #define GR2_REVISION 0x6c000
165 1.1 sekiya #define GR2_REVISION_RD0 0x6c000
166 1.1 sekiya #define GR2_REVISION_RD0_VERSION_MASK 0x0f
167 1.1 sekiya #define GR2_REVISION4_RD0_MONITOR_MASK 0xf0
168 1.1 sekiya
169 1.1 sekiya #define GR2_REVISION_RD1 0x6c004
170 1.1 sekiya #define GR2_REVISION_RD1_BACKEND_REV 0x03
171 1.1 sekiya #define GR2_REVISION_RD1_ZBUFFER 0x0c
172 1.1 sekiya
173 1.1 sekiya #define GR2_REVISION4_RD1_BACKEND 0x03
174 1.1 sekiya #define GR2_REVISION4_RD1_24BPP 0x10
175 1.1 sekiya #define GR2_REVISION4_RD1_ZBUFFER 0x20
176 1.1 sekiya
177 1.1 sekiya #define GR2_REVISION_RD2 0x6c008
178 1.1 sekiya #define GR2_REVISION_RD2_BACKEND_REV 0x000c
179 1.1 sekiya
180 1.1 sekiya /* one slot = 8bpp, two slots = 16bpp, three slots = 24bpp, br < 4 only */
181 1.1 sekiya #define GR2_REVISION_RD3 0x6c00c
182 1.1 sekiya #define GR2_REVISION_RD3_VMA 0x03 /* both bits set == empty
183 1.1 sekiya * slot */
184 1.1 sekiya #define GR2_REVISION_RD3_VMB 0x0c
185 1.1 sekiya #define GR2_REVISION_RD3_VMC 0x30
186 1.1 sekiya
187 1.1 sekiya /* XMAP5 -- five of them, 0x1f06c100 - 0x1f06c1a0 */
188 1.1 sekiya
189 1.1 sekiya #define XMAP5_MISC 0x00
190 1.1 sekiya #define XMAP5_MODE 0x04
191 1.1 sekiya #define XMAP5_CLUT 0x08
192 1.1 sekiya #define XMAP5_CRC 0x0c
193 1.1 sekiya #define XMAP5_ADDRLO 0x10
194 1.1 sekiya #define XMAP5_ADRHI 0x14
195 1.1 sekiya #define XMAP5_BYTECOUNT 0x18
196 1.1 sekiya #define XMAP5_FIFOSTATUS 0x1c
197 1.1 sekiya
198 1.1 sekiya #define XMAPALL_MISC 0x6c1a0
199 1.1 sekiya #define XMAPALL_MODE 0x6c1a4
200 1.1 sekiya #define XMAPALL_CLUT 0x6c1a8
201 1.1 sekiya #define XMAPALL_CRC 0x6c1ac
202 1.1 sekiya #define XMAPALL_ADDRLO 0x6c190
203 1.1 sekiya #define XMAPALL_ADDRHI 0x6c194
204 1.1 sekiya #define XMAPALL_BYTECOUNT 0x6c198
205 1.1 sekiya #define XMAPALL_FIFOSTATUS 0x6c19c
206 1.1 sekiya
207 1.1 sekiya #endif
208