pci_gio.c revision 1.6 1 1.6 matt /* $NetBSD: pci_gio.c,v 1.6 2011/02/20 07:59:50 matt Exp $ */
2 1.1 rumble
3 1.1 rumble /*
4 1.1 rumble * Copyright (c) 2006 Stephen M. Rumble
5 1.1 rumble * All rights reserved.
6 1.1 rumble *
7 1.1 rumble * Redistribution and use in source and binary forms, with or without
8 1.1 rumble * modification, are permitted provided that the following conditions
9 1.1 rumble * are met:
10 1.1 rumble * 1. Redistributions of source code must retain the above copyright
11 1.1 rumble * notice, this list of conditions and the following disclaimer.
12 1.1 rumble * 2. The name of the author may not be used to endorse or promote products
13 1.1 rumble * derived from this software without specific prior written permission.
14 1.1 rumble *
15 1.1 rumble * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 rumble * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.1 rumble * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.1 rumble * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.1 rumble * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.1 rumble * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.1 rumble * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.1 rumble * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.1 rumble * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.1 rumble * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.1 rumble */
26 1.1 rumble
27 1.1 rumble #include <sys/cdefs.h>
28 1.6 matt __KERNEL_RCSID(0, "$NetBSD: pci_gio.c,v 1.6 2011/02/20 07:59:50 matt Exp $");
29 1.1 rumble
30 1.1 rumble /*
31 1.1 rumble * Glue for PCI devices that are connected to the GIO bus by various little
32 1.1 rumble * GIO<->PCI ASICs.
33 1.1 rumble *
34 1.1 rumble * We presently support the following boards:
35 1.1 rumble * o Phobos G100/G130/G160 (if_tlp, lxtphy)
36 1.1 rumble * o Set Engineering GFE (if_tl, nsphy)
37 1.1 rumble */
38 1.1 rumble
39 1.1 rumble #include "opt_pci.h"
40 1.1 rumble #include "pci.h"
41 1.1 rumble
42 1.1 rumble #include <sys/param.h>
43 1.1 rumble #include <sys/systm.h>
44 1.1 rumble #include <sys/device.h>
45 1.1 rumble #include <sys/malloc.h>
46 1.1 rumble #include <sys/extent.h>
47 1.1 rumble
48 1.1 rumble #include <machine/bus.h>
49 1.1 rumble #include <machine/machtype.h>
50 1.1 rumble
51 1.1 rumble #include <sgimips/gio/giovar.h>
52 1.1 rumble #include <sgimips/gio/gioreg.h>
53 1.1 rumble #include <sgimips/gio/giodevs.h>
54 1.1 rumble
55 1.1 rumble #include <sgimips/dev/imcvar.h>
56 1.1 rumble
57 1.1 rumble #include <mips/cache.h>
58 1.1 rumble
59 1.1 rumble #include <dev/pci/pcivar.h>
60 1.1 rumble #include <dev/pci/pcireg.h>
61 1.1 rumble #include <dev/pci/pcidevs.h>
62 1.1 rumble #include <dev/pci/pciconf.h>
63 1.1 rumble
64 1.1 rumble int giopci_debug = 0;
65 1.1 rumble #define DPRINTF(_x) if (giopci_debug) printf _x
66 1.1 rumble
67 1.1 rumble struct giopci_softc {
68 1.1 rumble struct device sc_dev;
69 1.1 rumble struct sgimips_pci_chipset sc_pc;
70 1.1 rumble int sc_slot;
71 1.1 rumble int sc_gprid;
72 1.2 rumble uint32_t sc_pci_len;
73 1.1 rumble bus_space_tag_t sc_iot;
74 1.1 rumble bus_space_handle_t sc_ioh;
75 1.1 rumble };
76 1.1 rumble
77 1.1 rumble static int giopci_match(struct device *, struct cfdata *, void *);
78 1.1 rumble static void giopci_attach(struct device *, struct device *, void *);
79 1.1 rumble static int giopci_bus_maxdevs(pci_chipset_tag_t, int);
80 1.1 rumble static pcireg_t giopci_conf_read(pci_chipset_tag_t, pcitag_t, int);
81 1.1 rumble static void giopci_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
82 1.1 rumble static int giopci_conf_hook(pci_chipset_tag_t, int, int, int, pcireg_t);
83 1.1 rumble static int giopci_intr_map(struct pci_attach_args *, pci_intr_handle_t *);
84 1.1 rumble static const char *
85 1.1 rumble giopci_intr_string(pci_chipset_tag_t, pci_intr_handle_t);
86 1.1 rumble static void *giopci_intr_establish(int, int, int (*)(void *), void *);
87 1.1 rumble static void giopci_intr_disestablish(void *);
88 1.1 rumble
89 1.1 rumble #define PHOBOS_PCI_OFFSET 0x00100000
90 1.1 rumble #define PHOBOS_PCI_LENGTH 128 /* ~arbitrary */
91 1.1 rumble #define PHOBOS_TULIP_START 0x00101000
92 1.1 rumble #define PHOBOS_TULIP_END 0x001fffff
93 1.1 rumble
94 1.1 rumble #define SETENG_MAGIC_OFFSET 0x00020000
95 1.1 rumble #define SETENG_MAGIC_VALUE 0x00001000
96 1.1 rumble #define SETENG_PCI_OFFSET 0x00080000
97 1.1 rumble #define SETENG_PCI_LENGTH 128 /* ~arbitrary */
98 1.1 rumble #define SETENG_TLAN_START 0x00100000
99 1.1 rumble #define SETENG_TLAN_END 0x001fffff
100 1.1 rumble
101 1.1 rumble CFATTACH_DECL(giopci, sizeof(struct giopci_softc),
102 1.1 rumble giopci_match, giopci_attach, NULL, NULL);
103 1.1 rumble
104 1.1 rumble static int
105 1.1 rumble giopci_match(struct device *parent, struct cfdata *match, void *aux)
106 1.1 rumble {
107 1.1 rumble struct gio_attach_args *ga = aux;
108 1.1 rumble int gprid;
109 1.1 rumble
110 1.1 rumble /*
111 1.3 rumble * I think that these cards are all GIO32-bis or GIO64. Thus
112 1.3 rumble * they work in either Indigo2/Challenge M or
113 1.3 rumble * Indy/Challenge S/Indigo R4k, according to form factor. However,
114 1.1 rumble * there are some exceptions (e.g. my Indigo R4k won't power
115 1.1 rumble * on with the Set Engineering card installed).
116 1.1 rumble */
117 1.1 rumble if (mach_type != MACH_SGI_IP20 && mach_type != MACH_SGI_IP22)
118 1.1 rumble return (0);
119 1.1 rumble
120 1.1 rumble gprid = GIO_PRODUCT_PRODUCTID(ga->ga_product);
121 1.1 rumble if (gprid == PHOBOS_G100 || gprid == PHOBOS_G130 ||
122 1.1 rumble gprid == PHOBOS_G160 || gprid == SETENG_GFE)
123 1.1 rumble return (1);
124 1.1 rumble
125 1.1 rumble return (0);
126 1.1 rumble }
127 1.1 rumble
128 1.1 rumble static void
129 1.1 rumble giopci_attach(struct device *parent, struct device *self, void *aux)
130 1.1 rumble {
131 1.1 rumble struct giopci_softc *sc = (void *)self;
132 1.1 rumble pci_chipset_tag_t pc = &sc->sc_pc;
133 1.1 rumble struct gio_attach_args *ga = aux;
134 1.1 rumble uint32_t pci_off, pci_len, arb;
135 1.1 rumble struct pcibus_attach_args pba;
136 1.1 rumble u_long m_start, m_end;
137 1.1 rumble #ifdef PCI_NETBSD_CONFIGURE
138 1.1 rumble extern int pci_conf_debug;
139 1.1 rumble
140 1.1 rumble pci_conf_debug = giopci_debug;
141 1.1 rumble #endif
142 1.1 rumble
143 1.1 rumble sc->sc_iot = ga->ga_iot;
144 1.1 rumble sc->sc_slot = ga->ga_slot;
145 1.1 rumble sc->sc_gprid = GIO_PRODUCT_PRODUCTID(ga->ga_product);
146 1.1 rumble
147 1.1 rumble if (mach_type == MACH_SGI_IP22 &&
148 1.1 rumble mach_subtype == MACH_SGI_IP22_FULLHOUSE)
149 1.1 rumble arb = GIO_ARB_RT | GIO_ARB_MST | GIO_ARB_PIPE;
150 1.1 rumble else
151 1.1 rumble arb = GIO_ARB_RT | GIO_ARB_MST;
152 1.1 rumble
153 1.1 rumble if (gio_arb_config(ga->ga_slot, arb)) {
154 1.1 rumble printf(": failed to configure GIO bus arbiter\n");
155 1.1 rumble return;
156 1.1 rumble }
157 1.1 rumble
158 1.1 rumble #if (NIMC > 0)
159 1.1 rumble imc_disable_sysad_parity();
160 1.1 rumble #endif
161 1.1 rumble
162 1.1 rumble switch (sc->sc_gprid) {
163 1.1 rumble case PHOBOS_G100:
164 1.1 rumble case PHOBOS_G130:
165 1.1 rumble case PHOBOS_G160:
166 1.1 rumble pci_off = PHOBOS_PCI_OFFSET;
167 1.1 rumble pci_len = PHOBOS_PCI_LENGTH;
168 1.1 rumble m_start = MIPS_KSEG1_TO_PHYS(ga->ga_addr + PHOBOS_TULIP_START);
169 1.1 rumble m_end = MIPS_KSEG1_TO_PHYS(ga->ga_addr + PHOBOS_TULIP_END);
170 1.1 rumble break;
171 1.1 rumble
172 1.1 rumble case SETENG_GFE:
173 1.4 rumble /*
174 1.4 rumble * NB: The SetEng board does not allow the ThunderLAN's DMA
175 1.4 rumble * engine to properly transfer segments that span page
176 1.4 rumble * boundaries. See sgimips/autoconf.c where we catch a
177 1.4 rumble * tl(4) device attachment and create an appropriate
178 1.4 rumble * proplib entry to enable the workaround.
179 1.4 rumble */
180 1.1 rumble pci_off = SETENG_PCI_OFFSET;
181 1.1 rumble pci_len = SETENG_PCI_LENGTH;
182 1.1 rumble m_start = MIPS_KSEG1_TO_PHYS(ga->ga_addr + SETENG_TLAN_START);
183 1.1 rumble m_end = MIPS_KSEG1_TO_PHYS(ga->ga_addr + SETENG_TLAN_END);
184 1.1 rumble bus_space_write_4(ga->ga_iot, ga->ga_ioh,
185 1.1 rumble SETENG_MAGIC_OFFSET, SETENG_MAGIC_VALUE);
186 1.1 rumble break;
187 1.1 rumble
188 1.1 rumble default:
189 1.1 rumble panic("giopci_attach: unsupported GIO product id 0x%02x",
190 1.1 rumble sc->sc_gprid);
191 1.1 rumble }
192 1.1 rumble
193 1.1 rumble if (bus_space_subregion(ga->ga_iot, ga->ga_ioh, pci_off, pci_len,
194 1.1 rumble &sc->sc_ioh)) {
195 1.1 rumble printf("%s: unable to map PCI registers\n",sc->sc_dev.dv_xname);
196 1.1 rumble return;
197 1.1 rumble }
198 1.2 rumble sc->sc_pci_len = pci_len;
199 1.1 rumble
200 1.1 rumble pc->pc_bus_maxdevs = giopci_bus_maxdevs;
201 1.1 rumble pc->pc_conf_read = giopci_conf_read;
202 1.1 rumble pc->pc_conf_write = giopci_conf_write;
203 1.1 rumble pc->pc_conf_hook = giopci_conf_hook;
204 1.1 rumble pc->pc_intr_map = giopci_intr_map;
205 1.1 rumble pc->pc_intr_string = giopci_intr_string;
206 1.1 rumble pc->intr_establish = giopci_intr_establish;
207 1.1 rumble pc->intr_disestablish = giopci_intr_disestablish;
208 1.1 rumble pc->iot = ga->ga_iot;
209 1.1 rumble pc->ioh = ga->ga_ioh;
210 1.1 rumble pc->cookie = sc;
211 1.1 rumble
212 1.1 rumble printf(": %s\n", gio_product_string(sc->sc_gprid));
213 1.1 rumble
214 1.1 rumble #ifdef PCI_NETBSD_CONFIGURE
215 1.1 rumble pc->pc_memext = extent_create("giopcimem", m_start, m_end,
216 1.1 rumble M_DEVBUF, NULL, 0, EX_NOWAIT);
217 1.6 matt pci_configure_bus(pc, NULL, pc->pc_memext, NULL, 0,
218 1.6 matt mips_cache_info.mci_dcache_align);
219 1.1 rumble #endif
220 1.1 rumble
221 1.1 rumble memset(&pba, 0, sizeof(pba));
222 1.1 rumble pba.pba_memt = SGIMIPS_BUS_SPACE_MEM;
223 1.1 rumble pba.pba_dmat = ga->ga_dmat;
224 1.1 rumble pba.pba_pc = pc;
225 1.1 rumble pba.pba_flags = PCI_FLAGS_MEM_ENABLED;
226 1.1 rumble /* NB: do not set PCI_FLAGS_{MRL,MRM,MWI}_OKAY -- true ?! */
227 1.1 rumble
228 1.1 rumble config_found_ia(self, "pcibus", &pba, pcibusprint);
229 1.1 rumble }
230 1.1 rumble
231 1.1 rumble static int
232 1.1 rumble giopci_bus_maxdevs(pci_chipset_tag_t pc, int busno)
233 1.1 rumble {
234 1.1 rumble
235 1.1 rumble return (busno == 0);
236 1.1 rumble }
237 1.1 rumble
238 1.1 rumble static pcireg_t
239 1.1 rumble giopci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
240 1.1 rumble {
241 1.1 rumble struct giopci_softc *sc = pc->cookie;
242 1.1 rumble int bus, dev, func;
243 1.1 rumble pcireg_t data;
244 1.1 rumble
245 1.1 rumble pci_decompose_tag(pc, tag, &bus, &dev, &func);
246 1.1 rumble if (bus != 0 || dev != 0 || func != 0)
247 1.1 rumble return (0);
248 1.1 rumble
249 1.2 rumble /* XXX - should just use bus_space_peek */
250 1.2 rumble if (reg >= sc->sc_pci_len) {
251 1.2 rumble DPRINTF(("giopci_conf_read: reg 0x%x out of bounds\n", reg));
252 1.2 rumble return (0);
253 1.2 rumble }
254 1.2 rumble
255 1.1 rumble DPRINTF(("giopci_conf_read: reg 0x%x = 0x", reg));
256 1.1 rumble data = bus_space_read_4(sc->sc_iot, sc->sc_ioh, reg);
257 1.1 rumble DPRINTF(("%08x\n", data));
258 1.1 rumble
259 1.1 rumble return (data);
260 1.1 rumble }
261 1.1 rumble
262 1.1 rumble static void
263 1.1 rumble giopci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
264 1.1 rumble {
265 1.1 rumble struct giopci_softc *sc = pc->cookie;
266 1.1 rumble int bus, dev, func;
267 1.1 rumble
268 1.1 rumble pci_decompose_tag(pc, tag, &bus, &dev, &func);
269 1.1 rumble if (bus != 0 || dev != 0 || func != 0)
270 1.1 rumble return;
271 1.1 rumble
272 1.2 rumble /* XXX - should just use bus_space_poke */
273 1.2 rumble if (reg >= sc->sc_pci_len) {
274 1.2 rumble DPRINTF(("giopci_conf_write: reg 0x%x out of bounds "
275 1.2 rumble "(val = 0x%08x)\n", reg, data));
276 1.2 rumble return;
277 1.2 rumble }
278 1.2 rumble
279 1.1 rumble DPRINTF(("giopci_conf_write: reg 0x%x = 0x%08x\n", reg, data));
280 1.1 rumble bus_space_write_4(sc->sc_iot, sc->sc_ioh, reg, data);
281 1.1 rumble }
282 1.1 rumble
283 1.1 rumble static int
284 1.1 rumble giopci_conf_hook(pci_chipset_tag_t pc, int bus, int device, int function,
285 1.1 rumble pcireg_t id)
286 1.1 rumble {
287 1.1 rumble
288 1.1 rumble /* All devices use memory accesses only. */
289 1.1 rumble return (PCI_CONF_MAP_MEM | PCI_CONF_ENABLE_MEM | PCI_CONF_ENABLE_BM);
290 1.1 rumble }
291 1.1 rumble
292 1.1 rumble static int
293 1.1 rumble giopci_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *ihp)
294 1.1 rumble {
295 1.1 rumble struct giopci_softc *sc = pa->pa_pc->cookie;
296 1.1 rumble
297 1.1 rumble *ihp = sc->sc_slot;
298 1.1 rumble
299 1.1 rumble return (0);
300 1.1 rumble }
301 1.1 rumble
302 1.1 rumble static const char *
303 1.1 rumble giopci_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih)
304 1.1 rumble {
305 1.1 rumble static char str[10];
306 1.1 rumble
307 1.1 rumble snprintf(str, sizeof(str), "slot %s",
308 1.1 rumble (ih == GIO_SLOT_EXP0) ? "EXP0" :
309 1.1 rumble (ih == GIO_SLOT_EXP1) ? "EXP1" : "GFX");
310 1.1 rumble return (str);
311 1.1 rumble }
312 1.1 rumble
313 1.1 rumble static void *
314 1.1 rumble giopci_intr_establish(int slot, int level, int (*func)(void *), void *arg)
315 1.1 rumble {
316 1.1 rumble
317 1.1 rumble return (gio_intr_establish(slot, level, func, arg));
318 1.1 rumble }
319 1.1 rumble
320 1.1 rumble static void
321 1.1 rumble giopci_intr_disestablish(void *cookie)
322 1.1 rumble {
323 1.1 rumble
324 1.1 rumble panic("giopci_intr_disestablish: impossible.");
325 1.1 rumble }
326