Home | History | Annotate | Line # | Download | only in hpc
hpc.c revision 1.54
      1  1.54    rumble /*	$NetBSD: hpc.c,v 1.54 2007/02/20 23:45:09 rumble Exp $	*/
      2   1.1   thorpej 
      3   1.1   thorpej /*
      4   1.1   thorpej  * Copyright (c) 2000 Soren S. Jorvang
      5   1.1   thorpej  * Copyright (c) 2001 Rafal K. Boni
      6   1.3   thorpej  * Copyright (c) 2001 Jason R. Thorpe
      7   1.1   thorpej  * All rights reserved.
      8   1.7    simonb  *
      9   1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10   1.1   thorpej  * modification, are permitted provided that the following conditions
     11   1.1   thorpej  * are met:
     12   1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13   1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14   1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16   1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17   1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18   1.1   thorpej  *    must display the following acknowledgement:
     19   1.1   thorpej  *          This product includes software developed for the
     20  1.16    keihan  *          NetBSD Project.  See http://www.NetBSD.org/ for
     21   1.1   thorpej  *          information about NetBSD.
     22   1.1   thorpej  * 4. The name of the author may not be used to endorse or promote products
     23   1.1   thorpej  *    derived from this software without specific prior written permission.
     24   1.7    simonb  *
     25   1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     26   1.1   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     27   1.1   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     28   1.1   thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     29   1.1   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     30   1.1   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     31   1.1   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     32   1.1   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     33   1.1   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     34   1.1   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     35   1.1   thorpej  */
     36  1.13     lukem 
     37  1.13     lukem #include <sys/cdefs.h>
     38  1.54    rumble __KERNEL_RCSID(0, "$NetBSD: hpc.c,v 1.54 2007/02/20 23:45:09 rumble Exp $");
     39   1.1   thorpej 
     40   1.1   thorpej #include <sys/param.h>
     41   1.1   thorpej #include <sys/systm.h>
     42  1.26    sekiya #include <sys/kernel.h>
     43   1.1   thorpej #include <sys/device.h>
     44   1.1   thorpej #include <sys/reboot.h>
     45  1.26    sekiya #include <sys/callout.h>
     46   1.1   thorpej 
     47  1.39    rumble #define _SGIMIPS_BUS_DMA_PRIVATE
     48  1.39    rumble #include <machine/bus.h>
     49   1.1   thorpej #include <machine/machtype.h>
     50  1.50    rumble #include <machine/sysconf.h>
     51   1.1   thorpej 
     52   1.1   thorpej #include <sgimips/gio/gioreg.h>
     53   1.1   thorpej #include <sgimips/gio/giovar.h>
     54   1.1   thorpej 
     55   1.1   thorpej #include <sgimips/hpc/hpcvar.h>
     56   1.1   thorpej #include <sgimips/hpc/hpcreg.h>
     57  1.21    sekiya #include <sgimips/ioc/iocreg.h>
     58   1.1   thorpej 
     59  1.42    rumble #include <dev/ic/smc93cx6var.h>
     60  1.42    rumble 
     61   1.1   thorpej #include "locators.h"
     62   1.1   thorpej 
     63  1.45    rumble struct hpc_device {
     64   1.3   thorpej 	const char *hd_name;
     65  1.29    rumble 	bus_addr_t hd_base;
     66   1.3   thorpej 	bus_addr_t hd_devoff;
     67   1.3   thorpej 	bus_addr_t hd_dmaoff;
     68   1.3   thorpej 	int hd_irq;
     69   1.3   thorpej 	int hd_sysmask;
     70  1.45    rumble };
     71  1.17    sekiya 
     72  1.45    rumble static const struct hpc_device hpc1_devices[] = {
     73  1.25    sekiya 	/* probe order is important for IP20 zsc */
     74  1.25    sekiya 
     75  1.45    rumble 	{ "zsc",        /* Personal Iris/Indigo serial 0/1 duart 1 */
     76  1.29    rumble 	  HPC_BASE_ADDRESS_0,
     77  1.24    sekiya 	  0x0d10, 0,
     78  1.24    sekiya 	  5,
     79  1.27     pooka 	  HPCDEV_IP12 | HPCDEV_IP20 },
     80  1.24    sekiya 
     81  1.45    rumble 	{ "zsc",        /* Personal Iris/Indigo kbd/ms duart 0 */
     82  1.29    rumble 	  HPC_BASE_ADDRESS_0,
     83  1.25    sekiya 	  0x0d00, 0,
     84  1.25    sekiya 	  5,
     85  1.27     pooka 	  HPCDEV_IP12 | HPCDEV_IP20 },
     86  1.25    sekiya 
     87  1.45    rumble 	{ "sq",		/* Personal Iris/Indigo onboard ethernet */
     88  1.29    rumble 	  HPC_BASE_ADDRESS_0,
     89  1.22    sekiya 	  HPC1_ENET_DEVREGS, HPC1_ENET_REGS,
     90  1.22    sekiya 	  3,
     91  1.27     pooka 	  HPCDEV_IP12 | HPCDEV_IP20 },
     92  1.45    rumble 
     93  1.45    rumble 	{ "sq",		/* E++ GIO adapter slot 0 (Indigo) */
     94  1.29    rumble 	  HPC_BASE_ADDRESS_1,
     95  1.29    rumble 	  HPC1_ENET_DEVREGS, HPC1_ENET_REGS,
     96  1.29    rumble 	  6,
     97  1.29    rumble 	  HPCDEV_IP12 | HPCDEV_IP20 },
     98  1.29    rumble 
     99  1.45    rumble 	{ "sq",		/* E++ GIO adapter slot 0 (Indy) */
    100  1.29    rumble 	  HPC_BASE_ADDRESS_1,
    101  1.29    rumble 	  HPC1_ENET_DEVREGS, HPC1_ENET_REGS,
    102  1.29    rumble 	  22,
    103  1.29    rumble 	  HPCDEV_IP24 },
    104  1.29    rumble 
    105  1.45    rumble 	{ "sq",		/* E++ GIO adapter slot 1 (Indigo) */
    106  1.29    rumble 	  HPC_BASE_ADDRESS_2,
    107  1.29    rumble 	  HPC1_ENET_DEVREGS, HPC1_ENET_REGS,
    108  1.44    rumble 	  6,
    109  1.29    rumble 	  HPCDEV_IP12 | HPCDEV_IP20 },
    110  1.29    rumble 
    111  1.45    rumble 	{ "sq",		/* E++ GIO adapter slot 1 (Indy/Challenge S) */
    112  1.29    rumble 	  HPC_BASE_ADDRESS_2,
    113  1.29    rumble 	  HPC1_ENET_DEVREGS, HPC1_ENET_REGS,
    114  1.29    rumble 	  23,
    115  1.29    rumble 	  HPCDEV_IP24 },
    116  1.29    rumble 
    117  1.45    rumble 	{ "wdsc",	/* Personal Iris/Indigo onboard SCSI */
    118  1.45    rumble 	  HPC_BASE_ADDRESS_0,
    119  1.45    rumble 	  HPC1_SCSI0_DEVREGS, HPC1_SCSI0_REGS,
    120  1.45    rumble 	  2,    /* XXX 1 = IRQ_LOCAL0 + 2 */
    121  1.45    rumble 	  HPCDEV_IP12 | HPCDEV_IP20 },
    122  1.45    rumble 
    123  1.54    rumble 	{ "wdsc",	/* GIO32 SCSI adapter slot 0 (Indigo) */
    124  1.54    rumble 	  HPC_BASE_ADDRESS_1,
    125  1.54    rumble 	  HPC1_SCSI0_DEVREGS, HPC1_SCSI0_REGS,
    126  1.54    rumble 	  6,
    127  1.54    rumble 	  HPCDEV_IP12 | HPCDEV_IP20 },
    128  1.54    rumble 
    129  1.54    rumble 	{ "wdsc",	/* GIO32 SCSI adapter slot 0 (Indy) */
    130  1.54    rumble 	  HPC_BASE_ADDRESS_1,
    131  1.54    rumble 	  HPC1_SCSI0_DEVREGS, HPC1_SCSI0_REGS,
    132  1.54    rumble 	  22,
    133  1.54    rumble 	  HPCDEV_IP24 },
    134  1.54    rumble 
    135  1.54    rumble 	{ "wdsc",	/* GIO32 SCSI adapter slot 1 (Indigo) */
    136  1.54    rumble 	  HPC_BASE_ADDRESS_2,
    137  1.54    rumble 	  HPC1_SCSI0_DEVREGS, HPC1_SCSI0_REGS,
    138  1.54    rumble 	  6,
    139  1.54    rumble 	  HPCDEV_IP12 | HPCDEV_IP20 },
    140  1.54    rumble 
    141  1.54    rumble 	{ "wdsc",	/* GIO32 SCSI adapter slot 1 (Indy/Challenge S) */
    142  1.54    rumble 	  HPC_BASE_ADDRESS_2,
    143  1.54    rumble 	  HPC1_SCSI0_DEVREGS, HPC1_SCSI0_REGS,
    144  1.54    rumble 	  23,
    145  1.54    rumble 	  HPCDEV_IP24 },
    146  1.54    rumble 
    147  1.45    rumble 	{ "dpclock",	/* Personal Iris/Indigo clock */
    148  1.45    rumble 	  HPC_BASE_ADDRESS_0,
    149  1.45    rumble 	  HPC1_PBUS_BBRAM, 0,
    150  1.45    rumble 	  -1,
    151  1.45    rumble 	  HPCDEV_IP12 | HPCDEV_IP20 },
    152  1.45    rumble 
    153  1.45    rumble 	{ NULL,
    154  1.45    rumble 	  0,
    155  1.45    rumble 	  0, 0,
    156  1.45    rumble 	  0,
    157  1.45    rumble 	  0
    158  1.45    rumble 	}
    159  1.45    rumble };
    160  1.45    rumble 
    161  1.45    rumble static const struct hpc_device hpc3_devices[] = {
    162  1.45    rumble 	{ "zsc",	/* serial 0/1 duart 0 */
    163  1.45    rumble 	  HPC_BASE_ADDRESS_0,
    164  1.45    rumble 	  /* XXX Magic numbers */
    165  1.45    rumble 	  HPC3_PBUS_CH6_DEVREGS + IOC_SERIAL_REGS, 0,
    166  1.45    rumble 	  29,
    167  1.45    rumble 	  HPCDEV_IP22 | HPCDEV_IP24 },
    168  1.45    rumble 
    169  1.45    rumble 	{ "pckbc",	/* Indigo2/Indy ps2 keyboard/mouse controller */
    170  1.45    rumble 	  HPC_BASE_ADDRESS_0,
    171  1.45    rumble 	  HPC3_PBUS_CH6_DEVREGS + IOC_KB_REGS, 0,
    172  1.45    rumble 	  28,
    173  1.45    rumble 	  HPCDEV_IP22 | HPCDEV_IP24 },
    174  1.45    rumble 
    175  1.45    rumble 	{ "sq",		/* Indigo2/Indy/Challenge S/Challenge M onboard enet */
    176  1.45    rumble 	  HPC_BASE_ADDRESS_0,
    177  1.45    rumble 	  HPC3_ENET_DEVREGS, HPC3_ENET_REGS,
    178  1.45    rumble 	  3,
    179  1.45    rumble 	  HPCDEV_IP22 | HPCDEV_IP24 },
    180  1.45    rumble 
    181  1.45    rumble 	{ "sq",		/* Challenge S IOPLUS secondary ethernet */
    182  1.45    rumble 	  HPC_BASE_ADDRESS_1,
    183  1.45    rumble 	  HPC3_ENET_DEVREGS, HPC3_ENET_REGS,
    184  1.52    rumble 	  0,
    185  1.45    rumble 	  HPCDEV_IP24 },
    186  1.45    rumble 
    187  1.45    rumble 	{ "wdsc",	/* Indigo2/Indy/Challenge S/Challenge M onboard SCSI */
    188  1.29    rumble 	  HPC_BASE_ADDRESS_0,
    189  1.31    rumble 	  HPC3_SCSI0_DEVREGS, HPC3_SCSI0_REGS,
    190   1.3   thorpej 	  1,	/* XXX 1 = IRQ_LOCAL0 + 1 */
    191   1.3   thorpej 	  HPCDEV_IP22 | HPCDEV_IP24 },
    192   1.3   thorpej 
    193  1.45    rumble 	{ "wdsc",	/* Indigo2/Challenge M secondary onboard SCSI */
    194  1.29    rumble 	  HPC_BASE_ADDRESS_0,
    195  1.31    rumble 	  HPC3_SCSI1_DEVREGS, HPC3_SCSI1_REGS,
    196   1.3   thorpej 	  2,	/* XXX 2 = IRQ_LOCAL0 + 2 */
    197   1.3   thorpej 	  HPCDEV_IP22 },
    198  1.18    sekiya 
    199  1.45    rumble 	{ "dsclock",	/* Indigo2/Indy/Challenge S/Challenge M clock */
    200  1.29    rumble 	  HPC_BASE_ADDRESS_0,
    201  1.31    rumble 	  HPC3_PBUS_BBRAM, 0,
    202   1.3   thorpej 	  -1,
    203   1.3   thorpej 	  HPCDEV_IP22 | HPCDEV_IP24 },
    204  1.14  lonewolf 
    205  1.45    rumble 	{ "haltwo",	/* Indigo2/Indy onboard audio */
    206  1.29    rumble 	  HPC_BASE_ADDRESS_0,
    207  1.31    rumble 	  HPC3_PBUS_CH0_DEVREGS, HPC3_PBUS_DMAREGS,
    208  1.14  lonewolf 	  8 + 4, /* XXX IRQ_LOCAL1 + 4 */
    209  1.15  lonewolf 	  HPCDEV_IP22 | HPCDEV_IP24 },
    210   1.3   thorpej 
    211  1.45    rumble 	{ "pi1ppc",	/* Indigo2/Indy/Challenge S/Challenge M onboard pport */
    212  1.35  kurahone 	  HPC_BASE_ADDRESS_0,
    213  1.35  kurahone 	  HPC3_PBUS_CH6_DEVREGS + IOC_PLP_REGS, 0,
    214  1.35  kurahone 	  -1,
    215  1.35  kurahone 	  HPCDEV_IP22 | HPCDEV_IP24 },
    216  1.35  kurahone 
    217   1.3   thorpej 	{ NULL,
    218  1.29    rumble 	  0,
    219   1.3   thorpej 	  0, 0,
    220   1.3   thorpej 	  0,
    221   1.3   thorpej 	  0
    222   1.3   thorpej 	}
    223   1.3   thorpej };
    224   1.3   thorpej 
    225   1.1   thorpej struct hpc_softc {
    226   1.1   thorpej 	struct device 		sc_dev;
    227   1.1   thorpej 
    228   1.1   thorpej 	bus_addr_t		sc_base;
    229   1.1   thorpej 
    230   1.1   thorpej 	bus_space_tag_t		sc_ct;
    231   1.1   thorpej 	bus_space_handle_t	sc_ch;
    232   1.1   thorpej };
    233   1.1   thorpej 
    234  1.22    sekiya static struct hpc_values hpc1_values = {
    235  1.23    sekiya 	.revision =		1,
    236  1.23    sekiya 	.scsi0_regs =		HPC1_SCSI0_REGS,
    237  1.23    sekiya 	.scsi0_regs_size =	HPC1_SCSI0_REGS_SIZE,
    238  1.23    sekiya 	.scsi0_cbp =		HPC1_SCSI0_CBP,
    239  1.23    sekiya 	.scsi0_ndbp = 		HPC1_SCSI0_NDBP,
    240  1.23    sekiya 	.scsi0_bc =		HPC1_SCSI0_BC,
    241  1.23    sekiya 	.scsi0_ctl =		HPC1_SCSI0_CTL,
    242  1.23    sekiya 	.scsi0_gio =		HPC1_SCSI0_GIO,
    243  1.23    sekiya 	.scsi0_dev =		HPC1_SCSI0_DEV,
    244  1.23    sekiya 	.scsi0_dmacfg =		HPC1_SCSI0_DMACFG,
    245  1.23    sekiya 	.scsi0_piocfg =		HPC1_SCSI0_PIOCFG,
    246  1.48    rumble 	.scsi1_regs =		0,
    247  1.48    rumble 	.scsi1_regs_size =	0,
    248  1.48    rumble 	.scsi1_cbp =		0,
    249  1.48    rumble 	.scsi1_ndbp =		0,
    250  1.48    rumble 	.scsi1_bc =		0,
    251  1.48    rumble 	.scsi1_ctl =		0,
    252  1.48    rumble 	.scsi1_gio =		0,
    253  1.48    rumble 	.scsi1_dev =		0,
    254  1.48    rumble 	.scsi1_dmacfg =		0,
    255  1.48    rumble 	.scsi1_piocfg =		0,
    256  1.23    sekiya 	.enet_regs =		HPC1_ENET_REGS,
    257  1.23    sekiya 	.enet_regs_size =	HPC1_ENET_REGS_SIZE,
    258  1.23    sekiya 	.enet_intdelay =	HPC1_ENET_INTDELAY,
    259  1.30    rumble 	.enet_intdelayval =	HPC1_ENET_INTDELAY_OFF,
    260  1.23    sekiya 	.enetr_cbp =		HPC1_ENETR_CBP,
    261  1.23    sekiya 	.enetr_ndbp =		HPC1_ENETR_NDBP,
    262  1.23    sekiya 	.enetr_bc =		HPC1_ENETR_BC,
    263  1.23    sekiya 	.enetr_ctl =		HPC1_ENETR_CTL,
    264  1.23    sekiya 	.enetr_ctl_active =	HPC1_ENETR_CTL_ACTIVE,
    265  1.23    sekiya 	.enetr_reset =		HPC1_ENETR_RESET,
    266  1.23    sekiya 	.enetr_dmacfg =		0,
    267  1.30    rumble 	.enetr_piocfg =		0,
    268  1.23    sekiya 	.enetx_cbp =		HPC1_ENETX_CBP,
    269  1.23    sekiya 	.enetx_ndbp =		HPC1_ENETX_NDBP,
    270  1.23    sekiya 	.enetx_bc =		HPC1_ENETX_BC,
    271  1.23    sekiya 	.enetx_ctl =		HPC1_ENETX_CTL,
    272  1.23    sekiya 	.enetx_ctl_active =	HPC1_ENETX_CTL_ACTIVE,
    273  1.30    rumble 	.enetx_dev =		0,
    274  1.23    sekiya 	.enetr_fifo =		HPC1_ENETR_FIFO,
    275  1.23    sekiya 	.enetr_fifo_size =	HPC1_ENETR_FIFO_SIZE,
    276  1.23    sekiya 	.enetx_fifo =		HPC1_ENETX_FIFO,
    277  1.23    sekiya 	.enetx_fifo_size =	HPC1_ENETX_FIFO_SIZE,
    278  1.23    sekiya 	.scsi0_devregs_size =	HPC1_SCSI0_DEVREGS_SIZE,
    279  1.48    rumble 	.scsi1_devregs_size =	0,
    280  1.23    sekiya 	.enet_devregs =		HPC1_ENET_DEVREGS,
    281  1.23    sekiya 	.enet_devregs_size =	HPC1_ENET_DEVREGS_SIZE,
    282  1.30    rumble 	.pbus_fifo =		0,
    283  1.30    rumble 	.pbus_fifo_size =	0,
    284  1.30    rumble 	.pbus_bbram =		0,
    285  1.22    sekiya #define MAX_SCSI_XFER   (512*1024)
    286  1.23    sekiya 	.scsi_max_xfer =	MAX_SCSI_XFER,
    287  1.48    rumble 	.scsi_dma_segs =       (MAX_SCSI_XFER / 4096),
    288  1.23    sekiya 	.scsi_dma_segs_size =	4096,
    289  1.49    rumble 	.scsi_dma_datain_cmd = (HPC1_SCSI_DMACTL_ACTIVE | HPC1_SCSI_DMACTL_DIR),
    290  1.49    rumble 	.scsi_dma_dataout_cmd =	HPC1_SCSI_DMACTL_ACTIVE,
    291  1.48    rumble 	.scsi_dmactl_flush =	HPC1_SCSI_DMACTL_FLUSH,
    292  1.48    rumble 	.scsi_dmactl_active =	HPC1_SCSI_DMACTL_ACTIVE,
    293  1.48    rumble 	.scsi_dmactl_reset =	HPC1_SCSI_DMACTL_RESET
    294  1.22    sekiya };
    295  1.22    sekiya 
    296  1.22    sekiya static struct hpc_values hpc3_values = {
    297  1.37    sekiya 	.revision =		3,
    298  1.31    rumble 	.scsi0_regs =		HPC3_SCSI0_REGS,
    299  1.31    rumble 	.scsi0_regs_size =	HPC3_SCSI0_REGS_SIZE,
    300  1.31    rumble 	.scsi0_cbp =		HPC3_SCSI0_CBP,
    301  1.31    rumble 	.scsi0_ndbp =		HPC3_SCSI0_NDBP,
    302  1.31    rumble 	.scsi0_bc =		HPC3_SCSI0_BC,
    303  1.31    rumble 	.scsi0_ctl =		HPC3_SCSI0_CTL,
    304  1.31    rumble 	.scsi0_gio =		HPC3_SCSI0_GIO,
    305  1.31    rumble 	.scsi0_dev =		HPC3_SCSI0_DEV,
    306  1.31    rumble 	.scsi0_dmacfg =		HPC3_SCSI0_DMACFG,
    307  1.31    rumble 	.scsi0_piocfg =		HPC3_SCSI0_PIOCFG,
    308  1.31    rumble 	.scsi1_regs =		HPC3_SCSI1_REGS,
    309  1.31    rumble 	.scsi1_regs_size =	HPC3_SCSI1_REGS_SIZE,
    310  1.31    rumble 	.scsi1_cbp =		HPC3_SCSI1_CBP,
    311  1.31    rumble 	.scsi1_ndbp =		HPC3_SCSI1_NDBP,
    312  1.31    rumble 	.scsi1_bc =		HPC3_SCSI1_BC,
    313  1.31    rumble 	.scsi1_ctl =		HPC3_SCSI1_CTL,
    314  1.31    rumble 	.scsi1_gio =		HPC3_SCSI1_GIO,
    315  1.31    rumble 	.scsi1_dev =		HPC3_SCSI1_DEV,
    316  1.31    rumble 	.scsi1_dmacfg =		HPC3_SCSI1_DMACFG,
    317  1.31    rumble 	.scsi1_piocfg =		HPC3_SCSI1_PIOCFG,
    318  1.31    rumble 	.enet_regs =		HPC3_ENET_REGS,
    319  1.31    rumble 	.enet_regs_size =	HPC3_ENET_REGS_SIZE,
    320  1.23    sekiya 	.enet_intdelay =	0,
    321  1.23    sekiya 	.enet_intdelayval =	0,
    322  1.31    rumble 	.enetr_cbp =		HPC3_ENETR_CBP,
    323  1.31    rumble 	.enetr_ndbp =		HPC3_ENETR_NDBP,
    324  1.31    rumble 	.enetr_bc =		HPC3_ENETR_BC,
    325  1.31    rumble 	.enetr_ctl =		HPC3_ENETR_CTL,
    326  1.31    rumble 	.enetr_ctl_active =	HPC3_ENETR_CTL_ACTIVE,
    327  1.31    rumble 	.enetr_reset =		HPC3_ENETR_RESET,
    328  1.31    rumble 	.enetr_dmacfg =		HPC3_ENETR_DMACFG,
    329  1.31    rumble 	.enetr_piocfg =		HPC3_ENETR_PIOCFG,
    330  1.31    rumble 	.enetx_cbp =		HPC3_ENETX_CBP,
    331  1.31    rumble 	.enetx_ndbp =		HPC3_ENETX_NDBP,
    332  1.31    rumble 	.enetx_bc =		HPC3_ENETX_BC,
    333  1.31    rumble 	.enetx_ctl =		HPC3_ENETX_CTL,
    334  1.31    rumble 	.enetx_ctl_active =	HPC3_ENETX_CTL_ACTIVE,
    335  1.31    rumble 	.enetx_dev =		HPC3_ENETX_DEV,
    336  1.31    rumble 	.enetr_fifo =		HPC3_ENETR_FIFO,
    337  1.31    rumble 	.enetr_fifo_size =	HPC3_ENETR_FIFO_SIZE,
    338  1.31    rumble 	.enetx_fifo =		HPC3_ENETX_FIFO,
    339  1.31    rumble 	.enetx_fifo_size =	HPC3_ENETX_FIFO_SIZE,
    340  1.31    rumble 	.scsi0_devregs_size =	HPC3_SCSI0_DEVREGS_SIZE,
    341  1.31    rumble 	.scsi1_devregs_size =	HPC3_SCSI1_DEVREGS_SIZE,
    342  1.31    rumble 	.enet_devregs =		HPC3_ENET_DEVREGS,
    343  1.31    rumble 	.enet_devregs_size =	HPC3_ENET_DEVREGS_SIZE,
    344  1.31    rumble 	.pbus_fifo =		HPC3_PBUS_FIFO,
    345  1.31    rumble 	.pbus_fifo_size =	HPC3_PBUS_FIFO_SIZE,
    346  1.31    rumble 	.pbus_bbram =		HPC3_PBUS_BBRAM,
    347  1.23    sekiya 	.scsi_max_xfer =	MAX_SCSI_XFER,
    348  1.48    rumble 	.scsi_dma_segs =       (MAX_SCSI_XFER / 8192),
    349  1.23    sekiya 	.scsi_dma_segs_size =	8192,
    350  1.49    rumble 	.scsi_dma_datain_cmd =	HPC3_SCSI_DMACTL_ACTIVE,
    351  1.49    rumble 	.scsi_dma_dataout_cmd =(HPC3_SCSI_DMACTL_ACTIVE | HPC3_SCSI_DMACTL_DIR),
    352  1.48    rumble 	.scsi_dmactl_flush =	HPC3_SCSI_DMACTL_FLUSH,
    353  1.48    rumble 	.scsi_dmactl_active =	HPC3_SCSI_DMACTL_ACTIVE,
    354  1.48    rumble 	.scsi_dmactl_reset =	HPC3_SCSI_DMACTL_RESET
    355  1.22    sekiya };
    356  1.22    sekiya 
    357  1.22    sekiya 
    358   1.6     rafal static int powerintr_established;
    359   1.6     rafal 
    360  1.41    rumble static int	hpc_match(struct device *, struct cfdata *, void *);
    361  1.41    rumble static void	hpc_attach(struct device *, struct device *, void *);
    362  1.41    rumble static int	hpc_print(void *, const char *);
    363   1.1   thorpej 
    364  1.41    rumble static int	hpc_revision(struct hpc_softc *, struct gio_attach_args *);
    365  1.29    rumble 
    366  1.41    rumble static int	hpc_submatch(struct device *, struct cfdata *,
    367  1.33  drochner 		     const int *, void *);
    368   1.3   thorpej 
    369  1.41    rumble static int	hpc_power_intr(void *);
    370   1.1   thorpej 
    371  1.26    sekiya #if defined(BLINK)
    372  1.26    sekiya static struct callout hpc_blink_ch = CALLOUT_INITIALIZER;
    373  1.26    sekiya static void	hpc_blink(void *);
    374  1.26    sekiya #endif
    375  1.26    sekiya 
    376  1.42    rumble static int	hpc_read_eeprom(int, bus_space_tag_t, bus_space_handle_t,
    377  1.42    rumble 		    uint8_t *, size_t);
    378  1.42    rumble 
    379  1.11   thorpej CFATTACH_DECL(hpc, sizeof(struct hpc_softc),
    380  1.11   thorpej     hpc_match, hpc_attach, NULL, NULL);
    381   1.1   thorpej 
    382  1.41    rumble static int
    383   1.3   thorpej hpc_match(struct device *parent, struct cfdata *cf, void *aux)
    384   1.1   thorpej {
    385   1.1   thorpej 	struct gio_attach_args* ga = aux;
    386   1.1   thorpej 
    387   1.1   thorpej 	/* Make sure it's actually there and readable */
    388  1.50    rumble 	if (platform.badaddr((void*)MIPS_PHYS_TO_KSEG1(ga->ga_addr),
    389  1.50    rumble 	    sizeof(u_int32_t)))
    390   1.1   thorpej 		return 0;
    391   1.1   thorpej 
    392   1.7    simonb 	return 1;
    393   1.1   thorpej }
    394   1.1   thorpej 
    395  1.41    rumble static void
    396   1.3   thorpej hpc_attach(struct device *parent, struct device *self, void *aux)
    397   1.1   thorpej {
    398   1.1   thorpej 	struct hpc_softc *sc = (struct hpc_softc *)self;
    399   1.1   thorpej 	struct gio_attach_args* ga = aux;
    400   1.1   thorpej 	struct hpc_attach_args ha;
    401   1.3   thorpej 	const struct hpc_device *hd;
    402  1.27     pooka 	uint32_t hpctype;
    403  1.46    rumble 	int isonboard;
    404  1.46    rumble 	int isioplus;
    405  1.27     pooka 	int sysmask;
    406   1.3   thorpej 
    407   1.3   thorpej 	switch (mach_type) {
    408  1.27     pooka 	case MACH_SGI_IP12:
    409  1.27     pooka 		sysmask = HPCDEV_IP12;
    410  1.27     pooka 		break;
    411  1.27     pooka 
    412  1.20    sekiya 	case MACH_SGI_IP20:
    413  1.20    sekiya 		sysmask = HPCDEV_IP20;
    414  1.20    sekiya 		break;
    415  1.23    sekiya 
    416   1.3   thorpej 	case MACH_SGI_IP22:
    417   1.3   thorpej 		if (mach_subtype == MACH_SGI_IP22_FULLHOUSE)
    418   1.3   thorpej 			sysmask = HPCDEV_IP22;
    419   1.3   thorpej 		else
    420   1.3   thorpej 			sysmask = HPCDEV_IP24;
    421   1.3   thorpej 		break;
    422   1.3   thorpej 
    423   1.3   thorpej 	default:
    424  1.23    sekiya 		panic("hpc_attach: can't handle HPC on an IP%d", mach_type);
    425   1.3   thorpej 	};
    426   1.1   thorpej 
    427  1.29    rumble 	if ((hpctype = hpc_revision(sc, ga)) == 0)
    428  1.29    rumble 		panic("hpc_attach: could not identify HPC revision\n");
    429  1.24    sekiya 
    430  1.29    rumble 	/* force big-endian mode */
    431  1.29    rumble 	if (hpctype == 15)
    432  1.29    rumble 		*(uint32_t *)MIPS_PHYS_TO_KSEG1(ga->ga_addr+HPC1_BIGENDIAN) = 0;
    433  1.46    rumble 
    434  1.46    rumble 	/*
    435  1.46    rumble 	 * All machines have only one HPC on the mainboard itself. ''Extra''
    436  1.46    rumble 	 * HPCs require bus arbiter and other magic to run happily.
    437  1.46    rumble 	 */
    438  1.46    rumble 	isonboard = (ga->ga_addr == HPC_BASE_ADDRESS_0);
    439  1.46    rumble 	isioplus = (ga->ga_addr == HPC_BASE_ADDRESS_1 && hpctype == 3 &&
    440  1.46    rumble 	    sysmask == HPCDEV_IP24);
    441  1.23    sekiya 
    442  1.46    rumble 	printf(": SGI HPC%d%s (%s)\n", (hpctype ==  3) ? 3 : 1,
    443  1.46    rumble 	    (hpctype == 15) ? ".5" : "", (isonboard) ? "onboard" :
    444  1.46    rumble 	    (isioplus) ? "IOPLUS mezzanine" : "GIO slot");
    445  1.46    rumble 
    446  1.52    rumble 	/*
    447  1.52    rumble 	 * Configure the bus arbiter appropriately.
    448  1.52    rumble 	 *
    449  1.52    rumble 	 * In the case of Challenge S, we must tell the IOPLUS board which
    450  1.52    rumble 	 * DMA channel to use (we steal it from one of the slots). SGI permits
    451  1.52    rumble 	 * an HPC1.5 in slot 1, in which case IOPLUS must use EXP0, or any
    452  1.52    rumble 	 * other DMA-capable board in slot 0, which leaves us to use EXP1. Of
    453  1.52    rumble 	 * course, this means that only one GIO board may use DMA.
    454  1.52    rumble 	 *
    455  1.52    rumble 	 * Note that this never happens on Indigo2.
    456  1.52    rumble 	 */
    457  1.52    rumble 	if (isioplus) {
    458  1.52    rumble 		int arb_slot;
    459  1.52    rumble 
    460  1.52    rumble 		if (platform.badaddr(
    461  1.52    rumble 		    (void *)MIPS_PHYS_TO_KSEG1(HPC_BASE_ADDRESS_2), 4))
    462  1.52    rumble 			arb_slot = GIO_SLOT_EXP1;
    463  1.52    rumble 		else
    464  1.52    rumble 			arb_slot = GIO_SLOT_EXP0;
    465  1.52    rumble 
    466  1.52    rumble 		if (gio_arb_config(arb_slot, GIO_ARB_LB | GIO_ARB_MST |
    467  1.52    rumble 		    GIO_ARB_64BIT | GIO_ARB_HPC2_64BIT)) {
    468  1.52    rumble 			printf("%s: failed to configure GIO bus arbiter\n",
    469  1.52    rumble 			    sc->sc_dev.dv_xname);
    470  1.52    rumble 			return;
    471  1.52    rumble 		}
    472  1.52    rumble 
    473  1.52    rumble 		printf("%s: using EXP%d's DMA channel\n", sc->sc_dev.dv_xname,
    474  1.52    rumble 		    (arb_slot == GIO_SLOT_EXP0) ? 0 : 1);
    475  1.52    rumble 
    476  1.52    rumble 		bus_space_write_4(ga->ga_iot, ga->ga_ioh,
    477  1.52    rumble 		    HPC3_PBUS_CFGPIO_REGS, 0x0003ffff);
    478  1.52    rumble 
    479  1.52    rumble 		if (arb_slot == GIO_SLOT_EXP0)
    480  1.52    rumble 			bus_space_write_4(ga->ga_iot, ga->ga_ioh,
    481  1.52    rumble 			    HPC3_PBUS_CH0_DEVREGS, 0x20202020);
    482  1.52    rumble 		else
    483  1.52    rumble 			bus_space_write_4(ga->ga_iot, ga->ga_ioh,
    484  1.52    rumble 			    HPC3_PBUS_CH0_DEVREGS, 0x30303030);
    485  1.52    rumble 	} else if (!isonboard) {
    486  1.46    rumble 		int arb_slot;
    487  1.46    rumble 
    488  1.46    rumble 		arb_slot = (ga->ga_addr == HPC_BASE_ADDRESS_1) ?
    489  1.46    rumble 		    GIO_SLOT_EXP0 : GIO_SLOT_EXP1;
    490  1.46    rumble 
    491  1.46    rumble 		if (gio_arb_config(arb_slot, GIO_ARB_RT | GIO_ARB_MST)) {
    492  1.46    rumble 			printf("%s: failed to configure GIO bus arbiter\n",
    493  1.46    rumble 			    sc->sc_dev.dv_xname);
    494  1.46    rumble 			return;
    495  1.46    rumble 		}
    496  1.46    rumble 	}
    497   1.1   thorpej 
    498  1.47    rumble 	sc->sc_ct = SGIMIPS_BUS_SPACE_HPC;
    499   1.1   thorpej 	sc->sc_ch = ga->ga_ioh;
    500   1.1   thorpej 
    501   1.1   thorpej 	sc->sc_base = ga->ga_addr;
    502   1.3   thorpej 
    503  1.53    rumble 	hpc_read_eeprom(hpctype, SGIMIPS_BUS_SPACE_HPC,
    504  1.53    rumble 	    MIPS_PHYS_TO_KSEG1(sc->sc_base), ha.hpc_eeprom,
    505  1.53    rumble 	    sizeof(ha.hpc_eeprom));
    506  1.53    rumble 
    507  1.45    rumble 	hd = (hpctype == 3) ? hpc3_devices : hpc1_devices;
    508  1.45    rumble 	for (; hd->hd_name != NULL; hd++) {
    509  1.29    rumble 		if (!(hd->hd_sysmask & sysmask) || hd->hd_base != sc->sc_base)
    510   1.5     rafal 			continue;
    511   1.5     rafal 
    512   1.5     rafal 		ha.ha_name = hd->hd_name;
    513   1.5     rafal 		ha.ha_devoff = hd->hd_devoff;
    514   1.5     rafal 		ha.ha_dmaoff = hd->hd_dmaoff;
    515   1.5     rafal 		ha.ha_irq = hd->hd_irq;
    516   1.5     rafal 
    517   1.5     rafal 		/* XXX This is disgusting. */
    518  1.47    rumble 		ha.ha_st = SGIMIPS_BUS_SPACE_HPC;
    519   1.5     rafal 		ha.ha_sh = MIPS_PHYS_TO_KSEG1(sc->sc_base);
    520   1.5     rafal 		ha.ha_dmat = &sgimips_default_bus_dma_tag;
    521  1.22    sekiya 		if (hpctype == 3)
    522  1.22    sekiya 			ha.hpc_regs = &hpc3_values;
    523  1.22    sekiya 		else
    524  1.22    sekiya 			ha.hpc_regs = &hpc1_values;
    525  1.23    sekiya 		ha.hpc_regs->revision = hpctype;
    526   1.5     rafal 
    527  1.32  drochner 		(void) config_found_sm_loc(self, "hpc", NULL, &ha, hpc_print,
    528  1.32  drochner 					   hpc_submatch);
    529   1.3   thorpej 	}
    530   1.1   thorpej 
    531   1.7    simonb 	/*
    532   1.7    simonb 	 * XXX: Only attach the powerfail interrupt once, since the
    533   1.6     rafal 	 * interrupt code doesn't let you share interrupt just yet.
    534   1.6     rafal 	 *
    535   1.7    simonb 	 * Since the powerfail interrupt is hardcoded to read from
    536   1.6     rafal 	 * a specific register anyway (XXX#2!), we don't care when
    537   1.6     rafal 	 * it gets attached, as long as it only happens once.
    538   1.1   thorpej 	 */
    539  1.23    sekiya 	if (mach_type == MACH_SGI_IP22 && !powerintr_established) {
    540   1.6     rafal 		cpu_intr_establish(9, IPL_NONE, hpc_power_intr, sc);
    541   1.6     rafal 		powerintr_established++;
    542   1.6     rafal 	}
    543  1.26    sekiya 
    544  1.26    sekiya #if defined(BLINK)
    545  1.28     pooka 	if (mach_type == MACH_SGI_IP12 || mach_type == MACH_SGI_IP20)
    546  1.26    sekiya 		hpc_blink(sc);
    547  1.26    sekiya #endif
    548   1.1   thorpej }
    549   1.1   thorpej 
    550  1.40    rumble /*
    551  1.40    rumble  * HPC revision detection isn't as simple as it should be. Devices probe
    552  1.40    rumble  * differently depending on their slots, but luckily there is only one
    553  1.40    rumble  * instance in which we have to decide the major revision (HPC1 vs HPC3).
    554  1.40    rumble  *
    555  1.40    rumble  * The HPC is found in the following configurations:
    556  1.40    rumble  *	o Personal Iris 4D/3x:
    557  1.40    rumble  *		One on-board HPC1 or HPC1.5.
    558  1.40    rumble  *
    559  1.40    rumble  *	o Indigo R3k/R4k:
    560  1.40    rumble  * 		One on-board HPC1 or HPC1.5.
    561  1.40    rumble  * 		Up to two additional HPC1.5's in GIO slots 0 and 1.
    562  1.40    rumble  *
    563  1.40    rumble  *	o Indy:
    564  1.40    rumble  * 		One on-board HPC3.
    565  1.40    rumble  *		Up to two additional HPC1.5's in GIO slots 0 and 1.
    566  1.40    rumble  *
    567  1.40    rumble  *	o Challenge S
    568  1.40    rumble  * 		One on-board HPC3.
    569  1.40    rumble  * 		Up to one additional HPC3 on the IOPLUS board (if installed).
    570  1.40    rumble  *		Up to one additional HPC1.5 in slot 1 of the IOPLUS board.
    571  1.40    rumble  *
    572  1.40    rumble  *	o Indigo2, Challenge M
    573  1.40    rumble  *		One on-board HPC3.
    574  1.40    rumble  *
    575  1.40    rumble  * All we really have to worry about is the IP22 case.
    576  1.40    rumble  */
    577  1.41    rumble static int
    578  1.29    rumble hpc_revision(struct hpc_softc *sc, struct gio_attach_args *ga)
    579  1.29    rumble {
    580  1.29    rumble 
    581  1.40    rumble 	/* No hardware ever supported the last hpc base address. */
    582  1.40    rumble 	if (ga->ga_addr == HPC_BASE_ADDRESS_3)
    583  1.29    rumble 		return (0);
    584  1.29    rumble 
    585  1.40    rumble 	if (mach_type == MACH_SGI_IP12 || mach_type == MACH_SGI_IP20) {
    586  1.29    rumble 		u_int32_t reg;
    587  1.29    rumble 
    588  1.50    rumble 		if (!platform.badaddr((void *)MIPS_PHYS_TO_KSEG1(ga->ga_addr +
    589  1.29    rumble 		    HPC1_BIGENDIAN), 4)) {
    590  1.29    rumble 			reg = *(uint32_t *)MIPS_PHYS_TO_KSEG1(ga->ga_addr +
    591  1.29    rumble 			    HPC1_BIGENDIAN);
    592  1.29    rumble 
    593  1.29    rumble 			if (((reg >> HPC1_REVSHIFT) & HPC1_REVMASK) ==
    594  1.29    rumble 			    HPC1_REV15)
    595  1.40    rumble 				return (15);
    596  1.29    rumble 			else
    597  1.40    rumble 				return (1);
    598  1.40    rumble 		}
    599  1.40    rumble 
    600  1.40    rumble 		return (1);
    601  1.40    rumble 	}
    602  1.40    rumble 
    603  1.40    rumble 	/*
    604  1.40    rumble 	 * If IP22, probe slot 0 to determine if HPC1.5 or HPC3. Slot 1 must
    605  1.40    rumble 	 * be HPC1.5.
    606  1.40    rumble 	 */
    607  1.40    rumble 	if (mach_type == MACH_SGI_IP22) {
    608  1.40    rumble 		if (ga->ga_addr == HPC_BASE_ADDRESS_0)
    609  1.40    rumble 			return (3);
    610  1.40    rumble 
    611  1.40    rumble 		if (ga->ga_addr == HPC_BASE_ADDRESS_2)
    612  1.40    rumble 			return (15);
    613  1.40    rumble 
    614  1.40    rumble 		/*
    615  1.40    rumble 		 * Probe for it. We use one of the PBUS registers. Note
    616  1.51    rumble 		 * that this probe succeeds with my E++ adapter in slot 1
    617  1.51    rumble 		 * (bad), but it appears to always do the right thing in
    618  1.51    rumble 		 * slot 0 (good!) and we're only worried about that one
    619  1.51    rumble 		 * anyhow.
    620  1.40    rumble 		 */
    621  1.50    rumble 		if (platform.badaddr((void *)MIPS_PHYS_TO_KSEG1(ga->ga_addr +
    622  1.40    rumble 		    HPC3_PBUS_CH7_BP), 4))
    623  1.40    rumble 			return (15);
    624  1.40    rumble 		else
    625  1.40    rumble 			return (3);
    626  1.29    rumble 	}
    627  1.29    rumble 
    628  1.40    rumble 	return (0);
    629  1.29    rumble }
    630  1.29    rumble 
    631  1.41    rumble static int
    632  1.32  drochner hpc_submatch(struct device *parent, struct cfdata *cf,
    633  1.33  drochner 	     const int *ldesc, void *aux)
    634   1.1   thorpej {
    635   1.1   thorpej 	struct hpc_attach_args *ha = aux;
    636   1.1   thorpej 
    637   1.3   thorpej 	if (cf->cf_loc[HPCCF_OFFSET] != HPCCF_OFFSET_DEFAULT &&
    638  1.12   thorpej 	    (bus_addr_t) cf->cf_loc[HPCCF_OFFSET] != ha->ha_devoff)
    639   1.3   thorpej 		return (0);
    640   1.1   thorpej 
    641   1.8   thorpej 	return (config_match(parent, cf, aux));
    642   1.3   thorpej }
    643   1.3   thorpej 
    644  1.41    rumble static int
    645   1.3   thorpej hpc_print(void *aux, const char *pnp)
    646   1.3   thorpej {
    647   1.3   thorpej 	struct hpc_attach_args *ha = aux;
    648   1.1   thorpej 
    649   1.3   thorpej 	if (pnp)
    650   1.3   thorpej 		printf("%s at %s", ha->ha_name, pnp);
    651   1.1   thorpej 
    652   1.3   thorpej 	printf(" offset 0x%lx", ha->ha_devoff);
    653   1.1   thorpej 
    654   1.3   thorpej 	return (UNCONF);
    655   1.1   thorpej }
    656   1.1   thorpej 
    657  1.41    rumble static int
    658   1.3   thorpej hpc_power_intr(void *arg)
    659   1.1   thorpej {
    660   1.1   thorpej 	u_int32_t pwr_reg;
    661   1.1   thorpej 
    662   1.1   thorpej 	pwr_reg = *((volatile u_int32_t *)MIPS_PHYS_TO_KSEG1(0x1fbd9850));
    663   1.1   thorpej 	*((volatile u_int32_t *)MIPS_PHYS_TO_KSEG1(0x1fbd9850)) = pwr_reg;
    664   1.1   thorpej 
    665   1.1   thorpej 	printf("hpc_power_intr: panel reg = %08x\n", pwr_reg);
    666   1.1   thorpej 
    667   1.1   thorpej 	if (pwr_reg & 2)
    668   1.3   thorpej 		cpu_reboot(RB_HALT, NULL);
    669   1.1   thorpej 
    670   1.1   thorpej 	return 1;
    671   1.1   thorpej }
    672  1.26    sekiya 
    673  1.26    sekiya #if defined(BLINK)
    674  1.26    sekiya static void
    675  1.26    sekiya hpc_blink(void *self)
    676  1.26    sekiya {
    677  1.26    sekiya 	struct hpc_softc *sc = (struct hpc_softc *) self;
    678  1.26    sekiya 	register int	s;
    679  1.26    sekiya 	int	value;
    680  1.26    sekiya 
    681  1.26    sekiya 	s = splhigh();
    682  1.26    sekiya 
    683  1.43    rumble 	value = *(volatile uint8_t *)MIPS_PHYS_TO_KSEG1(HPC_BASE_ADDRESS_0 +
    684  1.43    rumble 	    HPC1_AUX_REGS);
    685  1.26    sekiya 	value ^= HPC1_AUX_CONSLED;
    686  1.43    rumble 	*(volatile u_int8_t *)MIPS_PHYS_TO_KSEG1(HPC_BASE_ADDRESS_0 +
    687  1.43    rumble 	    HPC1_AUX_REGS) = value;
    688  1.26    sekiya 	splx(s);
    689  1.26    sekiya 
    690  1.26    sekiya 	/*
    691  1.26    sekiya 	 * Blink rate is:
    692  1.26    sekiya 	 *      full cycle every second if completely idle (loadav = 0)
    693  1.26    sekiya 	 *      full cycle every 2 seconds if loadav = 1
    694  1.26    sekiya 	 *      full cycle every 3 seconds if loadav = 2
    695  1.26    sekiya 	 * etc.
    696  1.26    sekiya 	 */
    697  1.26    sekiya 	s = (((averunnable.ldavg[0] + FSCALE) * hz) >> (FSHIFT + 1));
    698  1.26    sekiya 	callout_reset(&hpc_blink_ch, s, hpc_blink, sc);
    699  1.26    sekiya }
    700  1.26    sekiya #endif
    701  1.26    sekiya 
    702  1.42    rumble /*
    703  1.42    rumble  * Read the eeprom associated with one of the HPC's.
    704  1.42    rumble  *
    705  1.42    rumble  * NB: An eeprom is not always present, but the HPC should be able to
    706  1.42    rumble  *     handle this gracefully. Any consumers should validate the data to
    707  1.42    rumble  *     ensure it's reasonable.
    708  1.42    rumble  */
    709  1.42    rumble static int
    710  1.42    rumble hpc_read_eeprom(int hpctype, bus_space_tag_t t, bus_space_handle_t h,
    711  1.42    rumble     uint8_t *buf, size_t len)
    712  1.42    rumble {
    713  1.42    rumble 	struct seeprom_descriptor sd;
    714  1.42    rumble 	bus_space_handle_t bsh;
    715  1.42    rumble 	bus_space_tag_t tag;
    716  1.42    rumble 	bus_size_t offset;
    717  1.42    rumble 
    718  1.42    rumble 	if (!len || len & 0x1)
    719  1.42    rumble 		return (1);
    720  1.42    rumble 
    721  1.43    rumble 	offset = (hpctype == 3) ? HPC3_EEPROM_DATA : HPC1_AUX_REGS;
    722  1.42    rumble 
    723  1.42    rumble 	tag = SGIMIPS_BUS_SPACE_NORMAL;
    724  1.42    rumble 	if (bus_space_subregion(t, h, offset, 1, &bsh) != 0)
    725  1.42    rumble 		return (1);
    726  1.42    rumble 
    727  1.42    rumble 	sd.sd_chip = C56_66;
    728  1.42    rumble 	sd.sd_tag = tag;
    729  1.42    rumble 	sd.sd_bsh = bsh;
    730  1.42    rumble 	sd.sd_regsize = 1;
    731  1.42    rumble 	sd.sd_control_offset = 0;
    732  1.42    rumble 	sd.sd_status_offset = 0;
    733  1.42    rumble 	sd.sd_dataout_offset = 0;
    734  1.42    rumble 	sd.sd_DI = 0x10;	/* EEPROM -> CPU */
    735  1.42    rumble 	sd.sd_DO = 0x08;	/* CPU -> EEPROM */
    736  1.42    rumble 	sd.sd_CK = 0x04;
    737  1.42    rumble 	sd.sd_CS = 0x02;
    738  1.42    rumble 	sd.sd_MS = 0;
    739  1.42    rumble 	sd.sd_RDY = 0;
    740  1.42    rumble 
    741  1.42    rumble 	if (read_seeprom(&sd, (uint16_t *)buf, 0, len / 2) != 1)
    742  1.42    rumble 		return (1);
    743  1.42    rumble 
    744  1.42    rumble 	bus_space_unmap(t, bsh, 1);
    745  1.42    rumble 
    746  1.42    rumble 	return (0);
    747  1.42    rumble }
    748