if_sq.c revision 1.16 1 1.16 bouyer /* $NetBSD: if_sq.c,v 1.16 2003/01/13 17:13:10 bouyer Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2001 Rafal K. Boni
5 1.1 thorpej * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
6 1.1 thorpej * All rights reserved.
7 1.1 thorpej *
8 1.10 simonb * Portions of this code are derived from software contributed to The
9 1.10 simonb * NetBSD Foundation by Jason R. Thorpe of the Numerical Aerospace
10 1.1 thorpej * Simulation Facility, NASA Ames Research Center.
11 1.10 simonb *
12 1.1 thorpej * Redistribution and use in source and binary forms, with or without
13 1.1 thorpej * modification, are permitted provided that the following conditions
14 1.1 thorpej * are met:
15 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
16 1.1 thorpej * notice, this list of conditions and the following disclaimer.
17 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
19 1.1 thorpej * documentation and/or other materials provided with the distribution.
20 1.1 thorpej * 3. The name of the author may not be used to endorse or promote products
21 1.1 thorpej * derived from this software without specific prior written permission.
22 1.10 simonb *
23 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 thorpej */
34 1.1 thorpej
35 1.1 thorpej #include "bpfilter.h"
36 1.1 thorpej
37 1.1 thorpej #include <sys/param.h>
38 1.10 simonb #include <sys/systm.h>
39 1.1 thorpej #include <sys/device.h>
40 1.1 thorpej #include <sys/callout.h>
41 1.10 simonb #include <sys/mbuf.h>
42 1.1 thorpej #include <sys/malloc.h>
43 1.1 thorpej #include <sys/kernel.h>
44 1.1 thorpej #include <sys/socket.h>
45 1.1 thorpej #include <sys/ioctl.h>
46 1.1 thorpej #include <sys/errno.h>
47 1.1 thorpej #include <sys/syslog.h>
48 1.1 thorpej
49 1.1 thorpej #include <uvm/uvm_extern.h>
50 1.1 thorpej
51 1.1 thorpej #include <machine/endian.h>
52 1.1 thorpej
53 1.1 thorpej #include <net/if.h>
54 1.1 thorpej #include <net/if_dl.h>
55 1.1 thorpej #include <net/if_media.h>
56 1.1 thorpej #include <net/if_ether.h>
57 1.1 thorpej
58 1.10 simonb #if NBPFILTER > 0
59 1.1 thorpej #include <net/bpf.h>
60 1.10 simonb #endif
61 1.1 thorpej
62 1.1 thorpej #include <machine/bus.h>
63 1.1 thorpej #include <machine/intr.h>
64 1.1 thorpej
65 1.1 thorpej #include <dev/ic/seeq8003reg.h>
66 1.1 thorpej
67 1.1 thorpej #include <sgimips/hpc/sqvar.h>
68 1.1 thorpej #include <sgimips/hpc/hpcvar.h>
69 1.1 thorpej #include <sgimips/hpc/hpcreg.h>
70 1.1 thorpej
71 1.5 thorpej #include <dev/arcbios/arcbios.h>
72 1.5 thorpej #include <dev/arcbios/arcbiosvar.h>
73 1.5 thorpej
74 1.1 thorpej #define static
75 1.1 thorpej
76 1.1 thorpej /*
77 1.1 thorpej * Short TODO list:
78 1.1 thorpej * (1) Do counters for bad-RX packets.
79 1.9 rafal * (2) Allow multi-segment transmits, instead of copying to a single,
80 1.1 thorpej * contiguous mbuf.
81 1.9 rafal * (3) Verify sq_stop() turns off enough stuff; I was still getting
82 1.1 thorpej * seeq interrupts after sq_stop().
83 1.9 rafal * (4) Fix up printfs in driver (most should only fire ifdef SQ_DEBUG
84 1.1 thorpej * or something similar.
85 1.9 rafal * (5) Implement EDLC modes: especially packet auto-pad and simplex
86 1.1 thorpej * mode.
87 1.9 rafal * (6) Should the driver filter out its own transmissions in non-EDLC
88 1.1 thorpej * mode?
89 1.9 rafal * (7) Multicast support -- multicast filter, address management, ...
90 1.9 rafal * (8) Deal with RB0 (recv buffer overflow) on reception. Will need
91 1.1 thorpej * to figure out if RB0 is read-only as stated in one spot in the
92 1.1 thorpej * HPC spec or read-write (ie, is the 'write a one to clear it')
93 1.1 thorpej * the correct thing?
94 1.1 thorpej */
95 1.1 thorpej
96 1.1 thorpej static int sq_match(struct device *, struct cfdata *, void *);
97 1.1 thorpej static void sq_attach(struct device *, struct device *, void *);
98 1.1 thorpej static int sq_init(struct ifnet *);
99 1.1 thorpej static void sq_start(struct ifnet *);
100 1.1 thorpej static void sq_stop(struct ifnet *, int);
101 1.1 thorpej static void sq_watchdog(struct ifnet *);
102 1.1 thorpej static int sq_ioctl(struct ifnet *, u_long, caddr_t);
103 1.1 thorpej
104 1.3 thorpej static void sq_set_filter(struct sq_softc *);
105 1.1 thorpej static int sq_intr(void *);
106 1.1 thorpej static int sq_rxintr(struct sq_softc *);
107 1.1 thorpej static int sq_txintr(struct sq_softc *);
108 1.1 thorpej static void sq_reset(struct sq_softc *);
109 1.1 thorpej static int sq_add_rxbuf(struct sq_softc *, int);
110 1.1 thorpej static void sq_dump_buffer(u_int32_t addr, u_int32_t len);
111 1.1 thorpej
112 1.1 thorpej static void enaddr_aton(const char*, u_int8_t*);
113 1.1 thorpej
114 1.1 thorpej /* Actions */
115 1.1 thorpej #define SQ_RESET 1
116 1.1 thorpej #define SQ_ADD_TO_DMA 2
117 1.1 thorpej #define SQ_START_DMA 3
118 1.1 thorpej #define SQ_DONE_DMA 4
119 1.1 thorpej #define SQ_RESTART_DMA 5
120 1.1 thorpej #define SQ_TXINTR_ENTER 6
121 1.1 thorpej #define SQ_TXINTR_EXIT 7
122 1.1 thorpej #define SQ_TXINTR_BUSY 8
123 1.1 thorpej
124 1.1 thorpej struct sq_action_trace {
125 1.1 thorpej int action;
126 1.1 thorpej int bufno;
127 1.1 thorpej int status;
128 1.1 thorpej int freebuf;
129 1.1 thorpej };
130 1.1 thorpej
131 1.2 rafal #define SQ_TRACEBUF_SIZE 100
132 1.1 thorpej int sq_trace_idx = 0;
133 1.2 rafal struct sq_action_trace sq_trace[SQ_TRACEBUF_SIZE];
134 1.1 thorpej
135 1.1 thorpej void sq_trace_dump(struct sq_softc* sc);
136 1.1 thorpej
137 1.1 thorpej #define SQ_TRACE(act, buf, stat, free) do { \
138 1.1 thorpej sq_trace[sq_trace_idx].action = (act); \
139 1.1 thorpej sq_trace[sq_trace_idx].bufno = (buf); \
140 1.1 thorpej sq_trace[sq_trace_idx].status = (stat); \
141 1.1 thorpej sq_trace[sq_trace_idx].freebuf = (free); \
142 1.2 rafal if (++sq_trace_idx == SQ_TRACEBUF_SIZE) { \
143 1.7 thorpej memset(&sq_trace, 0, sizeof(sq_trace)); \
144 1.1 thorpej sq_trace_idx = 0; \
145 1.1 thorpej } \
146 1.1 thorpej } while (0)
147 1.1 thorpej
148 1.14 thorpej CFATTACH_DECL(sq, sizeof(struct sq_softc),
149 1.14 thorpej sq_match, sq_attach, NULL, NULL);
150 1.1 thorpej
151 1.16 bouyer #define ETHER_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
152 1.16 bouyer
153 1.1 thorpej static int
154 1.8 thorpej sq_match(struct device *parent, struct cfdata *cf, void *aux)
155 1.1 thorpej {
156 1.8 thorpej struct hpc_attach_args *ha = aux;
157 1.8 thorpej
158 1.12 thorpej if (strcmp(ha->ha_name, cf->cf_name) == 0)
159 1.8 thorpej return (1);
160 1.8 thorpej
161 1.8 thorpej return (0);
162 1.1 thorpej }
163 1.1 thorpej
164 1.1 thorpej static void
165 1.1 thorpej sq_attach(struct device *parent, struct device *self, void *aux)
166 1.1 thorpej {
167 1.1 thorpej int i, err;
168 1.1 thorpej char* macaddr;
169 1.1 thorpej struct sq_softc *sc = (void *)self;
170 1.1 thorpej struct hpc_attach_args *haa = aux;
171 1.10 simonb struct ifnet *ifp = &sc->sc_ethercom.ec_if;
172 1.1 thorpej
173 1.8 thorpej sc->sc_hpct = haa->ha_st;
174 1.8 thorpej if ((err = bus_space_subregion(haa->ha_st, haa->ha_sh,
175 1.10 simonb haa->ha_dmaoff,
176 1.1 thorpej HPC_ENET_REGS_SIZE,
177 1.1 thorpej &sc->sc_hpch)) != 0) {
178 1.1 thorpej printf(": unable to map HPC DMA registers, error = %d\n", err);
179 1.1 thorpej goto fail_0;
180 1.1 thorpej }
181 1.1 thorpej
182 1.8 thorpej sc->sc_regt = haa->ha_st;
183 1.8 thorpej if ((err = bus_space_subregion(haa->ha_st, haa->ha_sh,
184 1.10 simonb haa->ha_devoff,
185 1.1 thorpej HPC_ENET_DEVREGS_SIZE,
186 1.1 thorpej &sc->sc_regh)) != 0) {
187 1.1 thorpej printf(": unable to map Seeq registers, error = %d\n", err);
188 1.1 thorpej goto fail_0;
189 1.1 thorpej }
190 1.1 thorpej
191 1.8 thorpej sc->sc_dmat = haa->ha_dmat;
192 1.1 thorpej
193 1.10 simonb if ((err = bus_dmamem_alloc(sc->sc_dmat, sizeof(struct sq_control),
194 1.10 simonb PAGE_SIZE, PAGE_SIZE, &sc->sc_cdseg,
195 1.1 thorpej 1, &sc->sc_ncdseg, BUS_DMA_NOWAIT)) != 0) {
196 1.1 thorpej printf(": unable to allocate control data, error = %d\n", err);
197 1.1 thorpej goto fail_0;
198 1.1 thorpej }
199 1.1 thorpej
200 1.1 thorpej if ((err = bus_dmamem_map(sc->sc_dmat, &sc->sc_cdseg, sc->sc_ncdseg,
201 1.10 simonb sizeof(struct sq_control),
202 1.10 simonb (caddr_t *)&sc->sc_control,
203 1.1 thorpej BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
204 1.1 thorpej printf(": unable to map control data, error = %d\n", err);
205 1.1 thorpej goto fail_1;
206 1.1 thorpej }
207 1.1 thorpej
208 1.1 thorpej if ((err = bus_dmamap_create(sc->sc_dmat, sizeof(struct sq_control),
209 1.1 thorpej 1, sizeof(struct sq_control), PAGE_SIZE,
210 1.1 thorpej BUS_DMA_NOWAIT, &sc->sc_cdmap)) != 0) {
211 1.1 thorpej printf(": unable to create DMA map for control data, error "
212 1.1 thorpej "= %d\n", err);
213 1.1 thorpej goto fail_2;
214 1.1 thorpej }
215 1.1 thorpej
216 1.1 thorpej if ((err = bus_dmamap_load(sc->sc_dmat, sc->sc_cdmap, sc->sc_control,
217 1.10 simonb sizeof(struct sq_control),
218 1.1 thorpej NULL, BUS_DMA_NOWAIT)) != 0) {
219 1.1 thorpej printf(": unable to load DMA map for control data, error "
220 1.1 thorpej "= %d\n", err);
221 1.1 thorpej goto fail_3;
222 1.1 thorpej }
223 1.1 thorpej
224 1.7 thorpej memset(sc->sc_control, 0, sizeof(struct sq_control));
225 1.1 thorpej
226 1.1 thorpej /* Create transmit buffer DMA maps */
227 1.1 thorpej for (i = 0; i < SQ_NTXDESC; i++) {
228 1.10 simonb if ((err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
229 1.10 simonb 0, BUS_DMA_NOWAIT,
230 1.1 thorpej &sc->sc_txmap[i])) != 0) {
231 1.10 simonb printf(": unable to create tx DMA map %d, error = %d\n",
232 1.1 thorpej i, err);
233 1.1 thorpej goto fail_4;
234 1.1 thorpej }
235 1.1 thorpej }
236 1.1 thorpej
237 1.1 thorpej /* Create transmit buffer DMA maps */
238 1.1 thorpej for (i = 0; i < SQ_NRXDESC; i++) {
239 1.10 simonb if ((err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
240 1.10 simonb 0, BUS_DMA_NOWAIT,
241 1.1 thorpej &sc->sc_rxmap[i])) != 0) {
242 1.10 simonb printf(": unable to create rx DMA map %d, error = %d\n",
243 1.1 thorpej i, err);
244 1.1 thorpej goto fail_5;
245 1.1 thorpej }
246 1.1 thorpej }
247 1.1 thorpej
248 1.1 thorpej /* Pre-allocate the receive buffers. */
249 1.1 thorpej for (i = 0; i < SQ_NRXDESC; i++) {
250 1.1 thorpej if ((err = sq_add_rxbuf(sc, i)) != 0) {
251 1.1 thorpej printf(": unable to allocate or map rx buffer %d\n,"
252 1.1 thorpej " error = %d\n", i, err);
253 1.1 thorpej goto fail_6;
254 1.1 thorpej }
255 1.1 thorpej }
256 1.1 thorpej
257 1.5 thorpej if ((macaddr = ARCBIOS->GetEnvironmentVariable("eaddr")) == NULL) {
258 1.1 thorpej printf(": unable to get MAC address!\n");
259 1.1 thorpej goto fail_6;
260 1.1 thorpej }
261 1.1 thorpej
262 1.11 rafal evcnt_attach_dynamic(&sc->sq_intrcnt, EVCNT_TYPE_INTR, NULL,
263 1.11 rafal self->dv_xname, "intr");
264 1.11 rafal
265 1.8 thorpej if ((cpu_intr_establish(haa->ha_irq, IPL_NET, sq_intr, sc)) == NULL) {
266 1.1 thorpej printf(": unable to establish interrupt!\n");
267 1.1 thorpej goto fail_6;
268 1.1 thorpej }
269 1.1 thorpej
270 1.3 thorpej /* Reset the chip to a known state. */
271 1.3 thorpej sq_reset(sc);
272 1.3 thorpej
273 1.3 thorpej /*
274 1.3 thorpej * Determine if we're an 8003 or 80c03 by setting the first
275 1.3 thorpej * MAC address register to non-zero, and then reading it back.
276 1.3 thorpej * If it's zero, we have an 80c03, because we will have read
277 1.3 thorpej * the TxCollLSB register.
278 1.3 thorpej */
279 1.3 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCOLLS0, 0xa5);
280 1.3 thorpej if (bus_space_read_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCOLLS0) == 0)
281 1.3 thorpej sc->sc_type = SQ_TYPE_80C03;
282 1.3 thorpej else
283 1.3 thorpej sc->sc_type = SQ_TYPE_8003;
284 1.3 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCOLLS0, 0x00);
285 1.1 thorpej
286 1.3 thorpej printf(": SGI Seeq %s\n",
287 1.3 thorpej sc->sc_type == SQ_TYPE_80C03 ? "80c03" : "8003");
288 1.1 thorpej
289 1.1 thorpej enaddr_aton(macaddr, sc->sc_enaddr);
290 1.1 thorpej
291 1.10 simonb printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
292 1.1 thorpej ether_sprintf(sc->sc_enaddr));
293 1.1 thorpej
294 1.7 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
295 1.1 thorpej ifp->if_softc = sc;
296 1.1 thorpej ifp->if_mtu = ETHERMTU;
297 1.1 thorpej ifp->if_init = sq_init;
298 1.1 thorpej ifp->if_stop = sq_stop;
299 1.1 thorpej ifp->if_start = sq_start;
300 1.1 thorpej ifp->if_ioctl = sq_ioctl;
301 1.1 thorpej ifp->if_watchdog = sq_watchdog;
302 1.3 thorpej ifp->if_flags = IFF_BROADCAST | IFF_NOTRAILERS | IFF_MULTICAST;
303 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
304 1.1 thorpej
305 1.1 thorpej if_attach(ifp);
306 1.1 thorpej ether_ifattach(ifp, sc->sc_enaddr);
307 1.1 thorpej
308 1.7 thorpej memset(&sq_trace, 0, sizeof(sq_trace));
309 1.1 thorpej /* Done! */
310 1.1 thorpej return;
311 1.1 thorpej
312 1.1 thorpej /*
313 1.1 thorpej * Free any resources we've allocated during the failed attach
314 1.1 thorpej * attempt. Do this in reverse order and fall through.
315 1.1 thorpej */
316 1.1 thorpej fail_6:
317 1.1 thorpej for (i = 0; i < SQ_NRXDESC; i++) {
318 1.1 thorpej if (sc->sc_rxmbuf[i] != NULL) {
319 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmap[i]);
320 1.1 thorpej m_freem(sc->sc_rxmbuf[i]);
321 1.1 thorpej }
322 1.1 thorpej }
323 1.1 thorpej fail_5:
324 1.1 thorpej for (i = 0; i < SQ_NRXDESC; i++) {
325 1.10 simonb if (sc->sc_rxmap[i] != NULL)
326 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmap[i]);
327 1.1 thorpej }
328 1.1 thorpej fail_4:
329 1.1 thorpej for (i = 0; i < SQ_NTXDESC; i++) {
330 1.1 thorpej if (sc->sc_txmap[i] != NULL)
331 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_txmap[i]);
332 1.1 thorpej }
333 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cdmap);
334 1.1 thorpej fail_3:
335 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cdmap);
336 1.1 thorpej fail_2:
337 1.10 simonb bus_dmamem_unmap(sc->sc_dmat, (caddr_t) sc->sc_control,
338 1.1 thorpej sizeof(struct sq_control));
339 1.1 thorpej fail_1:
340 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_ncdseg);
341 1.1 thorpej fail_0:
342 1.1 thorpej return;
343 1.1 thorpej }
344 1.1 thorpej
345 1.1 thorpej /* Set up data to get the interface up and running. */
346 1.1 thorpej int
347 1.1 thorpej sq_init(struct ifnet *ifp)
348 1.1 thorpej {
349 1.1 thorpej int i;
350 1.1 thorpej u_int32_t reg;
351 1.1 thorpej struct sq_softc *sc = ifp->if_softc;
352 1.1 thorpej
353 1.1 thorpej /* Cancel any in-progress I/O */
354 1.1 thorpej sq_stop(ifp, 0);
355 1.1 thorpej
356 1.1 thorpej sc->sc_nextrx = 0;
357 1.1 thorpej
358 1.1 thorpej sc->sc_nfreetx = SQ_NTXDESC;
359 1.1 thorpej sc->sc_nexttx = sc->sc_prevtx = 0;
360 1.1 thorpej
361 1.1 thorpej SQ_TRACE(SQ_RESET, 0, 0, sc->sc_nfreetx);
362 1.1 thorpej
363 1.1 thorpej /* Set into 8003 mode, bank 0 to program ethernet address */
364 1.1 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCMD, TXCMD_BANK0);
365 1.1 thorpej
366 1.1 thorpej /* Now write the address */
367 1.1 thorpej for (i = 0; i < ETHER_ADDR_LEN; i++)
368 1.3 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, i,
369 1.3 thorpej sc->sc_enaddr[i]);
370 1.3 thorpej
371 1.3 thorpej sc->sc_rxcmd = RXCMD_IE_CRC |
372 1.3 thorpej RXCMD_IE_DRIB |
373 1.3 thorpej RXCMD_IE_SHORT |
374 1.3 thorpej RXCMD_IE_END |
375 1.3 thorpej RXCMD_IE_GOOD;
376 1.3 thorpej
377 1.3 thorpej /*
378 1.3 thorpej * Set the receive filter -- this will add some bits to the
379 1.3 thorpej * prototype RXCMD register. Do this before setting the
380 1.3 thorpej * transmit config register, since we might need to switch
381 1.3 thorpej * banks.
382 1.3 thorpej */
383 1.3 thorpej sq_set_filter(sc);
384 1.1 thorpej
385 1.1 thorpej /* Set up Seeq transmit command register */
386 1.10 simonb bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCMD,
387 1.1 thorpej TXCMD_IE_UFLOW |
388 1.1 thorpej TXCMD_IE_COLL |
389 1.1 thorpej TXCMD_IE_16COLL |
390 1.1 thorpej TXCMD_IE_GOOD);
391 1.1 thorpej
392 1.3 thorpej /* Now write the receive command register. */
393 1.3 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_RXCMD, sc->sc_rxcmd);
394 1.1 thorpej
395 1.1 thorpej /* Set up HPC ethernet DMA config */
396 1.1 thorpej reg = bus_space_read_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_DMACFG);
397 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_DMACFG,
398 1.10 simonb reg | ENETR_DMACFG_FIX_RXDC |
399 1.10 simonb ENETR_DMACFG_FIX_INTR |
400 1.2 rafal ENETR_DMACFG_FIX_EOP);
401 1.1 thorpej
402 1.1 thorpej /* Pass the start of the receive ring to the HPC */
403 1.10 simonb bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_NDBP,
404 1.1 thorpej SQ_CDRXADDR(sc, 0));
405 1.1 thorpej
406 1.1 thorpej /* And turn on the HPC ethernet receive channel */
407 1.10 simonb bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_CTL,
408 1.2 rafal ENETR_CTL_ACTIVE);
409 1.1 thorpej
410 1.10 simonb ifp->if_flags |= IFF_RUNNING;
411 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
412 1.1 thorpej
413 1.1 thorpej return 0;
414 1.1 thorpej }
415 1.1 thorpej
416 1.3 thorpej static void
417 1.3 thorpej sq_set_filter(struct sq_softc *sc)
418 1.3 thorpej {
419 1.3 thorpej struct ethercom *ec = &sc->sc_ethercom;
420 1.3 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
421 1.3 thorpej struct ether_multi *enm;
422 1.3 thorpej struct ether_multistep step;
423 1.3 thorpej
424 1.3 thorpej /*
425 1.3 thorpej * Check for promiscuous mode. Also implies
426 1.3 thorpej * all-multicast.
427 1.3 thorpej */
428 1.3 thorpej if (ifp->if_flags & IFF_PROMISC) {
429 1.3 thorpej sc->sc_rxcmd |= RXCMD_REC_ALL;
430 1.3 thorpej ifp->if_flags |= IFF_ALLMULTI;
431 1.3 thorpej return;
432 1.3 thorpej }
433 1.3 thorpej
434 1.3 thorpej /*
435 1.3 thorpej * The 8003 has no hash table. If we have any multicast
436 1.3 thorpej * addresses on the list, enable reception of all multicast
437 1.3 thorpej * frames.
438 1.3 thorpej *
439 1.3 thorpej * XXX The 80c03 has a hash table. We should use it.
440 1.3 thorpej */
441 1.3 thorpej
442 1.3 thorpej ETHER_FIRST_MULTI(step, ec, enm);
443 1.3 thorpej
444 1.3 thorpej if (enm == NULL) {
445 1.11 rafal sc->sc_rxcmd &= ~RXCMD_REC_MASK;
446 1.3 thorpej sc->sc_rxcmd |= RXCMD_REC_BROAD;
447 1.11 rafal
448 1.11 rafal ifp->if_flags &= ~IFF_ALLMULTI;
449 1.3 thorpej return;
450 1.3 thorpej }
451 1.3 thorpej
452 1.3 thorpej sc->sc_rxcmd |= RXCMD_REC_MULTI;
453 1.3 thorpej ifp->if_flags |= IFF_ALLMULTI;
454 1.3 thorpej }
455 1.3 thorpej
456 1.1 thorpej int
457 1.1 thorpej sq_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
458 1.1 thorpej {
459 1.1 thorpej int s, error = 0;
460 1.1 thorpej
461 1.1 thorpej s = splnet();
462 1.1 thorpej
463 1.1 thorpej error = ether_ioctl(ifp, cmd, data);
464 1.1 thorpej if (error == ENETRESET) {
465 1.1 thorpej /*
466 1.1 thorpej * Multicast list has changed; set the hardware filter
467 1.1 thorpej * accordingly.
468 1.1 thorpej */
469 1.6 thorpej error = sq_init(ifp);
470 1.1 thorpej }
471 1.1 thorpej
472 1.1 thorpej splx(s);
473 1.1 thorpej return (error);
474 1.1 thorpej }
475 1.1 thorpej
476 1.1 thorpej void
477 1.1 thorpej sq_start(struct ifnet *ifp)
478 1.1 thorpej {
479 1.1 thorpej struct sq_softc *sc = ifp->if_softc;
480 1.1 thorpej u_int32_t status;
481 1.1 thorpej struct mbuf *m0, *m;
482 1.1 thorpej bus_dmamap_t dmamap;
483 1.1 thorpej int err, totlen, nexttx, firsttx, lasttx, ofree, seg;
484 1.1 thorpej
485 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
486 1.1 thorpej return;
487 1.1 thorpej
488 1.1 thorpej /*
489 1.1 thorpej * Remember the previous number of free descriptors and
490 1.1 thorpej * the first descriptor we'll use.
491 1.1 thorpej */
492 1.1 thorpej ofree = sc->sc_nfreetx;
493 1.1 thorpej firsttx = sc->sc_nexttx;
494 1.1 thorpej
495 1.1 thorpej /*
496 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
497 1.1 thorpej * until we drain the queue, or use up all available transmit
498 1.1 thorpej * descriptors.
499 1.1 thorpej */
500 1.1 thorpej while (sc->sc_nfreetx != 0) {
501 1.1 thorpej /*
502 1.1 thorpej * Grab a packet off the queue.
503 1.1 thorpej */
504 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
505 1.1 thorpej if (m0 == NULL)
506 1.1 thorpej break;
507 1.1 thorpej m = NULL;
508 1.1 thorpej
509 1.1 thorpej dmamap = sc->sc_txmap[sc->sc_nexttx];
510 1.1 thorpej
511 1.1 thorpej /*
512 1.1 thorpej * Load the DMA map. If this fails, the packet either
513 1.1 thorpej * didn't fit in the alloted number of segments, or we were
514 1.1 thorpej * short on resources. In this case, we'll copy and try
515 1.1 thorpej * again.
516 1.16 bouyer * Also copy it if we need to pad, so that we are sure there
517 1.16 bouyer * is room for the pad buffer.
518 1.16 bouyer * XXX the right way of doing this is to use a static buffer
519 1.16 bouyer * for padding and adding it to the transmit descriptor (see
520 1.16 bouyer * sys/dev/pci/if_tl.c for example). We can't do this here yet
521 1.16 bouyer * because we can't send packets with more than one fragment.
522 1.1 thorpej */
523 1.16 bouyer if (m0->m_pkthdr.len < ETHER_PAD_LEN ||
524 1.16 bouyer bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
525 1.1 thorpej BUS_DMA_NOWAIT) != 0) {
526 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
527 1.1 thorpej if (m == NULL) {
528 1.1 thorpej printf("%s: unable to allocate Tx mbuf\n",
529 1.1 thorpej sc->sc_dev.dv_xname);
530 1.1 thorpej break;
531 1.1 thorpej }
532 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
533 1.1 thorpej MCLGET(m, M_DONTWAIT);
534 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
535 1.1 thorpej printf("%s: unable to allocate Tx "
536 1.1 thorpej "cluster\n", sc->sc_dev.dv_xname);
537 1.1 thorpej m_freem(m);
538 1.1 thorpej break;
539 1.1 thorpej }
540 1.1 thorpej }
541 1.1 thorpej
542 1.1 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
543 1.16 bouyer if (m0->m_pkthdr.len < ETHER_PAD_LEN) {
544 1.16 bouyer memset(mtod(m, char *) + m0->m_pkthdr.len, 0,
545 1.16 bouyer ETHER_PAD_LEN - m0->m_pkthdr.len);
546 1.16 bouyer m->m_pkthdr.len = m->m_len = ETHER_PAD_LEN;
547 1.16 bouyer } else
548 1.16 bouyer m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
549 1.1 thorpej
550 1.10 simonb if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
551 1.1 thorpej m, BUS_DMA_NOWAIT)) != 0) {
552 1.1 thorpej printf("%s: unable to load Tx buffer, "
553 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, err);
554 1.1 thorpej break;
555 1.1 thorpej }
556 1.1 thorpej }
557 1.1 thorpej
558 1.1 thorpej /*
559 1.1 thorpej * Ensure we have enough descriptors free to describe
560 1.1 thorpej * the packet.
561 1.1 thorpej */
562 1.1 thorpej if (dmamap->dm_nsegs > sc->sc_nfreetx) {
563 1.1 thorpej /*
564 1.1 thorpej * Not enough free descriptors to transmit this
565 1.1 thorpej * packet. We haven't committed to anything yet,
566 1.1 thorpej * so just unload the DMA map, put the packet
567 1.1 thorpej * back on the queue, and punt. Notify the upper
568 1.1 thorpej * layer that there are no more slots left.
569 1.1 thorpej *
570 1.1 thorpej * XXX We could allocate an mbuf and copy, but
571 1.1 thorpej * XXX it is worth it?
572 1.1 thorpej */
573 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
574 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
575 1.1 thorpej if (m != NULL)
576 1.1 thorpej m_freem(m);
577 1.1 thorpej break;
578 1.1 thorpej }
579 1.1 thorpej
580 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
581 1.16 bouyer #if NBPFILTER > 0
582 1.16 bouyer /*
583 1.16 bouyer * Pass the packet to any BPF listeners.
584 1.16 bouyer */
585 1.16 bouyer if (ifp->if_bpf)
586 1.16 bouyer bpf_mtap(ifp->if_bpf, m0);
587 1.16 bouyer #endif /* NBPFILTER > 0 */
588 1.1 thorpej if (m != NULL) {
589 1.1 thorpej m_freem(m0);
590 1.1 thorpej m0 = m;
591 1.1 thorpej }
592 1.1 thorpej
593 1.1 thorpej /*
594 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
595 1.1 thorpej */
596 1.1 thorpej
597 1.1 thorpej /* Sync the DMA map. */
598 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
599 1.1 thorpej BUS_DMASYNC_PREWRITE);
600 1.1 thorpej
601 1.1 thorpej /*
602 1.1 thorpej * Initialize the transmit descriptors.
603 1.1 thorpej */
604 1.1 thorpej for (nexttx = sc->sc_nexttx, seg = 0, totlen = 0;
605 1.1 thorpej seg < dmamap->dm_nsegs;
606 1.1 thorpej seg++, nexttx = SQ_NEXTTX(nexttx)) {
607 1.10 simonb sc->sc_txdesc[nexttx].hdd_bufptr =
608 1.1 thorpej dmamap->dm_segs[seg].ds_addr;
609 1.10 simonb sc->sc_txdesc[nexttx].hdd_ctl =
610 1.1 thorpej dmamap->dm_segs[seg].ds_len;
611 1.10 simonb sc->sc_txdesc[nexttx].hdd_descptr=
612 1.1 thorpej SQ_CDTXADDR(sc, SQ_NEXTTX(nexttx));
613 1.10 simonb lasttx = nexttx;
614 1.1 thorpej totlen += dmamap->dm_segs[seg].ds_len;
615 1.1 thorpej }
616 1.1 thorpej
617 1.1 thorpej /* Last descriptor gets end-of-packet */
618 1.1 thorpej sc->sc_txdesc[lasttx].hdd_ctl |= HDD_CTL_EOPACKET;
619 1.1 thorpej
620 1.1 thorpej #if 0
621 1.10 simonb printf("%s: transmit %d-%d, len %d\n", sc->sc_dev.dv_xname,
622 1.1 thorpej sc->sc_nexttx, lasttx,
623 1.1 thorpej totlen);
624 1.1 thorpej #endif
625 1.1 thorpej
626 1.1 thorpej if (ifp->if_flags & IFF_DEBUG) {
627 1.1 thorpej printf(" transmit chain:\n");
628 1.1 thorpej for (seg = sc->sc_nexttx;; seg = SQ_NEXTTX(seg)) {
629 1.1 thorpej printf(" descriptor %d:\n", seg);
630 1.1 thorpej printf(" hdd_bufptr: 0x%08x\n",
631 1.1 thorpej sc->sc_txdesc[seg].hdd_bufptr);
632 1.1 thorpej printf(" hdd_ctl: 0x%08x\n",
633 1.1 thorpej sc->sc_txdesc[seg].hdd_ctl);
634 1.1 thorpej printf(" hdd_descptr: 0x%08x\n",
635 1.1 thorpej sc->sc_txdesc[seg].hdd_descptr);
636 1.1 thorpej
637 1.1 thorpej if (seg == lasttx)
638 1.1 thorpej break;
639 1.1 thorpej }
640 1.1 thorpej }
641 1.1 thorpej
642 1.1 thorpej /* Sync the descriptors we're using. */
643 1.1 thorpej SQ_CDTXSYNC(sc, sc->sc_nexttx, dmamap->dm_nsegs,
644 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
645 1.1 thorpej
646 1.1 thorpej /* Store a pointer to the packet so we can free it later */
647 1.1 thorpej sc->sc_txmbuf[sc->sc_nexttx] = m0;
648 1.1 thorpej
649 1.1 thorpej /* Advance the tx pointer. */
650 1.1 thorpej sc->sc_nfreetx -= dmamap->dm_nsegs;
651 1.1 thorpej sc->sc_nexttx = nexttx;
652 1.1 thorpej
653 1.1 thorpej }
654 1.1 thorpej
655 1.1 thorpej /* All transmit descriptors used up, let upper layers know */
656 1.1 thorpej if (sc->sc_nfreetx == 0)
657 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
658 1.1 thorpej
659 1.1 thorpej if (sc->sc_nfreetx != ofree) {
660 1.1 thorpej #if 0
661 1.10 simonb printf("%s: %d packets enqueued, first %d, INTR on %d\n",
662 1.1 thorpej sc->sc_dev.dv_xname, lasttx - firsttx + 1,
663 1.1 thorpej firsttx, lasttx);
664 1.1 thorpej #endif
665 1.1 thorpej
666 1.1 thorpej /*
667 1.1 thorpej * Cause a transmit interrupt to happen on the
668 1.1 thorpej * last packet we enqueued, mark it as the last
669 1.1 thorpej * descriptor.
670 1.1 thorpej */
671 1.10 simonb sc->sc_txdesc[lasttx].hdd_ctl |= (HDD_CTL_INTR |
672 1.1 thorpej HDD_CTL_EOCHAIN);
673 1.10 simonb SQ_CDTXSYNC(sc, lasttx, 1,
674 1.1 thorpej BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
675 1.1 thorpej
676 1.10 simonb /*
677 1.1 thorpej * There is a potential race condition here if the HPC
678 1.10 simonb * DMA channel is active and we try and either update
679 1.10 simonb * the 'next descriptor' pointer in the HPC PIO space
680 1.1 thorpej * or the 'next descriptor' pointer in a previous desc-
681 1.1 thorpej * riptor.
682 1.1 thorpej *
683 1.10 simonb * To avoid this, if the channel is active, we rely on
684 1.1 thorpej * the transmit interrupt routine noticing that there
685 1.10 simonb * are more packets to send and restarting the HPC DMA
686 1.1 thorpej * engine, rather than mucking with the DMA state here.
687 1.1 thorpej */
688 1.10 simonb status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
689 1.1 thorpej HPC_ENETX_CTL);
690 1.1 thorpej
691 1.2 rafal if ((status & ENETX_CTL_ACTIVE) != 0) {
692 1.6 thorpej SQ_TRACE(SQ_ADD_TO_DMA, firsttx, status,
693 1.6 thorpej sc->sc_nfreetx);
694 1.6 thorpej sc->sc_txdesc[SQ_PREVTX(firsttx)].hdd_ctl &=
695 1.6 thorpej ~HDD_CTL_EOCHAIN;
696 1.6 thorpej SQ_CDTXSYNC(sc, SQ_PREVTX(firsttx), 1,
697 1.6 thorpej BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
698 1.1 thorpej } else {
699 1.6 thorpej SQ_TRACE(SQ_START_DMA, firsttx, status, sc->sc_nfreetx);
700 1.1 thorpej
701 1.6 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
702 1.6 thorpej HPC_ENETX_NDBP, SQ_CDTXADDR(sc, firsttx));
703 1.1 thorpej
704 1.6 thorpej /* Kick DMA channel into life */
705 1.6 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
706 1.6 thorpej HPC_ENETX_CTL, ENETX_CTL_ACTIVE);
707 1.2 rafal }
708 1.1 thorpej
709 1.6 thorpej /* Set a watchdog timer in case the chip flakes out. */
710 1.6 thorpej ifp->if_timer = 5;
711 1.6 thorpej }
712 1.1 thorpej }
713 1.1 thorpej
714 1.1 thorpej void
715 1.1 thorpej sq_stop(struct ifnet *ifp, int disable)
716 1.1 thorpej {
717 1.1 thorpej int i;
718 1.1 thorpej struct sq_softc *sc = ifp->if_softc;
719 1.1 thorpej
720 1.1 thorpej for (i =0; i < SQ_NTXDESC; i++) {
721 1.1 thorpej if (sc->sc_txmbuf[i] != NULL) {
722 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_txmap[i]);
723 1.1 thorpej m_freem(sc->sc_txmbuf[i]);
724 1.1 thorpej sc->sc_txmbuf[i] = NULL;
725 1.1 thorpej }
726 1.1 thorpej }
727 1.1 thorpej
728 1.1 thorpej /* Clear Seeq transmit/receive command registers */
729 1.1 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCMD, 0);
730 1.10 simonb bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_RXCMD, 0);
731 1.1 thorpej
732 1.1 thorpej sq_reset(sc);
733 1.1 thorpej
734 1.10 simonb ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
735 1.1 thorpej ifp->if_timer = 0;
736 1.1 thorpej }
737 1.1 thorpej
738 1.1 thorpej /* Device timeout/watchdog routine. */
739 1.1 thorpej void
740 1.1 thorpej sq_watchdog(struct ifnet *ifp)
741 1.1 thorpej {
742 1.1 thorpej u_int32_t status;
743 1.1 thorpej struct sq_softc *sc = ifp->if_softc;
744 1.1 thorpej
745 1.1 thorpej status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETX_CTL);
746 1.1 thorpej log(LOG_ERR, "%s: device timeout (prev %d, next %d, free %d, "
747 1.10 simonb "status %08x)\n", sc->sc_dev.dv_xname, sc->sc_prevtx,
748 1.1 thorpej sc->sc_nexttx, sc->sc_nfreetx, status);
749 1.1 thorpej
750 1.1 thorpej sq_trace_dump(sc);
751 1.1 thorpej
752 1.7 thorpej memset(&sq_trace, 0, sizeof(sq_trace));
753 1.1 thorpej sq_trace_idx = 0;
754 1.1 thorpej
755 1.1 thorpej ++ifp->if_oerrors;
756 1.1 thorpej
757 1.1 thorpej sq_init(ifp);
758 1.1 thorpej }
759 1.1 thorpej
760 1.1 thorpej void sq_trace_dump(struct sq_softc* sc)
761 1.1 thorpej {
762 1.1 thorpej int i;
763 1.1 thorpej
764 1.1 thorpej for(i = 0; i < sq_trace_idx; i++) {
765 1.10 simonb printf("%s: [%d] action %d, buf %d, free %d, status %08x\n",
766 1.1 thorpej sc->sc_dev.dv_xname, i, sq_trace[i].action,
767 1.10 simonb sq_trace[i].bufno, sq_trace[i].freebuf,
768 1.1 thorpej sq_trace[i].status);
769 1.1 thorpej }
770 1.1 thorpej }
771 1.1 thorpej
772 1.1 thorpej static int
773 1.1 thorpej sq_intr(void * arg)
774 1.1 thorpej {
775 1.1 thorpej struct sq_softc *sc = arg;
776 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
777 1.1 thorpej int handled = 0;
778 1.1 thorpej u_int32_t stat;
779 1.1 thorpej
780 1.10 simonb stat = bus_space_read_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_RESET);
781 1.1 thorpej
782 1.1 thorpej if ((stat & 2) == 0) {
783 1.1 thorpej printf("%s: Unexpected interrupt!\n", sc->sc_dev.dv_xname);
784 1.1 thorpej return 0;
785 1.1 thorpej }
786 1.1 thorpej
787 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_RESET, 2);
788 1.1 thorpej
789 1.1 thorpej /*
790 1.1 thorpej * If the interface isn't running, the interrupt couldn't
791 1.1 thorpej * possibly have come from us.
792 1.1 thorpej */
793 1.1 thorpej if ((ifp->if_flags & IFF_RUNNING) == 0)
794 1.1 thorpej return 0;
795 1.11 rafal
796 1.11 rafal sc->sq_intrcnt.ev_count++;
797 1.1 thorpej
798 1.1 thorpej /* Always check for received packets */
799 1.1 thorpej if (sq_rxintr(sc) != 0)
800 1.1 thorpej handled++;
801 1.1 thorpej
802 1.1 thorpej /* Only handle transmit interrupts if we actually sent something */
803 1.1 thorpej if (sc->sc_nfreetx < SQ_NTXDESC) {
804 1.1 thorpej sq_txintr(sc);
805 1.1 thorpej handled++;
806 1.1 thorpej }
807 1.1 thorpej
808 1.1 thorpej #if NRND > 0
809 1.1 thorpej if (handled)
810 1.3 thorpej rnd_add_uint32(&sc->rnd_source, stat);
811 1.1 thorpej #endif
812 1.1 thorpej return (handled);
813 1.1 thorpej }
814 1.1 thorpej
815 1.1 thorpej static int
816 1.1 thorpej sq_rxintr(struct sq_softc *sc)
817 1.1 thorpej {
818 1.1 thorpej int count = 0;
819 1.1 thorpej struct mbuf* m;
820 1.1 thorpej int i, framelen;
821 1.1 thorpej u_int8_t pktstat;
822 1.1 thorpej u_int32_t status;
823 1.1 thorpej int new_end, orig_end;
824 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
825 1.1 thorpej
826 1.1 thorpej for(i = sc->sc_nextrx;; i = SQ_NEXTRX(i)) {
827 1.10 simonb SQ_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
828 1.1 thorpej
829 1.10 simonb /* If this is a CPU-owned buffer, we're at the end of the list */
830 1.10 simonb if (sc->sc_rxdesc[i].hdd_ctl & HDD_CTL_OWN) {
831 1.2 rafal #if 0
832 1.10 simonb u_int32_t reg;
833 1.1 thorpej
834 1.10 simonb reg = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
835 1.10 simonb HPC_ENETR_CTL);
836 1.10 simonb printf("%s: rxintr: done at %d (ctl %08x)\n",
837 1.10 simonb sc->sc_dev.dv_xname, i, reg);
838 1.1 thorpej #endif
839 1.10 simonb break;
840 1.10 simonb }
841 1.1 thorpej
842 1.10 simonb count++;
843 1.1 thorpej
844 1.10 simonb m = sc->sc_rxmbuf[i];
845 1.10 simonb framelen = m->m_ext.ext_size -
846 1.10 simonb HDD_CTL_BYTECNT(sc->sc_rxdesc[i].hdd_ctl) - 3;
847 1.1 thorpej
848 1.10 simonb /* Now sync the actual packet data */
849 1.10 simonb bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
850 1.10 simonb sc->sc_rxmap[i]->dm_mapsize, BUS_DMASYNC_POSTREAD);
851 1.1 thorpej
852 1.10 simonb pktstat = *((u_int8_t*)m->m_data + framelen + 2);
853 1.1 thorpej
854 1.10 simonb if ((pktstat & RXSTAT_GOOD) == 0) {
855 1.10 simonb ifp->if_ierrors++;
856 1.2 rafal
857 1.10 simonb if (pktstat & RXSTAT_OFLOW)
858 1.10 simonb printf("%s: receive FIFO overflow\n",
859 1.10 simonb sc->sc_dev.dv_xname);
860 1.1 thorpej
861 1.10 simonb bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
862 1.10 simonb sc->sc_rxmap[i]->dm_mapsize,
863 1.10 simonb BUS_DMASYNC_PREREAD);
864 1.10 simonb SQ_INIT_RXDESC(sc, i);
865 1.10 simonb continue;
866 1.10 simonb }
867 1.1 thorpej
868 1.10 simonb if (sq_add_rxbuf(sc, i) != 0) {
869 1.10 simonb ifp->if_ierrors++;
870 1.10 simonb bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
871 1.10 simonb sc->sc_rxmap[i]->dm_mapsize,
872 1.10 simonb BUS_DMASYNC_PREREAD);
873 1.10 simonb SQ_INIT_RXDESC(sc, i);
874 1.10 simonb continue;
875 1.10 simonb }
876 1.1 thorpej
877 1.1 thorpej
878 1.10 simonb m->m_data += 2;
879 1.10 simonb m->m_pkthdr.rcvif = ifp;
880 1.10 simonb m->m_pkthdr.len = m->m_len = framelen;
881 1.1 thorpej
882 1.10 simonb ifp->if_ipackets++;
883 1.1 thorpej
884 1.1 thorpej #if 0
885 1.10 simonb printf("%s: sq_rxintr: buf %d len %d\n", sc->sc_dev.dv_xname,
886 1.10 simonb i, framelen);
887 1.1 thorpej #endif
888 1.1 thorpej
889 1.1 thorpej #if NBPFILTER > 0
890 1.10 simonb if (ifp->if_bpf)
891 1.10 simonb bpf_mtap(ifp->if_bpf, m);
892 1.1 thorpej #endif
893 1.10 simonb (*ifp->if_input)(ifp, m);
894 1.1 thorpej }
895 1.1 thorpej
896 1.1 thorpej
897 1.1 thorpej /* If anything happened, move ring start/end pointers to new spot */
898 1.1 thorpej if (i != sc->sc_nextrx) {
899 1.10 simonb new_end = SQ_PREVRX(i);
900 1.10 simonb sc->sc_rxdesc[new_end].hdd_ctl |= HDD_CTL_EOCHAIN;
901 1.10 simonb SQ_CDRXSYNC(sc, new_end, BUS_DMASYNC_PREREAD |
902 1.10 simonb BUS_DMASYNC_PREWRITE);
903 1.1 thorpej
904 1.10 simonb orig_end = SQ_PREVRX(sc->sc_nextrx);
905 1.10 simonb sc->sc_rxdesc[orig_end].hdd_ctl &= ~HDD_CTL_EOCHAIN;
906 1.10 simonb SQ_CDRXSYNC(sc, orig_end, BUS_DMASYNC_PREREAD |
907 1.10 simonb BUS_DMASYNC_PREWRITE);
908 1.1 thorpej
909 1.10 simonb sc->sc_nextrx = i;
910 1.1 thorpej }
911 1.1 thorpej
912 1.10 simonb status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_CTL);
913 1.1 thorpej
914 1.1 thorpej /* If receive channel is stopped, restart it... */
915 1.2 rafal if ((status & ENETR_CTL_ACTIVE) == 0) {
916 1.10 simonb /* Pass the start of the receive ring to the HPC */
917 1.10 simonb bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
918 1.10 simonb HPC_ENETR_NDBP, SQ_CDRXADDR(sc, sc->sc_nextrx));
919 1.10 simonb
920 1.10 simonb /* And turn on the HPC ethernet receive channel */
921 1.10 simonb bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_CTL,
922 1.10 simonb ENETR_CTL_ACTIVE);
923 1.1 thorpej }
924 1.1 thorpej
925 1.1 thorpej return count;
926 1.1 thorpej }
927 1.1 thorpej
928 1.1 thorpej static int
929 1.1 thorpej sq_txintr(struct sq_softc *sc)
930 1.1 thorpej {
931 1.1 thorpej int i;
932 1.1 thorpej u_int32_t status;
933 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
934 1.1 thorpej
935 1.1 thorpej status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETX_CTL);
936 1.1 thorpej
937 1.1 thorpej SQ_TRACE(SQ_TXINTR_ENTER, sc->sc_prevtx, status, sc->sc_nfreetx);
938 1.1 thorpej
939 1.2 rafal if ((status & (ENETX_CTL_ACTIVE | TXSTAT_GOOD)) == 0) {
940 1.10 simonb if (status & TXSTAT_COLL)
941 1.10 simonb ifp->if_collisions++;
942 1.1 thorpej
943 1.1 thorpej if (status & TXSTAT_UFLOW) {
944 1.10 simonb printf("%s: transmit underflow\n", sc->sc_dev.dv_xname);
945 1.10 simonb ifp->if_oerrors++;
946 1.1 thorpej }
947 1.1 thorpej
948 1.1 thorpej if (status & TXSTAT_16COLL) {
949 1.10 simonb printf("%s: max collisions reached\n", sc->sc_dev.dv_xname);
950 1.10 simonb ifp->if_oerrors++;
951 1.10 simonb ifp->if_collisions += 16;
952 1.1 thorpej }
953 1.1 thorpej }
954 1.1 thorpej
955 1.1 thorpej i = sc->sc_prevtx;
956 1.1 thorpej while (sc->sc_nfreetx < SQ_NTXDESC) {
957 1.10 simonb /*
958 1.10 simonb * Check status first so we don't end up with a case of
959 1.2 rafal * the buffer not being finished while the DMA channel
960 1.2 rafal * has gone idle.
961 1.2 rafal */
962 1.10 simonb status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
963 1.2 rafal HPC_ENETX_CTL);
964 1.2 rafal
965 1.1 thorpej SQ_CDTXSYNC(sc, i, sc->sc_txmap[i]->dm_nsegs,
966 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
967 1.1 thorpej
968 1.1 thorpej /* If not yet transmitted, try and start DMA engine again */
969 1.1 thorpej if ((sc->sc_txdesc[i].hdd_ctl & HDD_CTL_XMITDONE) == 0) {
970 1.10 simonb if ((status & ENETX_CTL_ACTIVE) == 0) {
971 1.10 simonb SQ_TRACE(SQ_RESTART_DMA, i, status,
972 1.10 simonb sc->sc_nfreetx);
973 1.1 thorpej
974 1.10 simonb bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
975 1.1 thorpej HPC_ENETX_NDBP, SQ_CDTXADDR(sc, i));
976 1.1 thorpej
977 1.10 simonb /* Kick DMA channel into life */
978 1.10 simonb bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
979 1.2 rafal HPC_ENETX_CTL, ENETX_CTL_ACTIVE);
980 1.1 thorpej
981 1.10 simonb /*
982 1.10 simonb * Set a watchdog timer in case the chip
983 1.10 simonb * flakes out.
984 1.10 simonb */
985 1.10 simonb ifp->if_timer = 5;
986 1.10 simonb } else {
987 1.10 simonb SQ_TRACE(SQ_TXINTR_BUSY, i, status,
988 1.10 simonb sc->sc_nfreetx);
989 1.10 simonb }
990 1.10 simonb break;
991 1.1 thorpej }
992 1.1 thorpej
993 1.1 thorpej /* Sync the packet data, unload DMA map, free mbuf */
994 1.10 simonb bus_dmamap_sync(sc->sc_dmat, sc->sc_txmap[i], 0,
995 1.10 simonb sc->sc_txmap[i]->dm_mapsize,
996 1.1 thorpej BUS_DMASYNC_POSTWRITE);
997 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_txmap[i]);
998 1.1 thorpej m_freem(sc->sc_txmbuf[i]);
999 1.1 thorpej sc->sc_txmbuf[i] = NULL;
1000 1.1 thorpej
1001 1.1 thorpej ifp->if_opackets++;
1002 1.1 thorpej sc->sc_nfreetx++;
1003 1.1 thorpej
1004 1.1 thorpej SQ_TRACE(SQ_DONE_DMA, i, status, sc->sc_nfreetx);
1005 1.1 thorpej i = SQ_NEXTTX(i);
1006 1.1 thorpej }
1007 1.1 thorpej
1008 1.1 thorpej /* prevtx now points to next xmit packet not yet finished */
1009 1.1 thorpej sc->sc_prevtx = i;
1010 1.1 thorpej
1011 1.1 thorpej /* If we have buffers free, let upper layers know */
1012 1.1 thorpej if (sc->sc_nfreetx > 0)
1013 1.10 simonb ifp->if_flags &= ~IFF_OACTIVE;
1014 1.1 thorpej
1015 1.1 thorpej /* If all packets have left the coop, cancel watchdog */
1016 1.1 thorpej if (sc->sc_nfreetx == SQ_NTXDESC)
1017 1.10 simonb ifp->if_timer = 0;
1018 1.1 thorpej
1019 1.1 thorpej SQ_TRACE(SQ_TXINTR_EXIT, sc->sc_prevtx, status, sc->sc_nfreetx);
1020 1.10 simonb sq_start(ifp);
1021 1.1 thorpej
1022 1.1 thorpej return 1;
1023 1.1 thorpej }
1024 1.1 thorpej
1025 1.1 thorpej
1026 1.10 simonb void
1027 1.1 thorpej sq_reset(struct sq_softc *sc)
1028 1.1 thorpej {
1029 1.1 thorpej /* Stop HPC dma channels */
1030 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_CTL, 0);
1031 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETX_CTL, 0);
1032 1.1 thorpej
1033 1.10 simonb bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_RESET, 3);
1034 1.10 simonb delay(20);
1035 1.10 simonb bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_RESET, 0);
1036 1.1 thorpej }
1037 1.1 thorpej
1038 1.10 simonb /* sq_add_rxbuf: Add a receive buffer to the indicated descriptor. */
1039 1.1 thorpej int
1040 1.1 thorpej sq_add_rxbuf(struct sq_softc *sc, int idx)
1041 1.1 thorpej {
1042 1.1 thorpej int err;
1043 1.1 thorpej struct mbuf *m;
1044 1.1 thorpej
1045 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1046 1.1 thorpej if (m == NULL)
1047 1.1 thorpej return (ENOBUFS);
1048 1.1 thorpej
1049 1.1 thorpej MCLGET(m, M_DONTWAIT);
1050 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
1051 1.1 thorpej m_freem(m);
1052 1.1 thorpej return (ENOBUFS);
1053 1.1 thorpej }
1054 1.1 thorpej
1055 1.1 thorpej if (sc->sc_rxmbuf[idx] != NULL)
1056 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmap[idx]);
1057 1.1 thorpej
1058 1.1 thorpej sc->sc_rxmbuf[idx] = m;
1059 1.1 thorpej
1060 1.10 simonb if ((err = bus_dmamap_load(sc->sc_dmat, sc->sc_rxmap[idx],
1061 1.10 simonb m->m_ext.ext_buf, m->m_ext.ext_size,
1062 1.1 thorpej NULL, BUS_DMA_NOWAIT)) != 0) {
1063 1.1 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
1064 1.1 thorpej sc->sc_dev.dv_xname, idx, err);
1065 1.1 thorpej panic("sq_add_rxbuf"); /* XXX */
1066 1.1 thorpej }
1067 1.1 thorpej
1068 1.10 simonb bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[idx], 0,
1069 1.1 thorpej sc->sc_rxmap[idx]->dm_mapsize, BUS_DMASYNC_PREREAD);
1070 1.1 thorpej
1071 1.1 thorpej SQ_INIT_RXDESC(sc, idx);
1072 1.1 thorpej
1073 1.1 thorpej return 0;
1074 1.1 thorpej }
1075 1.1 thorpej
1076 1.10 simonb void
1077 1.1 thorpej sq_dump_buffer(u_int32_t addr, u_int32_t len)
1078 1.1 thorpej {
1079 1.15 thorpej u_int i;
1080 1.1 thorpej u_char* physaddr = (char*) MIPS_PHYS_TO_KSEG1((caddr_t)addr);
1081 1.1 thorpej
1082 1.10 simonb if (len == 0)
1083 1.1 thorpej return;
1084 1.1 thorpej
1085 1.1 thorpej printf("%p: ", physaddr);
1086 1.1 thorpej
1087 1.1 thorpej for(i = 0; i < len; i++) {
1088 1.1 thorpej printf("%02x ", *(physaddr + i) & 0xff);
1089 1.1 thorpej if ((i % 16) == 15 && i != len - 1)
1090 1.1 thorpej printf("\n%p: ", physaddr + i);
1091 1.1 thorpej }
1092 1.1 thorpej
1093 1.1 thorpej printf("\n");
1094 1.1 thorpej }
1095 1.1 thorpej
1096 1.1 thorpej
1097 1.10 simonb void
1098 1.1 thorpej enaddr_aton(const char* str, u_int8_t* eaddr)
1099 1.1 thorpej {
1100 1.1 thorpej int i;
1101 1.1 thorpej char c;
1102 1.1 thorpej
1103 1.1 thorpej for(i = 0; i < ETHER_ADDR_LEN; i++) {
1104 1.1 thorpej if (*str == ':')
1105 1.1 thorpej str++;
1106 1.1 thorpej
1107 1.1 thorpej c = *str++;
1108 1.1 thorpej if (isdigit(c)) {
1109 1.1 thorpej eaddr[i] = (c - '0');
1110 1.1 thorpej } else if (isxdigit(c)) {
1111 1.1 thorpej eaddr[i] = (toupper(c) + 10 - 'A');
1112 1.1 thorpej }
1113 1.1 thorpej
1114 1.1 thorpej c = *str++;
1115 1.1 thorpej if (isdigit(c)) {
1116 1.1 thorpej eaddr[i] = (eaddr[i] << 4) | (c - '0');
1117 1.1 thorpej } else if (isxdigit(c)) {
1118 1.1 thorpej eaddr[i] = (eaddr[i] << 4) | (toupper(c) + 10 - 'A');
1119 1.1 thorpej }
1120 1.1 thorpej }
1121 1.1 thorpej }
1122