Home | History | Annotate | Line # | Download | only in hpc
if_sq.c revision 1.16.2.5
      1  1.16.2.5    skrll /*	$NetBSD: if_sq.c,v 1.16.2.5 2005/01/17 19:30:19 skrll Exp $	*/
      2       1.1  thorpej 
      3       1.1  thorpej /*
      4       1.1  thorpej  * Copyright (c) 2001 Rafal K. Boni
      5       1.1  thorpej  * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
      6       1.1  thorpej  * All rights reserved.
      7       1.1  thorpej  *
      8      1.10   simonb  * Portions of this code are derived from software contributed to The
      9      1.10   simonb  * NetBSD Foundation by Jason R. Thorpe of the Numerical Aerospace
     10       1.1  thorpej  * Simulation Facility, NASA Ames Research Center.
     11      1.10   simonb  *
     12       1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     13       1.1  thorpej  * modification, are permitted provided that the following conditions
     14       1.1  thorpej  * are met:
     15       1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     16       1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     17       1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     18       1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     19       1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     20       1.1  thorpej  * 3. The name of the author may not be used to endorse or promote products
     21       1.1  thorpej  *    derived from this software without specific prior written permission.
     22      1.10   simonb  *
     23       1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24       1.1  thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25       1.1  thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26       1.1  thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27       1.1  thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28       1.1  thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29       1.1  thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30       1.1  thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31       1.1  thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32       1.1  thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33       1.1  thorpej  */
     34       1.1  thorpej 
     35  1.16.2.1    skrll #include <sys/cdefs.h>
     36  1.16.2.5    skrll __KERNEL_RCSID(0, "$NetBSD: if_sq.c,v 1.16.2.5 2005/01/17 19:30:19 skrll Exp $");
     37  1.16.2.1    skrll 
     38       1.1  thorpej #include "bpfilter.h"
     39       1.1  thorpej 
     40       1.1  thorpej #include <sys/param.h>
     41      1.10   simonb #include <sys/systm.h>
     42       1.1  thorpej #include <sys/device.h>
     43       1.1  thorpej #include <sys/callout.h>
     44      1.10   simonb #include <sys/mbuf.h>
     45       1.1  thorpej #include <sys/malloc.h>
     46       1.1  thorpej #include <sys/kernel.h>
     47       1.1  thorpej #include <sys/socket.h>
     48       1.1  thorpej #include <sys/ioctl.h>
     49       1.1  thorpej #include <sys/errno.h>
     50       1.1  thorpej #include <sys/syslog.h>
     51       1.1  thorpej 
     52       1.1  thorpej #include <uvm/uvm_extern.h>
     53       1.1  thorpej 
     54       1.1  thorpej #include <machine/endian.h>
     55       1.1  thorpej 
     56       1.1  thorpej #include <net/if.h>
     57       1.1  thorpej #include <net/if_dl.h>
     58       1.1  thorpej #include <net/if_media.h>
     59       1.1  thorpej #include <net/if_ether.h>
     60       1.1  thorpej 
     61      1.10   simonb #if NBPFILTER > 0
     62       1.1  thorpej #include <net/bpf.h>
     63      1.10   simonb #endif
     64       1.1  thorpej 
     65       1.1  thorpej #include <machine/bus.h>
     66       1.1  thorpej #include <machine/intr.h>
     67       1.1  thorpej 
     68       1.1  thorpej #include <dev/ic/seeq8003reg.h>
     69       1.1  thorpej 
     70       1.1  thorpej #include <sgimips/hpc/sqvar.h>
     71       1.1  thorpej #include <sgimips/hpc/hpcvar.h>
     72       1.1  thorpej #include <sgimips/hpc/hpcreg.h>
     73       1.1  thorpej 
     74       1.5  thorpej #include <dev/arcbios/arcbios.h>
     75       1.5  thorpej #include <dev/arcbios/arcbiosvar.h>
     76       1.5  thorpej 
     77       1.1  thorpej #define static
     78       1.1  thorpej 
     79       1.1  thorpej /*
     80       1.1  thorpej  * Short TODO list:
     81       1.1  thorpej  *	(1) Do counters for bad-RX packets.
     82       1.9    rafal  *	(2) Allow multi-segment transmits, instead of copying to a single,
     83       1.1  thorpej  *	    contiguous mbuf.
     84       1.9    rafal  *	(3) Verify sq_stop() turns off enough stuff; I was still getting
     85       1.1  thorpej  *	    seeq interrupts after sq_stop().
     86  1.16.2.1    skrll  *	(4) Implement EDLC modes: especially packet auto-pad and simplex
     87       1.1  thorpej  *	    mode.
     88  1.16.2.1    skrll  *	(5) Should the driver filter out its own transmissions in non-EDLC
     89       1.1  thorpej  *	    mode?
     90  1.16.2.1    skrll  *	(6) Multicast support -- multicast filter, address management, ...
     91  1.16.2.1    skrll  *	(7) Deal with RB0 (recv buffer overflow) on reception.  Will need
     92       1.1  thorpej  *	    to figure out if RB0 is read-only as stated in one spot in the
     93       1.1  thorpej  *	    HPC spec or read-write (ie, is the 'write a one to clear it')
     94       1.1  thorpej  *	    the correct thing?
     95       1.1  thorpej  */
     96       1.1  thorpej 
     97  1.16.2.1    skrll #if defined(SQ_DEBUG)
     98  1.16.2.1    skrll  int sq_debug = 0;
     99  1.16.2.1    skrll  #define SQ_DPRINTF(x) if (sq_debug) printf x
    100  1.16.2.1    skrll #else
    101  1.16.2.1    skrll  #define SQ_DPRINTF(x)
    102  1.16.2.1    skrll #endif
    103  1.16.2.1    skrll 
    104       1.1  thorpej static int	sq_match(struct device *, struct cfdata *, void *);
    105       1.1  thorpej static void	sq_attach(struct device *, struct device *, void *);
    106       1.1  thorpej static int	sq_init(struct ifnet *);
    107       1.1  thorpej static void	sq_start(struct ifnet *);
    108       1.1  thorpej static void	sq_stop(struct ifnet *, int);
    109       1.1  thorpej static void	sq_watchdog(struct ifnet *);
    110       1.1  thorpej static int	sq_ioctl(struct ifnet *, u_long, caddr_t);
    111       1.1  thorpej 
    112       1.3  thorpej static void	sq_set_filter(struct sq_softc *);
    113       1.1  thorpej static int	sq_intr(void *);
    114       1.1  thorpej static int	sq_rxintr(struct sq_softc *);
    115       1.1  thorpej static int	sq_txintr(struct sq_softc *);
    116  1.16.2.5    skrll static void	sq_txring_hpc1(struct sq_softc *);
    117  1.16.2.5    skrll static void	sq_txring_hpc3(struct sq_softc *);
    118       1.1  thorpej static void	sq_reset(struct sq_softc *);
    119       1.1  thorpej static int 	sq_add_rxbuf(struct sq_softc *, int);
    120       1.1  thorpej static void 	sq_dump_buffer(u_int32_t addr, u_int32_t len);
    121  1.16.2.5    skrll static void	sq_trace_dump(struct sq_softc *);
    122       1.1  thorpej 
    123       1.1  thorpej static void	enaddr_aton(const char*, u_int8_t*);
    124       1.1  thorpej 
    125      1.14  thorpej CFATTACH_DECL(sq, sizeof(struct sq_softc),
    126      1.14  thorpej     sq_match, sq_attach, NULL, NULL);
    127       1.1  thorpej 
    128      1.16   bouyer #define        ETHER_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
    129      1.16   bouyer 
    130  1.16.2.5    skrll #define sq_seeq_read(sc, off) \
    131  1.16.2.5    skrll 	bus_space_read_1(sc->sc_regt, sc->sc_regh, off)
    132  1.16.2.5    skrll #define sq_seeq_write(sc, off, val) \
    133  1.16.2.5    skrll 	bus_space_write_1(sc->sc_regt, sc->sc_regh, off, val)
    134  1.16.2.5    skrll 
    135  1.16.2.5    skrll #define sq_hpc_read(sc, off) \
    136  1.16.2.5    skrll 	bus_space_read_4(sc->sc_hpct, sc->sc_hpch, off)
    137  1.16.2.5    skrll #define sq_hpc_write(sc, off, val) \
    138  1.16.2.5    skrll 	bus_space_write_4(sc->sc_hpct, sc->sc_hpch, off, val)
    139  1.16.2.5    skrll 
    140       1.1  thorpej static int
    141       1.8  thorpej sq_match(struct device *parent, struct cfdata *cf, void *aux)
    142       1.1  thorpej {
    143       1.8  thorpej 	struct hpc_attach_args *ha = aux;
    144       1.8  thorpej 
    145      1.12  thorpej 	if (strcmp(ha->ha_name, cf->cf_name) == 0)
    146       1.8  thorpej 		return (1);
    147       1.8  thorpej 
    148       1.8  thorpej 	return (0);
    149       1.1  thorpej }
    150       1.1  thorpej 
    151       1.1  thorpej static void
    152       1.1  thorpej sq_attach(struct device *parent, struct device *self, void *aux)
    153       1.1  thorpej {
    154       1.1  thorpej 	int i, err;
    155       1.1  thorpej 	char* macaddr;
    156       1.1  thorpej 	struct sq_softc *sc = (void *)self;
    157       1.1  thorpej 	struct hpc_attach_args *haa = aux;
    158      1.10   simonb 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    159       1.1  thorpej 
    160       1.8  thorpej 	sc->sc_hpct = haa->ha_st;
    161  1.16.2.1    skrll 	sc->hpc_regs = haa->hpc_regs;      /* HPC register definitions */
    162  1.16.2.1    skrll 
    163       1.8  thorpej 	if ((err = bus_space_subregion(haa->ha_st, haa->ha_sh,
    164      1.10   simonb 				       haa->ha_dmaoff,
    165  1.16.2.1    skrll 				       sc->hpc_regs->enet_regs_size,
    166       1.1  thorpej 				       &sc->sc_hpch)) != 0) {
    167       1.1  thorpej 		printf(": unable to map HPC DMA registers, error = %d\n", err);
    168       1.1  thorpej 		goto fail_0;
    169       1.1  thorpej 	}
    170       1.1  thorpej 
    171       1.8  thorpej 	sc->sc_regt = haa->ha_st;
    172       1.8  thorpej 	if ((err = bus_space_subregion(haa->ha_st, haa->ha_sh,
    173      1.10   simonb 				       haa->ha_devoff,
    174  1.16.2.1    skrll 				       sc->hpc_regs->enet_devregs_size,
    175       1.1  thorpej 				       &sc->sc_regh)) != 0) {
    176       1.1  thorpej 		printf(": unable to map Seeq registers, error = %d\n", err);
    177       1.1  thorpej 		goto fail_0;
    178       1.1  thorpej 	}
    179       1.1  thorpej 
    180       1.8  thorpej 	sc->sc_dmat = haa->ha_dmat;
    181       1.1  thorpej 
    182      1.10   simonb 	if ((err = bus_dmamem_alloc(sc->sc_dmat, sizeof(struct sq_control),
    183      1.10   simonb 				    PAGE_SIZE, PAGE_SIZE, &sc->sc_cdseg,
    184       1.1  thorpej 				    1, &sc->sc_ncdseg, BUS_DMA_NOWAIT)) != 0) {
    185       1.1  thorpej 		printf(": unable to allocate control data, error = %d\n", err);
    186       1.1  thorpej 		goto fail_0;
    187       1.1  thorpej 	}
    188       1.1  thorpej 
    189       1.1  thorpej 	if ((err = bus_dmamem_map(sc->sc_dmat, &sc->sc_cdseg, sc->sc_ncdseg,
    190      1.10   simonb 				  sizeof(struct sq_control),
    191      1.10   simonb 				  (caddr_t *)&sc->sc_control,
    192       1.1  thorpej 				  BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
    193       1.1  thorpej 		printf(": unable to map control data, error = %d\n", err);
    194       1.1  thorpej 		goto fail_1;
    195       1.1  thorpej 	}
    196       1.1  thorpej 
    197       1.1  thorpej 	if ((err = bus_dmamap_create(sc->sc_dmat, sizeof(struct sq_control),
    198       1.1  thorpej 				     1, sizeof(struct sq_control), PAGE_SIZE,
    199       1.1  thorpej 				     BUS_DMA_NOWAIT, &sc->sc_cdmap)) != 0) {
    200       1.1  thorpej 		printf(": unable to create DMA map for control data, error "
    201       1.1  thorpej 			"= %d\n", err);
    202       1.1  thorpej 		goto fail_2;
    203       1.1  thorpej 	}
    204       1.1  thorpej 
    205       1.1  thorpej 	if ((err = bus_dmamap_load(sc->sc_dmat, sc->sc_cdmap, sc->sc_control,
    206      1.10   simonb 				   sizeof(struct sq_control),
    207       1.1  thorpej 				   NULL, BUS_DMA_NOWAIT)) != 0) {
    208       1.1  thorpej 		printf(": unable to load DMA map for control data, error "
    209       1.1  thorpej 			"= %d\n", err);
    210       1.1  thorpej 		goto fail_3;
    211       1.1  thorpej 	}
    212       1.1  thorpej 
    213       1.7  thorpej 	memset(sc->sc_control, 0, sizeof(struct sq_control));
    214       1.1  thorpej 
    215       1.1  thorpej 	/* Create transmit buffer DMA maps */
    216       1.1  thorpej 	for (i = 0; i < SQ_NTXDESC; i++) {
    217      1.10   simonb 	    if ((err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
    218      1.10   simonb 					 0, BUS_DMA_NOWAIT,
    219       1.1  thorpej 					 &sc->sc_txmap[i])) != 0) {
    220      1.10   simonb 		    printf(": unable to create tx DMA map %d, error = %d\n",
    221       1.1  thorpej 			   i, err);
    222       1.1  thorpej 		    goto fail_4;
    223       1.1  thorpej 	    }
    224       1.1  thorpej 	}
    225       1.1  thorpej 
    226  1.16.2.1    skrll 	/* Create receive buffer DMA maps */
    227       1.1  thorpej 	for (i = 0; i < SQ_NRXDESC; i++) {
    228      1.10   simonb 	    if ((err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
    229      1.10   simonb 					 0, BUS_DMA_NOWAIT,
    230       1.1  thorpej 					 &sc->sc_rxmap[i])) != 0) {
    231      1.10   simonb 		    printf(": unable to create rx DMA map %d, error = %d\n",
    232       1.1  thorpej 			   i, err);
    233       1.1  thorpej 		    goto fail_5;
    234       1.1  thorpej 	    }
    235       1.1  thorpej 	}
    236       1.1  thorpej 
    237       1.1  thorpej 	/* Pre-allocate the receive buffers.  */
    238       1.1  thorpej 	for (i = 0; i < SQ_NRXDESC; i++) {
    239       1.1  thorpej 		if ((err = sq_add_rxbuf(sc, i)) != 0) {
    240       1.1  thorpej 			printf(": unable to allocate or map rx buffer %d\n,"
    241       1.1  thorpej 			       " error = %d\n", i, err);
    242       1.1  thorpej 			goto fail_6;
    243       1.1  thorpej 		}
    244       1.1  thorpej 	}
    245       1.1  thorpej 
    246       1.5  thorpej 	if ((macaddr = ARCBIOS->GetEnvironmentVariable("eaddr")) == NULL) {
    247       1.1  thorpej 		printf(": unable to get MAC address!\n");
    248       1.1  thorpej 		goto fail_6;
    249       1.1  thorpej 	}
    250       1.1  thorpej 
    251      1.11    rafal 	evcnt_attach_dynamic(&sc->sq_intrcnt, EVCNT_TYPE_INTR, NULL,
    252      1.11    rafal 					      self->dv_xname, "intr");
    253      1.11    rafal 
    254       1.8  thorpej 	if ((cpu_intr_establish(haa->ha_irq, IPL_NET, sq_intr, sc)) == NULL) {
    255       1.1  thorpej 		printf(": unable to establish interrupt!\n");
    256       1.1  thorpej 		goto fail_6;
    257       1.1  thorpej 	}
    258       1.1  thorpej 
    259       1.3  thorpej 	/* Reset the chip to a known state. */
    260       1.3  thorpej 	sq_reset(sc);
    261       1.3  thorpej 
    262       1.3  thorpej 	/*
    263       1.3  thorpej 	 * Determine if we're an 8003 or 80c03 by setting the first
    264       1.3  thorpej 	 * MAC address register to non-zero, and then reading it back.
    265       1.3  thorpej 	 * If it's zero, we have an 80c03, because we will have read
    266       1.3  thorpej 	 * the TxCollLSB register.
    267       1.3  thorpej 	 */
    268  1.16.2.5    skrll 	sq_seeq_write(sc, SEEQ_TXCOLLS0, 0xa5);
    269  1.16.2.5    skrll 	if (sq_seeq_read(sc, SEEQ_TXCOLLS0) == 0)
    270       1.3  thorpej 		sc->sc_type = SQ_TYPE_80C03;
    271       1.3  thorpej 	else
    272       1.3  thorpej 		sc->sc_type = SQ_TYPE_8003;
    273  1.16.2.5    skrll 	sq_seeq_write(sc, SEEQ_TXCOLLS0, 0x00);
    274       1.1  thorpej 
    275       1.3  thorpej 	printf(": SGI Seeq %s\n",
    276       1.3  thorpej 	    sc->sc_type == SQ_TYPE_80C03 ? "80c03" : "8003");
    277       1.1  thorpej 
    278       1.1  thorpej 	enaddr_aton(macaddr, sc->sc_enaddr);
    279       1.1  thorpej 
    280      1.10   simonb 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    281       1.1  thorpej 					   ether_sprintf(sc->sc_enaddr));
    282       1.1  thorpej 
    283       1.7  thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    284       1.1  thorpej 	ifp->if_softc = sc;
    285       1.1  thorpej 	ifp->if_mtu = ETHERMTU;
    286       1.1  thorpej 	ifp->if_init = sq_init;
    287       1.1  thorpej 	ifp->if_stop = sq_stop;
    288       1.1  thorpej 	ifp->if_start = sq_start;
    289       1.1  thorpej 	ifp->if_ioctl = sq_ioctl;
    290       1.1  thorpej 	ifp->if_watchdog = sq_watchdog;
    291       1.3  thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_NOTRAILERS | IFF_MULTICAST;
    292       1.1  thorpej 	IFQ_SET_READY(&ifp->if_snd);
    293       1.1  thorpej 
    294       1.1  thorpej 	if_attach(ifp);
    295       1.1  thorpej 	ether_ifattach(ifp, sc->sc_enaddr);
    296       1.1  thorpej 
    297  1.16.2.5    skrll 	memset(&sc->sq_trace, 0, sizeof(sc->sq_trace));
    298       1.1  thorpej 	/* Done! */
    299       1.1  thorpej 	return;
    300       1.1  thorpej 
    301       1.1  thorpej 	/*
    302       1.1  thorpej 	 * Free any resources we've allocated during the failed attach
    303       1.1  thorpej 	 * attempt.  Do this in reverse order and fall through.
    304       1.1  thorpej 	 */
    305       1.1  thorpej fail_6:
    306       1.1  thorpej 	for (i = 0; i < SQ_NRXDESC; i++) {
    307       1.1  thorpej 		if (sc->sc_rxmbuf[i] != NULL) {
    308       1.1  thorpej 			bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmap[i]);
    309       1.1  thorpej 			m_freem(sc->sc_rxmbuf[i]);
    310       1.1  thorpej 		}
    311       1.1  thorpej 	}
    312       1.1  thorpej fail_5:
    313       1.1  thorpej 	for (i = 0; i < SQ_NRXDESC; i++) {
    314      1.10   simonb 	    if (sc->sc_rxmap[i] != NULL)
    315       1.1  thorpej 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmap[i]);
    316       1.1  thorpej 	}
    317       1.1  thorpej fail_4:
    318       1.1  thorpej 	for (i = 0; i < SQ_NTXDESC; i++) {
    319       1.1  thorpej 	    if (sc->sc_txmap[i] !=  NULL)
    320       1.1  thorpej 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_txmap[i]);
    321       1.1  thorpej 	}
    322       1.1  thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cdmap);
    323       1.1  thorpej fail_3:
    324       1.1  thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cdmap);
    325       1.1  thorpej fail_2:
    326      1.10   simonb 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t) sc->sc_control,
    327       1.1  thorpej 				      sizeof(struct sq_control));
    328       1.1  thorpej fail_1:
    329       1.1  thorpej 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_ncdseg);
    330       1.1  thorpej fail_0:
    331       1.1  thorpej 	return;
    332       1.1  thorpej }
    333       1.1  thorpej 
    334       1.1  thorpej /* Set up data to get the interface up and running. */
    335       1.1  thorpej int
    336       1.1  thorpej sq_init(struct ifnet *ifp)
    337       1.1  thorpej {
    338       1.1  thorpej 	int i;
    339       1.1  thorpej 	u_int32_t reg;
    340       1.1  thorpej 	struct sq_softc *sc = ifp->if_softc;
    341       1.1  thorpej 
    342       1.1  thorpej 	/* Cancel any in-progress I/O */
    343       1.1  thorpej 	sq_stop(ifp, 0);
    344       1.1  thorpej 
    345       1.1  thorpej 	sc->sc_nextrx = 0;
    346       1.1  thorpej 
    347       1.1  thorpej 	sc->sc_nfreetx = SQ_NTXDESC;
    348       1.1  thorpej 	sc->sc_nexttx = sc->sc_prevtx = 0;
    349       1.1  thorpej 
    350  1.16.2.5    skrll 	SQ_TRACE(SQ_RESET, sc, 0, 0);
    351       1.1  thorpej 
    352       1.1  thorpej 	/* Set into 8003 mode, bank 0 to program ethernet address */
    353  1.16.2.5    skrll 	sq_seeq_write(sc, SEEQ_TXCMD, TXCMD_BANK0);
    354       1.1  thorpej 
    355       1.1  thorpej 	/* Now write the address */
    356       1.1  thorpej 	for (i = 0; i < ETHER_ADDR_LEN; i++)
    357  1.16.2.5    skrll 		sq_seeq_write(sc, i, sc->sc_enaddr[i]);
    358       1.3  thorpej 
    359       1.3  thorpej 	sc->sc_rxcmd = RXCMD_IE_CRC |
    360       1.3  thorpej 		       RXCMD_IE_DRIB |
    361       1.3  thorpej 		       RXCMD_IE_SHORT |
    362       1.3  thorpej 		       RXCMD_IE_END |
    363       1.3  thorpej 		       RXCMD_IE_GOOD;
    364       1.3  thorpej 
    365       1.3  thorpej 	/*
    366       1.3  thorpej 	 * Set the receive filter -- this will add some bits to the
    367       1.3  thorpej 	 * prototype RXCMD register.  Do this before setting the
    368       1.3  thorpej 	 * transmit config register, since we might need to switch
    369       1.3  thorpej 	 * banks.
    370       1.3  thorpej 	 */
    371       1.3  thorpej 	sq_set_filter(sc);
    372       1.1  thorpej 
    373       1.1  thorpej 	/* Set up Seeq transmit command register */
    374  1.16.2.5    skrll 	sq_seeq_write(sc, SEEQ_TXCMD, TXCMD_IE_UFLOW |
    375  1.16.2.5    skrll 				      TXCMD_IE_COLL |
    376  1.16.2.5    skrll 				      TXCMD_IE_16COLL |
    377  1.16.2.5    skrll 				      TXCMD_IE_GOOD);
    378       1.1  thorpej 
    379       1.3  thorpej 	/* Now write the receive command register. */
    380  1.16.2.5    skrll 	sq_seeq_write(sc, SEEQ_RXCMD, sc->sc_rxcmd);
    381       1.1  thorpej 
    382       1.1  thorpej 	/* Set up HPC ethernet DMA config */
    383  1.16.2.1    skrll 	if (sc->hpc_regs->revision == 3) {
    384  1.16.2.5    skrll 		reg = sq_hpc_read(sc, HPC3_ENETR_DMACFG);
    385  1.16.2.5    skrll 		sq_hpc_write(sc, HPC3_ENETR_DMACFG, reg |
    386  1.16.2.5    skrll 		    HPC3_ENETR_DMACFG_FIX_RXDC |
    387  1.16.2.5    skrll 		    HPC3_ENETR_DMACFG_FIX_INTR |
    388  1.16.2.5    skrll 		    HPC3_ENETR_DMACFG_FIX_EOP);
    389  1.16.2.1    skrll 	}
    390       1.1  thorpej 
    391       1.1  thorpej 	/* Pass the start of the receive ring to the HPC */
    392  1.16.2.5    skrll 	sq_hpc_write(sc, sc->hpc_regs->enetr_ndbp, SQ_CDRXADDR(sc, 0));
    393       1.1  thorpej 
    394       1.1  thorpej 	/* And turn on the HPC ethernet receive channel */
    395  1.16.2.5    skrll 	sq_hpc_write(sc, sc->hpc_regs->enetr_ctl,
    396  1.16.2.5    skrll 	    sc->hpc_regs->enetr_ctl_active);
    397  1.16.2.5    skrll 
    398  1.16.2.5    skrll 	/*
    399  1.16.2.5    skrll 	 * Turn off delayed receive interrupts on HPC1.
    400  1.16.2.5    skrll 	 * (see Hollywood HPC Specification 2.1.4.3)
    401  1.16.2.5    skrll 	 */
    402  1.16.2.5    skrll 	if (sc->hpc_regs->revision != 3)
    403  1.16.2.5    skrll 		sq_hpc_write(sc, HPC1_ENET_INTDELAY, HPC1_ENET_INTDELAY_OFF);
    404       1.1  thorpej 
    405      1.10   simonb 	ifp->if_flags |= IFF_RUNNING;
    406       1.1  thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
    407       1.1  thorpej 
    408       1.1  thorpej 	return 0;
    409       1.1  thorpej }
    410       1.1  thorpej 
    411       1.3  thorpej static void
    412       1.3  thorpej sq_set_filter(struct sq_softc *sc)
    413       1.3  thorpej {
    414       1.3  thorpej 	struct ethercom *ec = &sc->sc_ethercom;
    415       1.3  thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    416       1.3  thorpej 	struct ether_multi *enm;
    417       1.3  thorpej 	struct ether_multistep step;
    418       1.3  thorpej 
    419       1.3  thorpej 	/*
    420       1.3  thorpej 	 * Check for promiscuous mode.  Also implies
    421       1.3  thorpej 	 * all-multicast.
    422       1.3  thorpej 	 */
    423       1.3  thorpej 	if (ifp->if_flags & IFF_PROMISC) {
    424       1.3  thorpej 		sc->sc_rxcmd |= RXCMD_REC_ALL;
    425       1.3  thorpej 		ifp->if_flags |= IFF_ALLMULTI;
    426       1.3  thorpej 		return;
    427       1.3  thorpej 	}
    428       1.3  thorpej 
    429       1.3  thorpej 	/*
    430       1.3  thorpej 	 * The 8003 has no hash table.  If we have any multicast
    431       1.3  thorpej 	 * addresses on the list, enable reception of all multicast
    432       1.3  thorpej 	 * frames.
    433       1.3  thorpej 	 *
    434       1.3  thorpej 	 * XXX The 80c03 has a hash table.  We should use it.
    435       1.3  thorpej 	 */
    436       1.3  thorpej 
    437       1.3  thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
    438       1.3  thorpej 
    439       1.3  thorpej 	if (enm == NULL) {
    440      1.11    rafal 		sc->sc_rxcmd &= ~RXCMD_REC_MASK;
    441       1.3  thorpej 		sc->sc_rxcmd |= RXCMD_REC_BROAD;
    442      1.11    rafal 
    443      1.11    rafal 		ifp->if_flags &= ~IFF_ALLMULTI;
    444       1.3  thorpej 		return;
    445       1.3  thorpej 	}
    446       1.3  thorpej 
    447       1.3  thorpej 	sc->sc_rxcmd |= RXCMD_REC_MULTI;
    448       1.3  thorpej 	ifp->if_flags |= IFF_ALLMULTI;
    449       1.3  thorpej }
    450       1.3  thorpej 
    451       1.1  thorpej int
    452       1.1  thorpej sq_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
    453       1.1  thorpej {
    454       1.1  thorpej 	int s, error = 0;
    455       1.1  thorpej 
    456  1.16.2.5    skrll 	SQ_TRACE(SQ_IOCTL, (struct sq_softc *)ifp->if_softc, 0, 0);
    457  1.16.2.5    skrll 
    458       1.1  thorpej 	s = splnet();
    459       1.1  thorpej 
    460       1.1  thorpej 	error = ether_ioctl(ifp, cmd, data);
    461       1.1  thorpej 	if (error == ENETRESET) {
    462       1.1  thorpej 		/*
    463       1.1  thorpej 		 * Multicast list has changed; set the hardware filter
    464       1.1  thorpej 		 * accordingly.
    465       1.1  thorpej 		 */
    466  1.16.2.4    skrll 		if (ifp->if_flags & IFF_RUNNING)
    467  1.16.2.4    skrll 			error = sq_init(ifp);
    468  1.16.2.4    skrll 		else
    469  1.16.2.4    skrll 			error = 0;
    470       1.1  thorpej 	}
    471       1.1  thorpej 
    472       1.1  thorpej 	splx(s);
    473       1.1  thorpej 	return (error);
    474       1.1  thorpej }
    475       1.1  thorpej 
    476       1.1  thorpej void
    477       1.1  thorpej sq_start(struct ifnet *ifp)
    478       1.1  thorpej {
    479       1.1  thorpej 	struct sq_softc *sc = ifp->if_softc;
    480       1.1  thorpej 	u_int32_t status;
    481       1.1  thorpej 	struct mbuf *m0, *m;
    482       1.1  thorpej 	bus_dmamap_t dmamap;
    483  1.16.2.1    skrll 	int err, totlen, nexttx, firsttx, lasttx = -1, ofree, seg;
    484       1.1  thorpej 
    485       1.1  thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    486       1.1  thorpej 		return;
    487       1.1  thorpej 
    488       1.1  thorpej 	/*
    489       1.1  thorpej 	 * Remember the previous number of free descriptors and
    490       1.1  thorpej 	 * the first descriptor we'll use.
    491       1.1  thorpej 	 */
    492       1.1  thorpej 	ofree = sc->sc_nfreetx;
    493       1.1  thorpej 	firsttx = sc->sc_nexttx;
    494       1.1  thorpej 
    495       1.1  thorpej 	/*
    496       1.1  thorpej 	 * Loop through the send queue, setting up transmit descriptors
    497       1.1  thorpej 	 * until we drain the queue, or use up all available transmit
    498       1.1  thorpej 	 * descriptors.
    499       1.1  thorpej 	 */
    500       1.1  thorpej 	while (sc->sc_nfreetx != 0) {
    501       1.1  thorpej 		/*
    502       1.1  thorpej 		 * Grab a packet off the queue.
    503       1.1  thorpej 		 */
    504       1.1  thorpej 		IFQ_POLL(&ifp->if_snd, m0);
    505       1.1  thorpej 		if (m0 == NULL)
    506       1.1  thorpej 			break;
    507       1.1  thorpej 		m = NULL;
    508       1.1  thorpej 
    509       1.1  thorpej 		dmamap = sc->sc_txmap[sc->sc_nexttx];
    510       1.1  thorpej 
    511       1.1  thorpej 		/*
    512       1.1  thorpej 		 * Load the DMA map.  If this fails, the packet either
    513       1.1  thorpej 		 * didn't fit in the alloted number of segments, or we were
    514       1.1  thorpej 		 * short on resources.  In this case, we'll copy and try
    515       1.1  thorpej 		 * again.
    516      1.16   bouyer 		 * Also copy it if we need to pad, so that we are sure there
    517      1.16   bouyer 		 * is room for the pad buffer.
    518      1.16   bouyer 		 * XXX the right way of doing this is to use a static buffer
    519      1.16   bouyer 		 * for padding and adding it to the transmit descriptor (see
    520      1.16   bouyer 		 * sys/dev/pci/if_tl.c for example). We can't do this here yet
    521      1.16   bouyer 		 * because we can't send packets with more than one fragment.
    522       1.1  thorpej 		 */
    523      1.16   bouyer 		if (m0->m_pkthdr.len < ETHER_PAD_LEN ||
    524      1.16   bouyer 		    bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    525       1.1  thorpej 						      BUS_DMA_NOWAIT) != 0) {
    526       1.1  thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    527       1.1  thorpej 			if (m == NULL) {
    528       1.1  thorpej 				printf("%s: unable to allocate Tx mbuf\n",
    529       1.1  thorpej 				    sc->sc_dev.dv_xname);
    530       1.1  thorpej 				break;
    531       1.1  thorpej 			}
    532       1.1  thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    533       1.1  thorpej 				MCLGET(m, M_DONTWAIT);
    534       1.1  thorpej 				if ((m->m_flags & M_EXT) == 0) {
    535       1.1  thorpej 					printf("%s: unable to allocate Tx "
    536       1.1  thorpej 					    "cluster\n", sc->sc_dev.dv_xname);
    537       1.1  thorpej 					m_freem(m);
    538       1.1  thorpej 					break;
    539       1.1  thorpej 				}
    540       1.1  thorpej 			}
    541       1.1  thorpej 
    542       1.1  thorpej 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
    543      1.16   bouyer 			if (m0->m_pkthdr.len < ETHER_PAD_LEN) {
    544      1.16   bouyer 				memset(mtod(m, char *) + m0->m_pkthdr.len, 0,
    545      1.16   bouyer 				    ETHER_PAD_LEN - m0->m_pkthdr.len);
    546      1.16   bouyer 				m->m_pkthdr.len = m->m_len = ETHER_PAD_LEN;
    547  1.16.2.1    skrll 			} else
    548      1.16   bouyer 				m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    549       1.1  thorpej 
    550      1.10   simonb 			if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
    551       1.1  thorpej 						m, BUS_DMA_NOWAIT)) != 0) {
    552       1.1  thorpej 				printf("%s: unable to load Tx buffer, "
    553       1.1  thorpej 				    "error = %d\n", sc->sc_dev.dv_xname, err);
    554       1.1  thorpej 				break;
    555       1.1  thorpej 			}
    556       1.1  thorpej 		}
    557       1.1  thorpej 
    558       1.1  thorpej 		/*
    559       1.1  thorpej 		 * Ensure we have enough descriptors free to describe
    560       1.1  thorpej 		 * the packet.
    561       1.1  thorpej 		 */
    562       1.1  thorpej 		if (dmamap->dm_nsegs > sc->sc_nfreetx) {
    563       1.1  thorpej 			/*
    564       1.1  thorpej 			 * Not enough free descriptors to transmit this
    565       1.1  thorpej 			 * packet.  We haven't committed to anything yet,
    566       1.1  thorpej 			 * so just unload the DMA map, put the packet
    567       1.1  thorpej 			 * back on the queue, and punt.  Notify the upper
    568       1.1  thorpej 			 * layer that there are no more slots left.
    569       1.1  thorpej 			 *
    570       1.1  thorpej 			 * XXX We could allocate an mbuf and copy, but
    571       1.1  thorpej 			 * XXX it is worth it?
    572       1.1  thorpej 			 */
    573       1.1  thorpej 			ifp->if_flags |= IFF_OACTIVE;
    574       1.1  thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
    575       1.1  thorpej 			if (m != NULL)
    576       1.1  thorpej 				m_freem(m);
    577       1.1  thorpej 			break;
    578       1.1  thorpej 		}
    579       1.1  thorpej 
    580       1.1  thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    581      1.16   bouyer #if NBPFILTER > 0
    582      1.16   bouyer 		/*
    583      1.16   bouyer 		 * Pass the packet to any BPF listeners.
    584      1.16   bouyer 		 */
    585      1.16   bouyer 		if (ifp->if_bpf)
    586      1.16   bouyer 			bpf_mtap(ifp->if_bpf, m0);
    587      1.16   bouyer #endif /* NBPFILTER > 0 */
    588       1.1  thorpej 		if (m != NULL) {
    589       1.1  thorpej 			m_freem(m0);
    590       1.1  thorpej 			m0 = m;
    591       1.1  thorpej 		}
    592       1.1  thorpej 
    593       1.1  thorpej 		/*
    594       1.1  thorpej 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
    595       1.1  thorpej 		 */
    596       1.1  thorpej 
    597  1.16.2.5    skrll 		SQ_TRACE(SQ_ENQUEUE, sc, sc->sc_nexttx, 0);
    598  1.16.2.5    skrll 
    599       1.1  thorpej 		/* Sync the DMA map. */
    600       1.1  thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    601       1.1  thorpej 		    BUS_DMASYNC_PREWRITE);
    602       1.1  thorpej 
    603       1.1  thorpej 		/*
    604       1.1  thorpej 		 * Initialize the transmit descriptors.
    605       1.1  thorpej 		 */
    606       1.1  thorpej 		for (nexttx = sc->sc_nexttx, seg = 0, totlen = 0;
    607       1.1  thorpej 		     seg < dmamap->dm_nsegs;
    608       1.1  thorpej 		     seg++, nexttx = SQ_NEXTTX(nexttx)) {
    609  1.16.2.1    skrll 			if (sc->hpc_regs->revision == 3) {
    610  1.16.2.1    skrll 				sc->sc_txdesc[nexttx].hpc3_hdd_bufptr =
    611       1.1  thorpej 					    dmamap->dm_segs[seg].ds_addr;
    612  1.16.2.1    skrll 				sc->sc_txdesc[nexttx].hpc3_hdd_ctl =
    613       1.1  thorpej 					    dmamap->dm_segs[seg].ds_len;
    614  1.16.2.1    skrll 			} else {
    615  1.16.2.1    skrll 				sc->sc_txdesc[nexttx].hpc1_hdd_bufptr =
    616  1.16.2.1    skrll 					    dmamap->dm_segs[seg].ds_addr;
    617  1.16.2.1    skrll 				sc->sc_txdesc[nexttx].hpc1_hdd_ctl =
    618  1.16.2.1    skrll 					    dmamap->dm_segs[seg].ds_len;
    619  1.16.2.1    skrll 			}
    620      1.10   simonb 			sc->sc_txdesc[nexttx].hdd_descptr=
    621       1.1  thorpej 					    SQ_CDTXADDR(sc, SQ_NEXTTX(nexttx));
    622      1.10   simonb 			lasttx = nexttx;
    623       1.1  thorpej 			totlen += dmamap->dm_segs[seg].ds_len;
    624       1.1  thorpej 		}
    625       1.1  thorpej 
    626       1.1  thorpej 		/* Last descriptor gets end-of-packet */
    627  1.16.2.1    skrll 		KASSERT(lasttx != -1);
    628  1.16.2.1    skrll 		if (sc->hpc_regs->revision == 3)
    629  1.16.2.5    skrll 			sc->sc_txdesc[lasttx].hpc3_hdd_ctl |=
    630  1.16.2.5    skrll 			    HPC3_HDD_CTL_EOPACKET;
    631  1.16.2.1    skrll 		else
    632  1.16.2.1    skrll 			sc->sc_txdesc[lasttx].hpc1_hdd_ctl |=
    633  1.16.2.5    skrll 			    HPC1_HDD_CTL_EOPACKET;
    634       1.1  thorpej 
    635  1.16.2.1    skrll 		SQ_DPRINTF(("%s: transmit %d-%d, len %d\n", sc->sc_dev.dv_xname,
    636       1.1  thorpej 						       sc->sc_nexttx, lasttx,
    637  1.16.2.1    skrll 						       totlen));
    638       1.1  thorpej 
    639       1.1  thorpej 		if (ifp->if_flags & IFF_DEBUG) {
    640       1.1  thorpej 			printf("     transmit chain:\n");
    641       1.1  thorpej 			for (seg = sc->sc_nexttx;; seg = SQ_NEXTTX(seg)) {
    642       1.1  thorpej 				printf("     descriptor %d:\n", seg);
    643       1.1  thorpej 				printf("       hdd_bufptr:      0x%08x\n",
    644  1.16.2.1    skrll 					(sc->hpc_regs->revision == 3) ?
    645  1.16.2.1    skrll 					    sc->sc_txdesc[seg].hpc3_hdd_bufptr :
    646  1.16.2.1    skrll 					    sc->sc_txdesc[seg].hpc1_hdd_bufptr);
    647       1.1  thorpej 				printf("       hdd_ctl: 0x%08x\n",
    648  1.16.2.1    skrll 					(sc->hpc_regs->revision == 3) ?
    649  1.16.2.1    skrll 					    sc->sc_txdesc[seg].hpc3_hdd_ctl:
    650  1.16.2.1    skrll 					    sc->sc_txdesc[seg].hpc1_hdd_ctl);
    651       1.1  thorpej 				printf("       hdd_descptr:      0x%08x\n",
    652       1.1  thorpej 					sc->sc_txdesc[seg].hdd_descptr);
    653       1.1  thorpej 
    654       1.1  thorpej 				if (seg == lasttx)
    655       1.1  thorpej 					break;
    656       1.1  thorpej 			}
    657       1.1  thorpej 		}
    658       1.1  thorpej 
    659       1.1  thorpej 		/* Sync the descriptors we're using. */
    660       1.1  thorpej 		SQ_CDTXSYNC(sc, sc->sc_nexttx, dmamap->dm_nsegs,
    661       1.1  thorpej 				BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    662       1.1  thorpej 
    663       1.1  thorpej 		/* Store a pointer to the packet so we can free it later */
    664       1.1  thorpej 		sc->sc_txmbuf[sc->sc_nexttx] = m0;
    665       1.1  thorpej 
    666       1.1  thorpej 		/* Advance the tx pointer. */
    667       1.1  thorpej 		sc->sc_nfreetx -= dmamap->dm_nsegs;
    668       1.1  thorpej 		sc->sc_nexttx = nexttx;
    669       1.1  thorpej 	}
    670       1.1  thorpej 
    671       1.1  thorpej 	/* All transmit descriptors used up, let upper layers know */
    672       1.1  thorpej 	if (sc->sc_nfreetx == 0)
    673       1.1  thorpej 		ifp->if_flags |= IFF_OACTIVE;
    674       1.1  thorpej 
    675       1.1  thorpej 	if (sc->sc_nfreetx != ofree) {
    676  1.16.2.1    skrll 		SQ_DPRINTF(("%s: %d packets enqueued, first %d, INTR on %d\n",
    677       1.1  thorpej 			    sc->sc_dev.dv_xname, lasttx - firsttx + 1,
    678  1.16.2.1    skrll 			    firsttx, lasttx));
    679       1.1  thorpej 
    680       1.1  thorpej 		/*
    681       1.1  thorpej 		 * Cause a transmit interrupt to happen on the
    682       1.1  thorpej 		 * last packet we enqueued, mark it as the last
    683       1.1  thorpej 		 * descriptor.
    684  1.16.2.1    skrll 		 *
    685  1.16.2.5    skrll 		 * HPC1_HDD_CTL_INTR will generate an interrupt on
    686  1.16.2.5    skrll 		 * HPC1. HPC3 requires HPC3_HDD_CTL_EOPACKET in
    687  1.16.2.5    skrll 		 * addition to HPC3_HDD_CTL_INTR to interrupt.
    688       1.1  thorpej 		 */
    689  1.16.2.1    skrll 		KASSERT(lasttx != -1);
    690  1.16.2.1    skrll 		if (sc->hpc_regs->revision == 3) {
    691  1.16.2.5    skrll 			sc->sc_txdesc[lasttx].hpc3_hdd_ctl |=
    692  1.16.2.5    skrll 			    HPC3_HDD_CTL_INTR | HPC3_HDD_CTL_EOCHAIN;
    693  1.16.2.1    skrll 		} else {
    694  1.16.2.1    skrll 			sc->sc_txdesc[lasttx].hpc1_hdd_ctl |= HPC1_HDD_CTL_INTR;
    695  1.16.2.1    skrll 			sc->sc_txdesc[lasttx].hpc1_hdd_bufptr |=
    696  1.16.2.5    skrll 			    HPC1_HDD_CTL_EOCHAIN;
    697  1.16.2.1    skrll 		}
    698  1.16.2.1    skrll 
    699      1.10   simonb 		SQ_CDTXSYNC(sc, lasttx, 1,
    700       1.1  thorpej 				BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    701       1.1  thorpej 
    702      1.10   simonb 		/*
    703       1.1  thorpej 		 * There is a potential race condition here if the HPC
    704      1.10   simonb 		 * DMA channel is active and we try and either update
    705      1.10   simonb 		 * the 'next descriptor' pointer in the HPC PIO space
    706       1.1  thorpej 		 * or the 'next descriptor' pointer in a previous desc-
    707       1.1  thorpej 		 * riptor.
    708       1.1  thorpej 		 *
    709      1.10   simonb 		 * To avoid this, if the channel is active, we rely on
    710       1.1  thorpej 		 * the transmit interrupt routine noticing that there
    711      1.10   simonb 		 * are more packets to send and restarting the HPC DMA
    712       1.1  thorpej 		 * engine, rather than mucking with the DMA state here.
    713       1.1  thorpej 		 */
    714  1.16.2.5    skrll 		status = sq_hpc_read(sc, sc->hpc_regs->enetx_ctl);
    715       1.1  thorpej 
    716  1.16.2.1    skrll 		if ((status & sc->hpc_regs->enetx_ctl_active) != 0) {
    717  1.16.2.5    skrll 			SQ_TRACE(SQ_ADD_TO_DMA, sc, firsttx, status);
    718  1.16.2.1    skrll 
    719  1.16.2.5    skrll 			/*
    720  1.16.2.5    skrll 			 * NB: hpc3_hdd_ctl == hpc1_hdd_bufptr, and
    721  1.16.2.5    skrll 			 * HPC1_HDD_CTL_EOCHAIN == HPC3_HDD_CTL_EOCHAIN
    722  1.16.2.5    skrll 			 */
    723  1.16.2.1    skrll 			sc->sc_txdesc[SQ_PREVTX(firsttx)].hpc3_hdd_ctl &=
    724  1.16.2.5    skrll 			    ~HPC3_HDD_CTL_EOCHAIN;
    725  1.16.2.5    skrll 
    726  1.16.2.5    skrll 			if (sc->hpc_regs->revision != 3)
    727  1.16.2.5    skrll 				sc->sc_txdesc[SQ_PREVTX(firsttx)].hpc1_hdd_ctl
    728  1.16.2.5    skrll 				    &= ~HPC1_HDD_CTL_INTR;
    729  1.16.2.1    skrll 
    730       1.6  thorpej 			SQ_CDTXSYNC(sc, SQ_PREVTX(firsttx),  1,
    731       1.6  thorpej 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    732  1.16.2.5    skrll 		} else if (sc->hpc_regs->revision == 3) {
    733  1.16.2.5    skrll 			SQ_TRACE(SQ_START_DMA, sc, firsttx, status);
    734  1.16.2.1    skrll 
    735  1.16.2.5    skrll 			sq_hpc_write(sc, HPC3_ENETX_NDBP, SQ_CDTXADDR(sc,
    736  1.16.2.5    skrll 			    firsttx));
    737       1.1  thorpej 
    738       1.6  thorpej 			/* Kick DMA channel into life */
    739  1.16.2.5    skrll 			sq_hpc_write(sc, HPC3_ENETX_CTL, HPC3_ENETX_CTL_ACTIVE);
    740  1.16.2.5    skrll 		} else {
    741  1.16.2.5    skrll 			/*
    742  1.16.2.5    skrll 			 * In the HPC1 case where transmit DMA is
    743  1.16.2.5    skrll 			 * inactive, we can either kick off if
    744  1.16.2.5    skrll 			 * the ring was previously empty, or call
    745  1.16.2.5    skrll 			 * our transmit interrupt handler to
    746  1.16.2.5    skrll 			 * figure out if the ring stopped short
    747  1.16.2.5    skrll 			 * and restart at the right place.
    748  1.16.2.5    skrll 			 */
    749  1.16.2.5    skrll 			if (ofree == SQ_NTXDESC) {
    750  1.16.2.5    skrll 				SQ_TRACE(SQ_START_DMA, sc, firsttx, status);
    751  1.16.2.5    skrll 
    752  1.16.2.5    skrll 				sq_hpc_write(sc, HPC1_ENETX_NDBP,
    753  1.16.2.5    skrll 				    SQ_CDTXADDR(sc, firsttx));
    754  1.16.2.5    skrll 				sq_hpc_write(sc, HPC1_ENETX_CFXBP,
    755  1.16.2.5    skrll 				    SQ_CDTXADDR(sc, firsttx));
    756  1.16.2.5    skrll 				sq_hpc_write(sc, HPC1_ENETX_CBP,
    757  1.16.2.5    skrll 				    SQ_CDTXADDR(sc, firsttx));
    758  1.16.2.5    skrll 
    759  1.16.2.5    skrll 				/* Kick DMA channel into life */
    760  1.16.2.5    skrll 				sq_hpc_write(sc, HPC1_ENETX_CTL,
    761  1.16.2.5    skrll 				    HPC1_ENETX_CTL_ACTIVE);
    762  1.16.2.5    skrll 			} else
    763  1.16.2.5    skrll 				sq_txring_hpc1(sc);
    764       1.2    rafal 		}
    765       1.1  thorpej 
    766       1.6  thorpej 		/* Set a watchdog timer in case the chip flakes out. */
    767       1.6  thorpej 		ifp->if_timer = 5;
    768       1.6  thorpej 	}
    769       1.1  thorpej }
    770       1.1  thorpej 
    771       1.1  thorpej void
    772       1.1  thorpej sq_stop(struct ifnet *ifp, int disable)
    773       1.1  thorpej {
    774       1.1  thorpej 	int i;
    775       1.1  thorpej 	struct sq_softc *sc = ifp->if_softc;
    776       1.1  thorpej 
    777       1.1  thorpej 	for (i =0; i < SQ_NTXDESC; i++) {
    778       1.1  thorpej 		if (sc->sc_txmbuf[i] != NULL) {
    779       1.1  thorpej 			bus_dmamap_unload(sc->sc_dmat, sc->sc_txmap[i]);
    780       1.1  thorpej 			m_freem(sc->sc_txmbuf[i]);
    781       1.1  thorpej 			sc->sc_txmbuf[i] = NULL;
    782       1.1  thorpej 		}
    783       1.1  thorpej 	}
    784       1.1  thorpej 
    785       1.1  thorpej 	/* Clear Seeq transmit/receive command registers */
    786  1.16.2.5    skrll 	sq_seeq_write(sc, SEEQ_TXCMD, 0);
    787  1.16.2.5    skrll 	sq_seeq_write(sc, SEEQ_RXCMD, 0);
    788       1.1  thorpej 
    789       1.1  thorpej 	sq_reset(sc);
    790       1.1  thorpej 
    791      1.10   simonb 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    792       1.1  thorpej 	ifp->if_timer = 0;
    793       1.1  thorpej }
    794       1.1  thorpej 
    795       1.1  thorpej /* Device timeout/watchdog routine. */
    796       1.1  thorpej void
    797       1.1  thorpej sq_watchdog(struct ifnet *ifp)
    798       1.1  thorpej {
    799       1.1  thorpej 	u_int32_t status;
    800       1.1  thorpej 	struct sq_softc *sc = ifp->if_softc;
    801       1.1  thorpej 
    802  1.16.2.5    skrll 	status = sq_hpc_read(sc, sc->hpc_regs->enetx_ctl);
    803       1.1  thorpej 	log(LOG_ERR, "%s: device timeout (prev %d, next %d, free %d, "
    804      1.10   simonb 		     "status %08x)\n", sc->sc_dev.dv_xname, sc->sc_prevtx,
    805       1.1  thorpej 				       sc->sc_nexttx, sc->sc_nfreetx, status);
    806       1.1  thorpej 
    807       1.1  thorpej 	sq_trace_dump(sc);
    808       1.1  thorpej 
    809  1.16.2.5    skrll 	memset(&sc->sq_trace, 0, sizeof(sc->sq_trace));
    810  1.16.2.5    skrll 	sc->sq_trace_idx = 0;
    811       1.1  thorpej 
    812       1.1  thorpej 	++ifp->if_oerrors;
    813       1.1  thorpej 
    814       1.1  thorpej 	sq_init(ifp);
    815       1.1  thorpej }
    816       1.1  thorpej 
    817  1.16.2.5    skrll static void
    818  1.16.2.5    skrll sq_trace_dump(struct sq_softc *sc)
    819       1.1  thorpej {
    820       1.1  thorpej 	int i;
    821  1.16.2.5    skrll 	char *act;
    822  1.16.2.5    skrll 
    823  1.16.2.5    skrll 	for (i = 0; i < sc->sq_trace_idx; i++) {
    824  1.16.2.5    skrll 		switch (sc->sq_trace[i].action) {
    825  1.16.2.5    skrll 		case SQ_RESET:		act = "SQ_RESET";		break;
    826  1.16.2.5    skrll 		case SQ_ADD_TO_DMA:	act = "SQ_ADD_TO_DMA";		break;
    827  1.16.2.5    skrll 		case SQ_START_DMA:	act = "SQ_START_DMA";		break;
    828  1.16.2.5    skrll 		case SQ_DONE_DMA:	act = "SQ_DONE_DMA";		break;
    829  1.16.2.5    skrll 		case SQ_RESTART_DMA:	act = "SQ_RESTART_DMA";		break;
    830  1.16.2.5    skrll 		case SQ_TXINTR_ENTER:	act = "SQ_TXINTR_ENTER";	break;
    831  1.16.2.5    skrll 		case SQ_TXINTR_EXIT:	act = "SQ_TXINTR_EXIT";		break;
    832  1.16.2.5    skrll 		case SQ_TXINTR_BUSY:	act = "SQ_TXINTR_BUSY";		break;
    833  1.16.2.5    skrll 		case SQ_IOCTL:		act = "SQ_IOCTL";		break;
    834  1.16.2.5    skrll 		case SQ_ENQUEUE:	act = "SQ_ENQUEUE";		break;
    835  1.16.2.5    skrll 		default:		act = "UNKNOWN";
    836  1.16.2.5    skrll 		}
    837       1.1  thorpej 
    838  1.16.2.5    skrll 		printf("%s: [%03d] action %-16s buf %03d free %03d "
    839  1.16.2.5    skrll 		    "status %08x line %d\n", sc->sc_dev.dv_xname, i, act,
    840  1.16.2.5    skrll 		    sc->sq_trace[i].bufno, sc->sq_trace[i].freebuf,
    841  1.16.2.5    skrll 		    sc->sq_trace[i].status, sc->sq_trace[i].line);
    842       1.1  thorpej 	}
    843       1.1  thorpej }
    844       1.1  thorpej 
    845       1.1  thorpej static int
    846       1.1  thorpej sq_intr(void * arg)
    847       1.1  thorpej {
    848       1.1  thorpej 	struct sq_softc *sc = arg;
    849       1.1  thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    850       1.1  thorpej 	int handled = 0;
    851       1.1  thorpej 	u_int32_t stat;
    852       1.1  thorpej 
    853  1.16.2.5    skrll 	stat = sq_hpc_read(sc, sc->hpc_regs->enetr_reset);
    854       1.1  thorpej 
    855  1.16.2.5    skrll 	if ((stat & 2) == 0)
    856  1.16.2.5    skrll 		SQ_DPRINTF(("%s: Unexpected interrupt!\n",
    857  1.16.2.5    skrll 		    sc->sc_dev.dv_xname));
    858  1.16.2.5    skrll 	else
    859  1.16.2.5    skrll 		sq_hpc_write(sc, sc->hpc_regs->enetr_reset, (stat | 2));
    860       1.1  thorpej 
    861       1.1  thorpej 	/*
    862       1.1  thorpej 	 * If the interface isn't running, the interrupt couldn't
    863       1.1  thorpej 	 * possibly have come from us.
    864       1.1  thorpej 	 */
    865       1.1  thorpej 	if ((ifp->if_flags & IFF_RUNNING) == 0)
    866       1.1  thorpej 		return 0;
    867      1.11    rafal 
    868      1.11    rafal 	sc->sq_intrcnt.ev_count++;
    869       1.1  thorpej 
    870       1.1  thorpej 	/* Always check for received packets */
    871       1.1  thorpej 	if (sq_rxintr(sc) != 0)
    872       1.1  thorpej 		handled++;
    873       1.1  thorpej 
    874       1.1  thorpej 	/* Only handle transmit interrupts if we actually sent something */
    875       1.1  thorpej 	if (sc->sc_nfreetx < SQ_NTXDESC) {
    876       1.1  thorpej 		sq_txintr(sc);
    877       1.1  thorpej 		handled++;
    878       1.1  thorpej 	}
    879       1.1  thorpej 
    880       1.1  thorpej #if NRND > 0
    881       1.1  thorpej 	if (handled)
    882       1.3  thorpej 		rnd_add_uint32(&sc->rnd_source, stat);
    883       1.1  thorpej #endif
    884       1.1  thorpej 	return (handled);
    885       1.1  thorpej }
    886       1.1  thorpej 
    887       1.1  thorpej static int
    888       1.1  thorpej sq_rxintr(struct sq_softc *sc)
    889       1.1  thorpej {
    890       1.1  thorpej 	int count = 0;
    891       1.1  thorpej 	struct mbuf* m;
    892       1.1  thorpej 	int i, framelen;
    893       1.1  thorpej 	u_int8_t pktstat;
    894       1.1  thorpej 	u_int32_t status;
    895  1.16.2.1    skrll 	u_int32_t ctl_reg;
    896       1.1  thorpej 	int new_end, orig_end;
    897       1.1  thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    898       1.1  thorpej 
    899  1.16.2.5    skrll 	for (i = sc->sc_nextrx;; i = SQ_NEXTRX(i)) {
    900  1.16.2.5    skrll 		SQ_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD |
    901  1.16.2.5    skrll 		    BUS_DMASYNC_POSTWRITE);
    902       1.1  thorpej 
    903  1.16.2.5    skrll 		/*
    904  1.16.2.5    skrll 		 * If this is a CPU-owned buffer, we're at the end of the list.
    905  1.16.2.5    skrll 		 */
    906  1.16.2.1    skrll 		if (sc->hpc_regs->revision == 3)
    907  1.16.2.5    skrll 			ctl_reg = sc->sc_rxdesc[i].hpc3_hdd_ctl &
    908  1.16.2.5    skrll 			    HPC3_HDD_CTL_OWN;
    909  1.16.2.1    skrll 		else
    910  1.16.2.1    skrll 			ctl_reg = sc->sc_rxdesc[i].hpc1_hdd_ctl &
    911  1.16.2.5    skrll 			    HPC1_HDD_CTL_OWN;
    912  1.16.2.1    skrll 
    913  1.16.2.1    skrll 		if (ctl_reg) {
    914  1.16.2.1    skrll #if defined(SQ_DEBUG)
    915      1.10   simonb 			u_int32_t reg;
    916       1.1  thorpej 
    917  1.16.2.5    skrll 			reg = sq_hpc_read(sc, sc->hpc_regs->enetr_ctl);
    918  1.16.2.1    skrll 			SQ_DPRINTF(("%s: rxintr: done at %d (ctl %08x)\n",
    919  1.16.2.1    skrll 			    sc->sc_dev.dv_xname, i, reg));
    920       1.1  thorpej #endif
    921      1.10   simonb 			break;
    922      1.10   simonb 		}
    923       1.1  thorpej 
    924      1.10   simonb 		count++;
    925       1.1  thorpej 
    926      1.10   simonb 		m = sc->sc_rxmbuf[i];
    927  1.16.2.1    skrll 		framelen = m->m_ext.ext_size - 3;
    928  1.16.2.1    skrll 		if (sc->hpc_regs->revision == 3)
    929  1.16.2.1    skrll 		    framelen -=
    930  1.16.2.5    skrll 			HPC3_HDD_CTL_BYTECNT(sc->sc_rxdesc[i].hpc3_hdd_ctl);
    931  1.16.2.1    skrll 		else
    932  1.16.2.1    skrll 		    framelen -=
    933  1.16.2.1    skrll 			HPC1_HDD_CTL_BYTECNT(sc->sc_rxdesc[i].hpc1_hdd_ctl);
    934       1.1  thorpej 
    935      1.10   simonb 		/* Now sync the actual packet data */
    936      1.10   simonb 		bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
    937      1.10   simonb 		    sc->sc_rxmap[i]->dm_mapsize, BUS_DMASYNC_POSTREAD);
    938       1.1  thorpej 
    939      1.10   simonb 		pktstat = *((u_int8_t*)m->m_data + framelen + 2);
    940       1.1  thorpej 
    941      1.10   simonb 		if ((pktstat & RXSTAT_GOOD) == 0) {
    942      1.10   simonb 			ifp->if_ierrors++;
    943       1.2    rafal 
    944      1.10   simonb 			if (pktstat & RXSTAT_OFLOW)
    945      1.10   simonb 				printf("%s: receive FIFO overflow\n",
    946      1.10   simonb 				    sc->sc_dev.dv_xname);
    947       1.1  thorpej 
    948      1.10   simonb 			bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
    949      1.10   simonb 			    sc->sc_rxmap[i]->dm_mapsize,
    950      1.10   simonb 			    BUS_DMASYNC_PREREAD);
    951      1.10   simonb 			SQ_INIT_RXDESC(sc, i);
    952  1.16.2.5    skrll 			SQ_DPRINTF(("%s: sq_rxintr: buf %d no RXSTAT_GOOD\n",
    953  1.16.2.5    skrll 			    sc->sc_dev.dv_xname, i));
    954      1.10   simonb 			continue;
    955      1.10   simonb 		}
    956       1.1  thorpej 
    957      1.10   simonb 		if (sq_add_rxbuf(sc, i) != 0) {
    958      1.10   simonb 			ifp->if_ierrors++;
    959      1.10   simonb 			bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
    960      1.10   simonb 			    sc->sc_rxmap[i]->dm_mapsize,
    961      1.10   simonb 			    BUS_DMASYNC_PREREAD);
    962      1.10   simonb 			SQ_INIT_RXDESC(sc, i);
    963  1.16.2.5    skrll 			SQ_DPRINTF(("%s: sq_rxintr: buf %d sq_add_rxbuf() "
    964  1.16.2.5    skrll 			    "failed\n", sc->sc_dev.dv_xname, i));
    965      1.10   simonb 			continue;
    966      1.10   simonb 		}
    967       1.1  thorpej 
    968       1.1  thorpej 
    969      1.10   simonb 		m->m_data += 2;
    970      1.10   simonb 		m->m_pkthdr.rcvif = ifp;
    971      1.10   simonb 		m->m_pkthdr.len = m->m_len = framelen;
    972       1.1  thorpej 
    973      1.10   simonb 		ifp->if_ipackets++;
    974       1.1  thorpej 
    975  1.16.2.1    skrll 		SQ_DPRINTF(("%s: sq_rxintr: buf %d len %d\n",
    976  1.16.2.1    skrll 			    sc->sc_dev.dv_xname, i, framelen));
    977       1.1  thorpej 
    978       1.1  thorpej #if NBPFILTER > 0
    979      1.10   simonb 		if (ifp->if_bpf)
    980      1.10   simonb 			bpf_mtap(ifp->if_bpf, m);
    981       1.1  thorpej #endif
    982      1.10   simonb 		(*ifp->if_input)(ifp, m);
    983       1.1  thorpej 	}
    984       1.1  thorpej 
    985       1.1  thorpej 
    986       1.1  thorpej 	/* If anything happened, move ring start/end pointers to new spot */
    987       1.1  thorpej 	if (i != sc->sc_nextrx) {
    988  1.16.2.5    skrll 		/*
    989  1.16.2.5    skrll 		 * NB: hpc3_hdd_ctl == hpc1_hdd_bufptr, and
    990  1.16.2.5    skrll 		 * HPC1_HDD_CTL_EOCHAIN == HPC3_HDD_CTL_EOCHAIN
    991  1.16.2.5    skrll 		 */
    992  1.16.2.1    skrll 
    993      1.10   simonb 		new_end = SQ_PREVRX(i);
    994  1.16.2.5    skrll 		sc->sc_rxdesc[new_end].hpc3_hdd_ctl |= HPC3_HDD_CTL_EOCHAIN;
    995      1.10   simonb 		SQ_CDRXSYNC(sc, new_end, BUS_DMASYNC_PREREAD |
    996      1.10   simonb 		    BUS_DMASYNC_PREWRITE);
    997       1.1  thorpej 
    998      1.10   simonb 		orig_end = SQ_PREVRX(sc->sc_nextrx);
    999  1.16.2.5    skrll 		sc->sc_rxdesc[orig_end].hpc3_hdd_ctl &= ~HPC3_HDD_CTL_EOCHAIN;
   1000      1.10   simonb 		SQ_CDRXSYNC(sc, orig_end, BUS_DMASYNC_PREREAD |
   1001      1.10   simonb 		    BUS_DMASYNC_PREWRITE);
   1002       1.1  thorpej 
   1003      1.10   simonb 		sc->sc_nextrx = i;
   1004       1.1  thorpej 	}
   1005       1.1  thorpej 
   1006  1.16.2.5    skrll 	status = sq_hpc_read(sc, sc->hpc_regs->enetr_ctl);
   1007       1.1  thorpej 
   1008       1.1  thorpej 	/* If receive channel is stopped, restart it... */
   1009  1.16.2.1    skrll 	if ((status & sc->hpc_regs->enetr_ctl_active) == 0) {
   1010      1.10   simonb 		/* Pass the start of the receive ring to the HPC */
   1011  1.16.2.5    skrll 		sq_hpc_write(sc, sc->hpc_regs->enetr_ndbp, SQ_CDRXADDR(sc,
   1012  1.16.2.5    skrll 		    sc->sc_nextrx));
   1013      1.10   simonb 
   1014      1.10   simonb 		/* And turn on the HPC ethernet receive channel */
   1015  1.16.2.5    skrll 		sq_hpc_write(sc, sc->hpc_regs->enetr_ctl,
   1016  1.16.2.5    skrll 		    sc->hpc_regs->enetr_ctl_active);
   1017       1.1  thorpej 	}
   1018       1.1  thorpej 
   1019       1.1  thorpej 	return count;
   1020       1.1  thorpej }
   1021       1.1  thorpej 
   1022       1.1  thorpej static int
   1023       1.1  thorpej sq_txintr(struct sq_softc *sc)
   1024       1.1  thorpej {
   1025  1.16.2.1    skrll 	int shift = 0;
   1026  1.16.2.5    skrll 	u_int32_t status, tmp;
   1027       1.1  thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1028       1.1  thorpej 
   1029  1.16.2.1    skrll 	if (sc->hpc_regs->revision != 3)
   1030  1.16.2.1    skrll 		shift = 16;
   1031  1.16.2.5    skrll 
   1032  1.16.2.5    skrll 	status = sq_hpc_read(sc, sc->hpc_regs->enetx_ctl) >> shift;
   1033  1.16.2.1    skrll 
   1034  1.16.2.5    skrll 	SQ_TRACE(SQ_TXINTR_ENTER, sc, sc->sc_prevtx, status);
   1035  1.16.2.5    skrll 
   1036  1.16.2.5    skrll 	tmp = (sc->hpc_regs->enetx_ctl_active >> shift) | TXSTAT_GOOD;
   1037  1.16.2.5    skrll 	if ((status & tmp) == 0) {
   1038      1.10   simonb 		if (status & TXSTAT_COLL)
   1039      1.10   simonb 			ifp->if_collisions++;
   1040       1.1  thorpej 
   1041       1.1  thorpej 		if (status & TXSTAT_UFLOW) {
   1042      1.10   simonb 			printf("%s: transmit underflow\n", sc->sc_dev.dv_xname);
   1043      1.10   simonb 			ifp->if_oerrors++;
   1044       1.1  thorpej 		}
   1045       1.1  thorpej 
   1046       1.1  thorpej 		if (status & TXSTAT_16COLL) {
   1047  1.16.2.5    skrll 			printf("%s: max collisions reached\n",
   1048  1.16.2.5    skrll 			    sc->sc_dev.dv_xname);
   1049      1.10   simonb 			ifp->if_oerrors++;
   1050      1.10   simonb 			ifp->if_collisions += 16;
   1051       1.1  thorpej 		}
   1052       1.1  thorpej 	}
   1053       1.1  thorpej 
   1054  1.16.2.5    skrll 	/* prevtx now points to next xmit packet not yet finished */
   1055  1.16.2.5    skrll 	if (sc->hpc_regs->revision == 3)
   1056  1.16.2.5    skrll 		sq_txring_hpc3(sc);
   1057  1.16.2.5    skrll 	else
   1058  1.16.2.5    skrll 		sq_txring_hpc1(sc);
   1059  1.16.2.5    skrll 
   1060  1.16.2.5    skrll 	/* If we have buffers free, let upper layers know */
   1061  1.16.2.5    skrll 	if (sc->sc_nfreetx > 0)
   1062  1.16.2.5    skrll 		ifp->if_flags &= ~IFF_OACTIVE;
   1063  1.16.2.5    skrll 
   1064  1.16.2.5    skrll 	/* If all packets have left the coop, cancel watchdog */
   1065  1.16.2.5    skrll 	if (sc->sc_nfreetx == SQ_NTXDESC)
   1066  1.16.2.5    skrll 		ifp->if_timer = 0;
   1067  1.16.2.5    skrll 
   1068  1.16.2.5    skrll 	SQ_TRACE(SQ_TXINTR_EXIT, sc, sc->sc_prevtx, status);
   1069  1.16.2.5    skrll 	sq_start(ifp);
   1070  1.16.2.5    skrll 
   1071  1.16.2.5    skrll 	return 1;
   1072  1.16.2.5    skrll }
   1073  1.16.2.5    skrll 
   1074  1.16.2.5    skrll /*
   1075  1.16.2.5    skrll  * Reclaim used transmit descriptors and restart the transmit DMA
   1076  1.16.2.5    skrll  * engine if necessary.
   1077  1.16.2.5    skrll  */
   1078  1.16.2.5    skrll static void
   1079  1.16.2.5    skrll sq_txring_hpc1(struct sq_softc *sc)
   1080  1.16.2.5    skrll {
   1081  1.16.2.5    skrll 	/*
   1082  1.16.2.5    skrll 	 * HPC1 doesn't tag transmitted descriptors, however,
   1083  1.16.2.5    skrll 	 * the NDBP register points to the next descriptor that
   1084  1.16.2.5    skrll 	 * has not yet been processed. If DMA is not in progress,
   1085  1.16.2.5    skrll 	 * we can safely reclaim all descriptors up to NDBP, and,
   1086  1.16.2.5    skrll 	 * if necessary, restart DMA at NDBP. Otherwise, if DMA
   1087  1.16.2.5    skrll 	 * is active, we can only safely reclaim up to CBP.
   1088  1.16.2.5    skrll 	 *
   1089  1.16.2.5    skrll 	 * For now, we'll only reclaim on inactive DMA and assume
   1090  1.16.2.5    skrll 	 * that a sufficiently large ring keeps us out of trouble.
   1091  1.16.2.5    skrll 	 */
   1092  1.16.2.5    skrll 	u_int32_t reclaimto, status;
   1093  1.16.2.5    skrll 	int reclaimall, i = sc->sc_prevtx;
   1094  1.16.2.5    skrll 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1095  1.16.2.5    skrll 
   1096  1.16.2.5    skrll 	status = sq_hpc_read(sc, HPC1_ENETX_CTL);
   1097  1.16.2.5    skrll 	if (status & HPC1_ENETX_CTL_ACTIVE) {
   1098  1.16.2.5    skrll 		SQ_TRACE(SQ_TXINTR_BUSY, sc, i, status);
   1099  1.16.2.5    skrll 		return;
   1100  1.16.2.5    skrll 	} else
   1101  1.16.2.5    skrll 		reclaimto = sq_hpc_read(sc, HPC1_ENETX_NDBP);
   1102  1.16.2.5    skrll 
   1103  1.16.2.5    skrll 	if (sc->sc_nfreetx == 0 && SQ_CDTXADDR(sc, i) == reclaimto)
   1104  1.16.2.5    skrll 		reclaimall = 1;
   1105  1.16.2.5    skrll 	else
   1106  1.16.2.5    skrll 		reclaimall = 0;
   1107  1.16.2.5    skrll 
   1108  1.16.2.5    skrll 	while (sc->sc_nfreetx < SQ_NTXDESC) {
   1109  1.16.2.5    skrll 		if (SQ_CDTXADDR(sc, i) == reclaimto && !reclaimall)
   1110  1.16.2.5    skrll 			break;
   1111  1.16.2.5    skrll 
   1112  1.16.2.5    skrll 		SQ_CDTXSYNC(sc, i, sc->sc_txmap[i]->dm_nsegs,
   1113  1.16.2.5    skrll 				BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1114  1.16.2.5    skrll 
   1115  1.16.2.5    skrll 		/* Sync the packet data, unload DMA map, free mbuf */
   1116  1.16.2.5    skrll 		bus_dmamap_sync(sc->sc_dmat, sc->sc_txmap[i], 0,
   1117  1.16.2.5    skrll 				sc->sc_txmap[i]->dm_mapsize,
   1118  1.16.2.5    skrll 				BUS_DMASYNC_POSTWRITE);
   1119  1.16.2.5    skrll 		bus_dmamap_unload(sc->sc_dmat, sc->sc_txmap[i]);
   1120  1.16.2.5    skrll 		m_freem(sc->sc_txmbuf[i]);
   1121  1.16.2.5    skrll 		sc->sc_txmbuf[i] = NULL;
   1122  1.16.2.5    skrll 
   1123  1.16.2.5    skrll 		ifp->if_opackets++;
   1124  1.16.2.5    skrll 		sc->sc_nfreetx++;
   1125  1.16.2.5    skrll 
   1126  1.16.2.5    skrll 		SQ_TRACE(SQ_DONE_DMA, sc, i, status);
   1127  1.16.2.5    skrll 
   1128  1.16.2.5    skrll 		i = SQ_NEXTTX(i);
   1129  1.16.2.5    skrll 	}
   1130  1.16.2.5    skrll 
   1131  1.16.2.5    skrll 	if (sc->sc_nfreetx < SQ_NTXDESC) {
   1132  1.16.2.5    skrll 		SQ_TRACE(SQ_RESTART_DMA, sc, i, status);
   1133  1.16.2.5    skrll 
   1134  1.16.2.5    skrll 		KASSERT(reclaimto == SQ_CDTXADDR(sc, i));
   1135  1.16.2.5    skrll 
   1136  1.16.2.5    skrll 		sq_hpc_write(sc, HPC1_ENETX_CFXBP, reclaimto);
   1137  1.16.2.5    skrll 		sq_hpc_write(sc, HPC1_ENETX_CBP, reclaimto);
   1138  1.16.2.5    skrll 
   1139  1.16.2.5    skrll 		/* Kick DMA channel into life */
   1140  1.16.2.5    skrll 		sq_hpc_write(sc, HPC1_ENETX_CTL, HPC1_ENETX_CTL_ACTIVE);
   1141  1.16.2.5    skrll 
   1142  1.16.2.5    skrll 		/*
   1143  1.16.2.5    skrll 		 * Set a watchdog timer in case the chip
   1144  1.16.2.5    skrll 		 * flakes out.
   1145  1.16.2.5    skrll 		 */
   1146  1.16.2.5    skrll 		ifp->if_timer = 5;
   1147  1.16.2.5    skrll 	}
   1148  1.16.2.5    skrll 
   1149  1.16.2.5    skrll 	sc->sc_prevtx = i;
   1150  1.16.2.5    skrll }
   1151  1.16.2.5    skrll 
   1152  1.16.2.5    skrll /*
   1153  1.16.2.5    skrll  * Reclaim used transmit descriptors and restart the transmit DMA
   1154  1.16.2.5    skrll  * engine if necessary.
   1155  1.16.2.5    skrll  */
   1156  1.16.2.5    skrll static void
   1157  1.16.2.5    skrll sq_txring_hpc3(struct sq_softc *sc)
   1158  1.16.2.5    skrll {
   1159  1.16.2.5    skrll 	/*
   1160  1.16.2.5    skrll 	 * HPC3 tags descriptors with a bit once they've been
   1161  1.16.2.5    skrll 	 * transmitted. We need only free each XMITDONE'd
   1162  1.16.2.5    skrll 	 * descriptor, and restart the DMA engine if any
   1163  1.16.2.5    skrll 	 * descriptors are left over.
   1164  1.16.2.5    skrll 	 */
   1165  1.16.2.5    skrll 	int i;
   1166  1.16.2.5    skrll 	u_int32_t status = 0;
   1167  1.16.2.5    skrll 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1168  1.16.2.5    skrll 
   1169       1.1  thorpej 	i = sc->sc_prevtx;
   1170       1.1  thorpej 	while (sc->sc_nfreetx < SQ_NTXDESC) {
   1171      1.10   simonb 		/*
   1172      1.10   simonb 		 * Check status first so we don't end up with a case of
   1173       1.2    rafal 		 * the buffer not being finished while the DMA channel
   1174       1.2    rafal 		 * has gone idle.
   1175       1.2    rafal 		 */
   1176  1.16.2.5    skrll 		status = sq_hpc_read(sc, HPC3_ENETX_CTL);
   1177       1.2    rafal 
   1178       1.1  thorpej 		SQ_CDTXSYNC(sc, i, sc->sc_txmap[i]->dm_nsegs,
   1179       1.1  thorpej 				BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1180       1.1  thorpej 
   1181  1.16.2.5    skrll 		/* Check for used descriptor and restart DMA chain if needed */
   1182  1.16.2.5    skrll 		if (!(sc->sc_txdesc[i].hpc3_hdd_ctl & HPC3_HDD_CTL_XMITDONE)) {
   1183  1.16.2.5    skrll 			if ((status & HPC3_ENETX_CTL_ACTIVE) == 0) {
   1184  1.16.2.5    skrll 				SQ_TRACE(SQ_RESTART_DMA, sc, i, status);
   1185  1.16.2.5    skrll 
   1186  1.16.2.5    skrll 				sq_hpc_write(sc, HPC3_ENETX_NDBP,
   1187  1.16.2.5    skrll 				    SQ_CDTXADDR(sc, i));
   1188       1.1  thorpej 
   1189      1.10   simonb 				/* Kick DMA channel into life */
   1190  1.16.2.5    skrll 				sq_hpc_write(sc, HPC3_ENETX_CTL,
   1191  1.16.2.5    skrll 				    HPC3_ENETX_CTL_ACTIVE);
   1192       1.1  thorpej 
   1193      1.10   simonb 				/*
   1194      1.10   simonb 				 * Set a watchdog timer in case the chip
   1195      1.10   simonb 				 * flakes out.
   1196      1.10   simonb 				 */
   1197      1.10   simonb 				ifp->if_timer = 5;
   1198  1.16.2.5    skrll 			} else
   1199  1.16.2.5    skrll 				SQ_TRACE(SQ_TXINTR_BUSY, sc, i, status);
   1200      1.10   simonb 			break;
   1201       1.1  thorpej 		}
   1202       1.1  thorpej 
   1203       1.1  thorpej 		/* Sync the packet data, unload DMA map, free mbuf */
   1204      1.10   simonb 		bus_dmamap_sync(sc->sc_dmat, sc->sc_txmap[i], 0,
   1205      1.10   simonb 				sc->sc_txmap[i]->dm_mapsize,
   1206       1.1  thorpej 				BUS_DMASYNC_POSTWRITE);
   1207       1.1  thorpej 		bus_dmamap_unload(sc->sc_dmat, sc->sc_txmap[i]);
   1208       1.1  thorpej 		m_freem(sc->sc_txmbuf[i]);
   1209       1.1  thorpej 		sc->sc_txmbuf[i] = NULL;
   1210       1.1  thorpej 
   1211       1.1  thorpej 		ifp->if_opackets++;
   1212       1.1  thorpej 		sc->sc_nfreetx++;
   1213       1.1  thorpej 
   1214  1.16.2.5    skrll 		SQ_TRACE(SQ_DONE_DMA, sc, i, status);
   1215       1.1  thorpej 		i = SQ_NEXTTX(i);
   1216       1.1  thorpej 	}
   1217       1.1  thorpej 
   1218  1.16.2.5    skrll 	sc->sc_prevtx = i;
   1219       1.1  thorpej }
   1220       1.1  thorpej 
   1221      1.10   simonb void
   1222       1.1  thorpej sq_reset(struct sq_softc *sc)
   1223       1.1  thorpej {
   1224       1.1  thorpej 	/* Stop HPC dma channels */
   1225  1.16.2.5    skrll 	sq_hpc_write(sc, sc->hpc_regs->enetr_ctl, 0);
   1226  1.16.2.5    skrll 	sq_hpc_write(sc, sc->hpc_regs->enetx_ctl, 0);
   1227       1.1  thorpej 
   1228  1.16.2.5    skrll 	sq_hpc_write(sc, sc->hpc_regs->enetr_reset, 3);
   1229      1.10   simonb 	delay(20);
   1230  1.16.2.5    skrll 	sq_hpc_write(sc, sc->hpc_regs->enetr_reset, 0);
   1231       1.1  thorpej }
   1232       1.1  thorpej 
   1233      1.10   simonb /* sq_add_rxbuf: Add a receive buffer to the indicated descriptor. */
   1234       1.1  thorpej int
   1235       1.1  thorpej sq_add_rxbuf(struct sq_softc *sc, int idx)
   1236       1.1  thorpej {
   1237       1.1  thorpej 	int err;
   1238       1.1  thorpej 	struct mbuf *m;
   1239       1.1  thorpej 
   1240       1.1  thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1241       1.1  thorpej 	if (m == NULL)
   1242       1.1  thorpej 		return (ENOBUFS);
   1243       1.1  thorpej 
   1244       1.1  thorpej 	MCLGET(m, M_DONTWAIT);
   1245       1.1  thorpej 	if ((m->m_flags & M_EXT) == 0) {
   1246       1.1  thorpej 		m_freem(m);
   1247       1.1  thorpej 		return (ENOBUFS);
   1248       1.1  thorpej 	}
   1249       1.1  thorpej 
   1250       1.1  thorpej 	if (sc->sc_rxmbuf[idx] != NULL)
   1251       1.1  thorpej 		bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmap[idx]);
   1252       1.1  thorpej 
   1253       1.1  thorpej 	sc->sc_rxmbuf[idx] = m;
   1254       1.1  thorpej 
   1255      1.10   simonb 	if ((err = bus_dmamap_load(sc->sc_dmat, sc->sc_rxmap[idx],
   1256      1.10   simonb 				   m->m_ext.ext_buf, m->m_ext.ext_size,
   1257       1.1  thorpej 				   NULL, BUS_DMA_NOWAIT)) != 0) {
   1258       1.1  thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   1259       1.1  thorpej 		    sc->sc_dev.dv_xname, idx, err);
   1260       1.1  thorpej 		panic("sq_add_rxbuf");	/* XXX */
   1261       1.1  thorpej 	}
   1262       1.1  thorpej 
   1263      1.10   simonb 	bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[idx], 0,
   1264       1.1  thorpej 			sc->sc_rxmap[idx]->dm_mapsize, BUS_DMASYNC_PREREAD);
   1265       1.1  thorpej 
   1266       1.1  thorpej 	SQ_INIT_RXDESC(sc, idx);
   1267       1.1  thorpej 
   1268       1.1  thorpej 	return 0;
   1269       1.1  thorpej }
   1270       1.1  thorpej 
   1271      1.10   simonb void
   1272       1.1  thorpej sq_dump_buffer(u_int32_t addr, u_int32_t len)
   1273       1.1  thorpej {
   1274      1.15  thorpej 	u_int i;
   1275       1.1  thorpej 	u_char* physaddr = (char*) MIPS_PHYS_TO_KSEG1((caddr_t)addr);
   1276       1.1  thorpej 
   1277      1.10   simonb 	if (len == 0)
   1278       1.1  thorpej 		return;
   1279       1.1  thorpej 
   1280       1.1  thorpej 	printf("%p: ", physaddr);
   1281       1.1  thorpej 
   1282  1.16.2.5    skrll 	for (i = 0; i < len; i++) {
   1283       1.1  thorpej 		printf("%02x ", *(physaddr + i) & 0xff);
   1284       1.1  thorpej 		if ((i % 16) ==  15 && i != len - 1)
   1285       1.1  thorpej 		    printf("\n%p: ", physaddr + i);
   1286       1.1  thorpej 	}
   1287       1.1  thorpej 
   1288       1.1  thorpej 	printf("\n");
   1289       1.1  thorpej }
   1290       1.1  thorpej 
   1291      1.10   simonb void
   1292       1.1  thorpej enaddr_aton(const char* str, u_int8_t* eaddr)
   1293       1.1  thorpej {
   1294       1.1  thorpej 	int i;
   1295       1.1  thorpej 	char c;
   1296       1.1  thorpej 
   1297  1.16.2.5    skrll 	for (i = 0; i < ETHER_ADDR_LEN; i++) {
   1298       1.1  thorpej 		if (*str == ':')
   1299       1.1  thorpej 			str++;
   1300       1.1  thorpej 
   1301       1.1  thorpej 		c = *str++;
   1302       1.1  thorpej 		if (isdigit(c)) {
   1303       1.1  thorpej 			eaddr[i] = (c - '0');
   1304       1.1  thorpej 		} else if (isxdigit(c)) {
   1305       1.1  thorpej 			eaddr[i] = (toupper(c) + 10 - 'A');
   1306       1.1  thorpej 		}
   1307       1.1  thorpej 
   1308       1.1  thorpej 		c = *str++;
   1309       1.1  thorpej 		if (isdigit(c)) {
   1310       1.1  thorpej 			eaddr[i] = (eaddr[i] << 4) | (c - '0');
   1311       1.1  thorpej 		} else if (isxdigit(c)) {
   1312       1.1  thorpej 			eaddr[i] = (eaddr[i] << 4) | (toupper(c) + 10 - 'A');
   1313       1.1  thorpej 		}
   1314       1.1  thorpej 	}
   1315       1.1  thorpej }
   1316