if_sq.c revision 1.22 1 1.22 rumble /* $NetBSD: if_sq.c,v 1.22 2004/12/29 02:11:31 rumble Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2001 Rafal K. Boni
5 1.1 thorpej * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
6 1.1 thorpej * All rights reserved.
7 1.1 thorpej *
8 1.10 simonb * Portions of this code are derived from software contributed to The
9 1.10 simonb * NetBSD Foundation by Jason R. Thorpe of the Numerical Aerospace
10 1.1 thorpej * Simulation Facility, NASA Ames Research Center.
11 1.10 simonb *
12 1.1 thorpej * Redistribution and use in source and binary forms, with or without
13 1.1 thorpej * modification, are permitted provided that the following conditions
14 1.1 thorpej * are met:
15 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
16 1.1 thorpej * notice, this list of conditions and the following disclaimer.
17 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
19 1.1 thorpej * documentation and/or other materials provided with the distribution.
20 1.1 thorpej * 3. The name of the author may not be used to endorse or promote products
21 1.1 thorpej * derived from this software without specific prior written permission.
22 1.10 simonb *
23 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 thorpej */
34 1.17 lukem
35 1.17 lukem #include <sys/cdefs.h>
36 1.22 rumble __KERNEL_RCSID(0, "$NetBSD: if_sq.c,v 1.22 2004/12/29 02:11:31 rumble Exp $");
37 1.1 thorpej
38 1.1 thorpej #include "bpfilter.h"
39 1.1 thorpej
40 1.1 thorpej #include <sys/param.h>
41 1.10 simonb #include <sys/systm.h>
42 1.1 thorpej #include <sys/device.h>
43 1.1 thorpej #include <sys/callout.h>
44 1.10 simonb #include <sys/mbuf.h>
45 1.1 thorpej #include <sys/malloc.h>
46 1.1 thorpej #include <sys/kernel.h>
47 1.1 thorpej #include <sys/socket.h>
48 1.1 thorpej #include <sys/ioctl.h>
49 1.1 thorpej #include <sys/errno.h>
50 1.1 thorpej #include <sys/syslog.h>
51 1.1 thorpej
52 1.1 thorpej #include <uvm/uvm_extern.h>
53 1.1 thorpej
54 1.1 thorpej #include <machine/endian.h>
55 1.1 thorpej
56 1.1 thorpej #include <net/if.h>
57 1.1 thorpej #include <net/if_dl.h>
58 1.1 thorpej #include <net/if_media.h>
59 1.1 thorpej #include <net/if_ether.h>
60 1.1 thorpej
61 1.10 simonb #if NBPFILTER > 0
62 1.1 thorpej #include <net/bpf.h>
63 1.10 simonb #endif
64 1.1 thorpej
65 1.1 thorpej #include <machine/bus.h>
66 1.1 thorpej #include <machine/intr.h>
67 1.1 thorpej
68 1.1 thorpej #include <dev/ic/seeq8003reg.h>
69 1.1 thorpej
70 1.1 thorpej #include <sgimips/hpc/sqvar.h>
71 1.1 thorpej #include <sgimips/hpc/hpcvar.h>
72 1.1 thorpej #include <sgimips/hpc/hpcreg.h>
73 1.1 thorpej
74 1.5 thorpej #include <dev/arcbios/arcbios.h>
75 1.5 thorpej #include <dev/arcbios/arcbiosvar.h>
76 1.5 thorpej
77 1.1 thorpej #define static
78 1.1 thorpej
79 1.1 thorpej /*
80 1.1 thorpej * Short TODO list:
81 1.1 thorpej * (1) Do counters for bad-RX packets.
82 1.9 rafal * (2) Allow multi-segment transmits, instead of copying to a single,
83 1.1 thorpej * contiguous mbuf.
84 1.9 rafal * (3) Verify sq_stop() turns off enough stuff; I was still getting
85 1.1 thorpej * seeq interrupts after sq_stop().
86 1.20 sekiya * (4) Implement EDLC modes: especially packet auto-pad and simplex
87 1.1 thorpej * mode.
88 1.20 sekiya * (5) Should the driver filter out its own transmissions in non-EDLC
89 1.1 thorpej * mode?
90 1.20 sekiya * (6) Multicast support -- multicast filter, address management, ...
91 1.20 sekiya * (7) Deal with RB0 (recv buffer overflow) on reception. Will need
92 1.1 thorpej * to figure out if RB0 is read-only as stated in one spot in the
93 1.1 thorpej * HPC spec or read-write (ie, is the 'write a one to clear it')
94 1.1 thorpej * the correct thing?
95 1.1 thorpej */
96 1.1 thorpej
97 1.20 sekiya #if defined(SQ_DEBUG)
98 1.20 sekiya int sq_debug = 0;
99 1.20 sekiya #define SQ_DPRINTF(x) if (sq_debug) printf x
100 1.20 sekiya #else
101 1.20 sekiya #define SQ_DPRINTF(x)
102 1.20 sekiya #endif
103 1.20 sekiya
104 1.1 thorpej static int sq_match(struct device *, struct cfdata *, void *);
105 1.1 thorpej static void sq_attach(struct device *, struct device *, void *);
106 1.1 thorpej static int sq_init(struct ifnet *);
107 1.1 thorpej static void sq_start(struct ifnet *);
108 1.1 thorpej static void sq_stop(struct ifnet *, int);
109 1.1 thorpej static void sq_watchdog(struct ifnet *);
110 1.1 thorpej static int sq_ioctl(struct ifnet *, u_long, caddr_t);
111 1.1 thorpej
112 1.3 thorpej static void sq_set_filter(struct sq_softc *);
113 1.1 thorpej static int sq_intr(void *);
114 1.1 thorpej static int sq_rxintr(struct sq_softc *);
115 1.1 thorpej static int sq_txintr(struct sq_softc *);
116 1.1 thorpej static void sq_reset(struct sq_softc *);
117 1.1 thorpej static int sq_add_rxbuf(struct sq_softc *, int);
118 1.1 thorpej static void sq_dump_buffer(u_int32_t addr, u_int32_t len);
119 1.22 rumble static void sq_trace_dump(struct sq_softc *);
120 1.1 thorpej
121 1.1 thorpej static void enaddr_aton(const char*, u_int8_t*);
122 1.1 thorpej
123 1.14 thorpej CFATTACH_DECL(sq, sizeof(struct sq_softc),
124 1.14 thorpej sq_match, sq_attach, NULL, NULL);
125 1.1 thorpej
126 1.16 bouyer #define ETHER_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
127 1.16 bouyer
128 1.1 thorpej static int
129 1.8 thorpej sq_match(struct device *parent, struct cfdata *cf, void *aux)
130 1.1 thorpej {
131 1.8 thorpej struct hpc_attach_args *ha = aux;
132 1.8 thorpej
133 1.12 thorpej if (strcmp(ha->ha_name, cf->cf_name) == 0)
134 1.8 thorpej return (1);
135 1.8 thorpej
136 1.8 thorpej return (0);
137 1.1 thorpej }
138 1.1 thorpej
139 1.1 thorpej static void
140 1.1 thorpej sq_attach(struct device *parent, struct device *self, void *aux)
141 1.1 thorpej {
142 1.1 thorpej int i, err;
143 1.1 thorpej char* macaddr;
144 1.1 thorpej struct sq_softc *sc = (void *)self;
145 1.1 thorpej struct hpc_attach_args *haa = aux;
146 1.10 simonb struct ifnet *ifp = &sc->sc_ethercom.ec_if;
147 1.1 thorpej
148 1.8 thorpej sc->sc_hpct = haa->ha_st;
149 1.20 sekiya sc->hpc_regs = haa->hpc_regs; /* HPC register definitions */
150 1.20 sekiya
151 1.8 thorpej if ((err = bus_space_subregion(haa->ha_st, haa->ha_sh,
152 1.10 simonb haa->ha_dmaoff,
153 1.20 sekiya sc->hpc_regs->enet_regs_size,
154 1.1 thorpej &sc->sc_hpch)) != 0) {
155 1.1 thorpej printf(": unable to map HPC DMA registers, error = %d\n", err);
156 1.1 thorpej goto fail_0;
157 1.1 thorpej }
158 1.1 thorpej
159 1.8 thorpej sc->sc_regt = haa->ha_st;
160 1.8 thorpej if ((err = bus_space_subregion(haa->ha_st, haa->ha_sh,
161 1.10 simonb haa->ha_devoff,
162 1.20 sekiya sc->hpc_regs->enet_devregs_size,
163 1.1 thorpej &sc->sc_regh)) != 0) {
164 1.1 thorpej printf(": unable to map Seeq registers, error = %d\n", err);
165 1.1 thorpej goto fail_0;
166 1.1 thorpej }
167 1.1 thorpej
168 1.8 thorpej sc->sc_dmat = haa->ha_dmat;
169 1.1 thorpej
170 1.10 simonb if ((err = bus_dmamem_alloc(sc->sc_dmat, sizeof(struct sq_control),
171 1.10 simonb PAGE_SIZE, PAGE_SIZE, &sc->sc_cdseg,
172 1.1 thorpej 1, &sc->sc_ncdseg, BUS_DMA_NOWAIT)) != 0) {
173 1.1 thorpej printf(": unable to allocate control data, error = %d\n", err);
174 1.1 thorpej goto fail_0;
175 1.1 thorpej }
176 1.1 thorpej
177 1.1 thorpej if ((err = bus_dmamem_map(sc->sc_dmat, &sc->sc_cdseg, sc->sc_ncdseg,
178 1.10 simonb sizeof(struct sq_control),
179 1.10 simonb (caddr_t *)&sc->sc_control,
180 1.1 thorpej BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
181 1.1 thorpej printf(": unable to map control data, error = %d\n", err);
182 1.1 thorpej goto fail_1;
183 1.1 thorpej }
184 1.1 thorpej
185 1.1 thorpej if ((err = bus_dmamap_create(sc->sc_dmat, sizeof(struct sq_control),
186 1.1 thorpej 1, sizeof(struct sq_control), PAGE_SIZE,
187 1.1 thorpej BUS_DMA_NOWAIT, &sc->sc_cdmap)) != 0) {
188 1.1 thorpej printf(": unable to create DMA map for control data, error "
189 1.1 thorpej "= %d\n", err);
190 1.1 thorpej goto fail_2;
191 1.1 thorpej }
192 1.1 thorpej
193 1.1 thorpej if ((err = bus_dmamap_load(sc->sc_dmat, sc->sc_cdmap, sc->sc_control,
194 1.10 simonb sizeof(struct sq_control),
195 1.1 thorpej NULL, BUS_DMA_NOWAIT)) != 0) {
196 1.1 thorpej printf(": unable to load DMA map for control data, error "
197 1.1 thorpej "= %d\n", err);
198 1.1 thorpej goto fail_3;
199 1.1 thorpej }
200 1.1 thorpej
201 1.7 thorpej memset(sc->sc_control, 0, sizeof(struct sq_control));
202 1.1 thorpej
203 1.1 thorpej /* Create transmit buffer DMA maps */
204 1.1 thorpej for (i = 0; i < SQ_NTXDESC; i++) {
205 1.10 simonb if ((err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
206 1.10 simonb 0, BUS_DMA_NOWAIT,
207 1.1 thorpej &sc->sc_txmap[i])) != 0) {
208 1.10 simonb printf(": unable to create tx DMA map %d, error = %d\n",
209 1.1 thorpej i, err);
210 1.1 thorpej goto fail_4;
211 1.1 thorpej }
212 1.1 thorpej }
213 1.1 thorpej
214 1.20 sekiya /* Create receive buffer DMA maps */
215 1.1 thorpej for (i = 0; i < SQ_NRXDESC; i++) {
216 1.10 simonb if ((err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
217 1.10 simonb 0, BUS_DMA_NOWAIT,
218 1.1 thorpej &sc->sc_rxmap[i])) != 0) {
219 1.10 simonb printf(": unable to create rx DMA map %d, error = %d\n",
220 1.1 thorpej i, err);
221 1.1 thorpej goto fail_5;
222 1.1 thorpej }
223 1.1 thorpej }
224 1.1 thorpej
225 1.1 thorpej /* Pre-allocate the receive buffers. */
226 1.1 thorpej for (i = 0; i < SQ_NRXDESC; i++) {
227 1.1 thorpej if ((err = sq_add_rxbuf(sc, i)) != 0) {
228 1.1 thorpej printf(": unable to allocate or map rx buffer %d\n,"
229 1.1 thorpej " error = %d\n", i, err);
230 1.1 thorpej goto fail_6;
231 1.1 thorpej }
232 1.1 thorpej }
233 1.1 thorpej
234 1.5 thorpej if ((macaddr = ARCBIOS->GetEnvironmentVariable("eaddr")) == NULL) {
235 1.1 thorpej printf(": unable to get MAC address!\n");
236 1.1 thorpej goto fail_6;
237 1.1 thorpej }
238 1.1 thorpej
239 1.11 rafal evcnt_attach_dynamic(&sc->sq_intrcnt, EVCNT_TYPE_INTR, NULL,
240 1.11 rafal self->dv_xname, "intr");
241 1.11 rafal
242 1.8 thorpej if ((cpu_intr_establish(haa->ha_irq, IPL_NET, sq_intr, sc)) == NULL) {
243 1.1 thorpej printf(": unable to establish interrupt!\n");
244 1.1 thorpej goto fail_6;
245 1.1 thorpej }
246 1.1 thorpej
247 1.3 thorpej /* Reset the chip to a known state. */
248 1.3 thorpej sq_reset(sc);
249 1.3 thorpej
250 1.3 thorpej /*
251 1.3 thorpej * Determine if we're an 8003 or 80c03 by setting the first
252 1.3 thorpej * MAC address register to non-zero, and then reading it back.
253 1.3 thorpej * If it's zero, we have an 80c03, because we will have read
254 1.3 thorpej * the TxCollLSB register.
255 1.3 thorpej */
256 1.3 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCOLLS0, 0xa5);
257 1.3 thorpej if (bus_space_read_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCOLLS0) == 0)
258 1.3 thorpej sc->sc_type = SQ_TYPE_80C03;
259 1.3 thorpej else
260 1.3 thorpej sc->sc_type = SQ_TYPE_8003;
261 1.3 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCOLLS0, 0x00);
262 1.1 thorpej
263 1.3 thorpej printf(": SGI Seeq %s\n",
264 1.3 thorpej sc->sc_type == SQ_TYPE_80C03 ? "80c03" : "8003");
265 1.1 thorpej
266 1.1 thorpej enaddr_aton(macaddr, sc->sc_enaddr);
267 1.1 thorpej
268 1.10 simonb printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
269 1.1 thorpej ether_sprintf(sc->sc_enaddr));
270 1.1 thorpej
271 1.7 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
272 1.1 thorpej ifp->if_softc = sc;
273 1.1 thorpej ifp->if_mtu = ETHERMTU;
274 1.1 thorpej ifp->if_init = sq_init;
275 1.1 thorpej ifp->if_stop = sq_stop;
276 1.1 thorpej ifp->if_start = sq_start;
277 1.1 thorpej ifp->if_ioctl = sq_ioctl;
278 1.1 thorpej ifp->if_watchdog = sq_watchdog;
279 1.3 thorpej ifp->if_flags = IFF_BROADCAST | IFF_NOTRAILERS | IFF_MULTICAST;
280 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
281 1.1 thorpej
282 1.1 thorpej if_attach(ifp);
283 1.1 thorpej ether_ifattach(ifp, sc->sc_enaddr);
284 1.1 thorpej
285 1.22 rumble memset(&sc->sq_trace, 0, sizeof(sc->sq_trace));
286 1.1 thorpej /* Done! */
287 1.1 thorpej return;
288 1.1 thorpej
289 1.1 thorpej /*
290 1.1 thorpej * Free any resources we've allocated during the failed attach
291 1.1 thorpej * attempt. Do this in reverse order and fall through.
292 1.1 thorpej */
293 1.1 thorpej fail_6:
294 1.1 thorpej for (i = 0; i < SQ_NRXDESC; i++) {
295 1.1 thorpej if (sc->sc_rxmbuf[i] != NULL) {
296 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmap[i]);
297 1.1 thorpej m_freem(sc->sc_rxmbuf[i]);
298 1.1 thorpej }
299 1.1 thorpej }
300 1.1 thorpej fail_5:
301 1.1 thorpej for (i = 0; i < SQ_NRXDESC; i++) {
302 1.10 simonb if (sc->sc_rxmap[i] != NULL)
303 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmap[i]);
304 1.1 thorpej }
305 1.1 thorpej fail_4:
306 1.1 thorpej for (i = 0; i < SQ_NTXDESC; i++) {
307 1.1 thorpej if (sc->sc_txmap[i] != NULL)
308 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_txmap[i]);
309 1.1 thorpej }
310 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cdmap);
311 1.1 thorpej fail_3:
312 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cdmap);
313 1.1 thorpej fail_2:
314 1.10 simonb bus_dmamem_unmap(sc->sc_dmat, (caddr_t) sc->sc_control,
315 1.1 thorpej sizeof(struct sq_control));
316 1.1 thorpej fail_1:
317 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_ncdseg);
318 1.1 thorpej fail_0:
319 1.1 thorpej return;
320 1.1 thorpej }
321 1.1 thorpej
322 1.1 thorpej /* Set up data to get the interface up and running. */
323 1.1 thorpej int
324 1.1 thorpej sq_init(struct ifnet *ifp)
325 1.1 thorpej {
326 1.1 thorpej int i;
327 1.1 thorpej u_int32_t reg;
328 1.1 thorpej struct sq_softc *sc = ifp->if_softc;
329 1.1 thorpej
330 1.1 thorpej /* Cancel any in-progress I/O */
331 1.1 thorpej sq_stop(ifp, 0);
332 1.1 thorpej
333 1.1 thorpej sc->sc_nextrx = 0;
334 1.1 thorpej
335 1.1 thorpej sc->sc_nfreetx = SQ_NTXDESC;
336 1.1 thorpej sc->sc_nexttx = sc->sc_prevtx = 0;
337 1.1 thorpej
338 1.22 rumble SQ_TRACE(SQ_RESET, sc, 0, 0);
339 1.1 thorpej
340 1.1 thorpej /* Set into 8003 mode, bank 0 to program ethernet address */
341 1.1 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCMD, TXCMD_BANK0);
342 1.1 thorpej
343 1.1 thorpej /* Now write the address */
344 1.1 thorpej for (i = 0; i < ETHER_ADDR_LEN; i++)
345 1.3 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, i,
346 1.3 thorpej sc->sc_enaddr[i]);
347 1.3 thorpej
348 1.3 thorpej sc->sc_rxcmd = RXCMD_IE_CRC |
349 1.3 thorpej RXCMD_IE_DRIB |
350 1.3 thorpej RXCMD_IE_SHORT |
351 1.3 thorpej RXCMD_IE_END |
352 1.3 thorpej RXCMD_IE_GOOD;
353 1.3 thorpej
354 1.3 thorpej /*
355 1.3 thorpej * Set the receive filter -- this will add some bits to the
356 1.3 thorpej * prototype RXCMD register. Do this before setting the
357 1.3 thorpej * transmit config register, since we might need to switch
358 1.3 thorpej * banks.
359 1.3 thorpej */
360 1.3 thorpej sq_set_filter(sc);
361 1.1 thorpej
362 1.1 thorpej /* Set up Seeq transmit command register */
363 1.10 simonb bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCMD,
364 1.1 thorpej TXCMD_IE_UFLOW |
365 1.1 thorpej TXCMD_IE_COLL |
366 1.1 thorpej TXCMD_IE_16COLL |
367 1.1 thorpej TXCMD_IE_GOOD);
368 1.1 thorpej
369 1.3 thorpej /* Now write the receive command register. */
370 1.3 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_RXCMD, sc->sc_rxcmd);
371 1.1 thorpej
372 1.1 thorpej /* Set up HPC ethernet DMA config */
373 1.20 sekiya if (sc->hpc_regs->revision == 3) {
374 1.20 sekiya reg = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
375 1.20 sekiya sc->hpc_regs->enetr_dmacfg);
376 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
377 1.20 sekiya sc->hpc_regs->enetr_dmacfg,
378 1.10 simonb reg | ENETR_DMACFG_FIX_RXDC |
379 1.10 simonb ENETR_DMACFG_FIX_INTR |
380 1.2 rafal ENETR_DMACFG_FIX_EOP);
381 1.20 sekiya }
382 1.1 thorpej
383 1.1 thorpej /* Pass the start of the receive ring to the HPC */
384 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch, sc->hpc_regs->enetr_ndbp,
385 1.1 thorpej SQ_CDRXADDR(sc, 0));
386 1.1 thorpej
387 1.1 thorpej /* And turn on the HPC ethernet receive channel */
388 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch, sc->hpc_regs->enetr_ctl,
389 1.20 sekiya sc->hpc_regs->enetr_ctl_active);
390 1.1 thorpej
391 1.10 simonb ifp->if_flags |= IFF_RUNNING;
392 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
393 1.1 thorpej
394 1.1 thorpej return 0;
395 1.1 thorpej }
396 1.1 thorpej
397 1.3 thorpej static void
398 1.3 thorpej sq_set_filter(struct sq_softc *sc)
399 1.3 thorpej {
400 1.3 thorpej struct ethercom *ec = &sc->sc_ethercom;
401 1.3 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
402 1.3 thorpej struct ether_multi *enm;
403 1.3 thorpej struct ether_multistep step;
404 1.3 thorpej
405 1.3 thorpej /*
406 1.3 thorpej * Check for promiscuous mode. Also implies
407 1.3 thorpej * all-multicast.
408 1.3 thorpej */
409 1.3 thorpej if (ifp->if_flags & IFF_PROMISC) {
410 1.3 thorpej sc->sc_rxcmd |= RXCMD_REC_ALL;
411 1.3 thorpej ifp->if_flags |= IFF_ALLMULTI;
412 1.3 thorpej return;
413 1.3 thorpej }
414 1.3 thorpej
415 1.3 thorpej /*
416 1.3 thorpej * The 8003 has no hash table. If we have any multicast
417 1.3 thorpej * addresses on the list, enable reception of all multicast
418 1.3 thorpej * frames.
419 1.3 thorpej *
420 1.3 thorpej * XXX The 80c03 has a hash table. We should use it.
421 1.3 thorpej */
422 1.3 thorpej
423 1.3 thorpej ETHER_FIRST_MULTI(step, ec, enm);
424 1.3 thorpej
425 1.3 thorpej if (enm == NULL) {
426 1.11 rafal sc->sc_rxcmd &= ~RXCMD_REC_MASK;
427 1.3 thorpej sc->sc_rxcmd |= RXCMD_REC_BROAD;
428 1.11 rafal
429 1.11 rafal ifp->if_flags &= ~IFF_ALLMULTI;
430 1.3 thorpej return;
431 1.3 thorpej }
432 1.3 thorpej
433 1.3 thorpej sc->sc_rxcmd |= RXCMD_REC_MULTI;
434 1.3 thorpej ifp->if_flags |= IFF_ALLMULTI;
435 1.3 thorpej }
436 1.3 thorpej
437 1.1 thorpej int
438 1.1 thorpej sq_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
439 1.1 thorpej {
440 1.1 thorpej int s, error = 0;
441 1.1 thorpej
442 1.22 rumble SQ_TRACE(SQ_IOCTL, (struct sq_softc *)ifp->if_softc, 0, 0);
443 1.22 rumble
444 1.1 thorpej s = splnet();
445 1.1 thorpej
446 1.1 thorpej error = ether_ioctl(ifp, cmd, data);
447 1.1 thorpej if (error == ENETRESET) {
448 1.1 thorpej /*
449 1.1 thorpej * Multicast list has changed; set the hardware filter
450 1.1 thorpej * accordingly.
451 1.1 thorpej */
452 1.21 thorpej if (ifp->if_flags & IFF_RUNNING)
453 1.21 thorpej error = sq_init(ifp);
454 1.21 thorpej else
455 1.21 thorpej error = 0;
456 1.1 thorpej }
457 1.1 thorpej
458 1.1 thorpej splx(s);
459 1.1 thorpej return (error);
460 1.1 thorpej }
461 1.1 thorpej
462 1.1 thorpej void
463 1.1 thorpej sq_start(struct ifnet *ifp)
464 1.1 thorpej {
465 1.1 thorpej struct sq_softc *sc = ifp->if_softc;
466 1.1 thorpej u_int32_t status;
467 1.1 thorpej struct mbuf *m0, *m;
468 1.1 thorpej bus_dmamap_t dmamap;
469 1.19 matt int err, totlen, nexttx, firsttx, lasttx = -1, ofree, seg;
470 1.1 thorpej
471 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
472 1.1 thorpej return;
473 1.1 thorpej
474 1.1 thorpej /*
475 1.1 thorpej * Remember the previous number of free descriptors and
476 1.1 thorpej * the first descriptor we'll use.
477 1.1 thorpej */
478 1.1 thorpej ofree = sc->sc_nfreetx;
479 1.1 thorpej firsttx = sc->sc_nexttx;
480 1.1 thorpej
481 1.1 thorpej /*
482 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
483 1.1 thorpej * until we drain the queue, or use up all available transmit
484 1.1 thorpej * descriptors.
485 1.1 thorpej */
486 1.1 thorpej while (sc->sc_nfreetx != 0) {
487 1.1 thorpej /*
488 1.1 thorpej * Grab a packet off the queue.
489 1.1 thorpej */
490 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
491 1.1 thorpej if (m0 == NULL)
492 1.1 thorpej break;
493 1.1 thorpej m = NULL;
494 1.1 thorpej
495 1.1 thorpej dmamap = sc->sc_txmap[sc->sc_nexttx];
496 1.1 thorpej
497 1.1 thorpej /*
498 1.1 thorpej * Load the DMA map. If this fails, the packet either
499 1.1 thorpej * didn't fit in the alloted number of segments, or we were
500 1.1 thorpej * short on resources. In this case, we'll copy and try
501 1.1 thorpej * again.
502 1.16 bouyer * Also copy it if we need to pad, so that we are sure there
503 1.16 bouyer * is room for the pad buffer.
504 1.16 bouyer * XXX the right way of doing this is to use a static buffer
505 1.16 bouyer * for padding and adding it to the transmit descriptor (see
506 1.16 bouyer * sys/dev/pci/if_tl.c for example). We can't do this here yet
507 1.16 bouyer * because we can't send packets with more than one fragment.
508 1.1 thorpej */
509 1.16 bouyer if (m0->m_pkthdr.len < ETHER_PAD_LEN ||
510 1.16 bouyer bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
511 1.1 thorpej BUS_DMA_NOWAIT) != 0) {
512 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
513 1.1 thorpej if (m == NULL) {
514 1.1 thorpej printf("%s: unable to allocate Tx mbuf\n",
515 1.1 thorpej sc->sc_dev.dv_xname);
516 1.1 thorpej break;
517 1.1 thorpej }
518 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
519 1.1 thorpej MCLGET(m, M_DONTWAIT);
520 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
521 1.1 thorpej printf("%s: unable to allocate Tx "
522 1.1 thorpej "cluster\n", sc->sc_dev.dv_xname);
523 1.1 thorpej m_freem(m);
524 1.1 thorpej break;
525 1.1 thorpej }
526 1.1 thorpej }
527 1.1 thorpej
528 1.1 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
529 1.16 bouyer if (m0->m_pkthdr.len < ETHER_PAD_LEN) {
530 1.16 bouyer memset(mtod(m, char *) + m0->m_pkthdr.len, 0,
531 1.16 bouyer ETHER_PAD_LEN - m0->m_pkthdr.len);
532 1.16 bouyer m->m_pkthdr.len = m->m_len = ETHER_PAD_LEN;
533 1.18 tsutsui } else
534 1.16 bouyer m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
535 1.1 thorpej
536 1.10 simonb if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
537 1.1 thorpej m, BUS_DMA_NOWAIT)) != 0) {
538 1.1 thorpej printf("%s: unable to load Tx buffer, "
539 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, err);
540 1.1 thorpej break;
541 1.1 thorpej }
542 1.1 thorpej }
543 1.1 thorpej
544 1.1 thorpej /*
545 1.1 thorpej * Ensure we have enough descriptors free to describe
546 1.1 thorpej * the packet.
547 1.1 thorpej */
548 1.1 thorpej if (dmamap->dm_nsegs > sc->sc_nfreetx) {
549 1.1 thorpej /*
550 1.1 thorpej * Not enough free descriptors to transmit this
551 1.1 thorpej * packet. We haven't committed to anything yet,
552 1.1 thorpej * so just unload the DMA map, put the packet
553 1.1 thorpej * back on the queue, and punt. Notify the upper
554 1.1 thorpej * layer that there are no more slots left.
555 1.1 thorpej *
556 1.1 thorpej * XXX We could allocate an mbuf and copy, but
557 1.1 thorpej * XXX it is worth it?
558 1.1 thorpej */
559 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
560 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
561 1.1 thorpej if (m != NULL)
562 1.1 thorpej m_freem(m);
563 1.1 thorpej break;
564 1.1 thorpej }
565 1.1 thorpej
566 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
567 1.16 bouyer #if NBPFILTER > 0
568 1.16 bouyer /*
569 1.16 bouyer * Pass the packet to any BPF listeners.
570 1.16 bouyer */
571 1.16 bouyer if (ifp->if_bpf)
572 1.16 bouyer bpf_mtap(ifp->if_bpf, m0);
573 1.16 bouyer #endif /* NBPFILTER > 0 */
574 1.1 thorpej if (m != NULL) {
575 1.1 thorpej m_freem(m0);
576 1.1 thorpej m0 = m;
577 1.1 thorpej }
578 1.1 thorpej
579 1.1 thorpej /*
580 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
581 1.1 thorpej */
582 1.1 thorpej
583 1.22 rumble SQ_TRACE(SQ_ENQUEUE, sc, sc->sc_nexttx, 0);
584 1.22 rumble
585 1.1 thorpej /* Sync the DMA map. */
586 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
587 1.1 thorpej BUS_DMASYNC_PREWRITE);
588 1.1 thorpej
589 1.1 thorpej /*
590 1.1 thorpej * Initialize the transmit descriptors.
591 1.1 thorpej */
592 1.1 thorpej for (nexttx = sc->sc_nexttx, seg = 0, totlen = 0;
593 1.1 thorpej seg < dmamap->dm_nsegs;
594 1.1 thorpej seg++, nexttx = SQ_NEXTTX(nexttx)) {
595 1.20 sekiya if (sc->hpc_regs->revision == 3) {
596 1.20 sekiya sc->sc_txdesc[nexttx].hpc3_hdd_bufptr =
597 1.20 sekiya dmamap->dm_segs[seg].ds_addr;
598 1.20 sekiya sc->sc_txdesc[nexttx].hpc3_hdd_ctl =
599 1.20 sekiya dmamap->dm_segs[seg].ds_len;
600 1.20 sekiya } else {
601 1.20 sekiya sc->sc_txdesc[nexttx].hpc1_hdd_bufptr =
602 1.1 thorpej dmamap->dm_segs[seg].ds_addr;
603 1.20 sekiya sc->sc_txdesc[nexttx].hpc1_hdd_ctl =
604 1.1 thorpej dmamap->dm_segs[seg].ds_len;
605 1.20 sekiya }
606 1.10 simonb sc->sc_txdesc[nexttx].hdd_descptr=
607 1.1 thorpej SQ_CDTXADDR(sc, SQ_NEXTTX(nexttx));
608 1.10 simonb lasttx = nexttx;
609 1.1 thorpej totlen += dmamap->dm_segs[seg].ds_len;
610 1.1 thorpej }
611 1.1 thorpej
612 1.1 thorpej /* Last descriptor gets end-of-packet */
613 1.19 matt KASSERT(lasttx != -1);
614 1.20 sekiya if (sc->hpc_regs->revision == 3)
615 1.20 sekiya sc->sc_txdesc[lasttx].hpc3_hdd_ctl |= HDD_CTL_EOPACKET;
616 1.20 sekiya else
617 1.20 sekiya sc->sc_txdesc[lasttx].hpc1_hdd_ctl |=
618 1.20 sekiya HPC1_HDD_CTL_EOPACKET;
619 1.1 thorpej
620 1.20 sekiya SQ_DPRINTF(("%s: transmit %d-%d, len %d\n", sc->sc_dev.dv_xname,
621 1.1 thorpej sc->sc_nexttx, lasttx,
622 1.20 sekiya totlen));
623 1.1 thorpej
624 1.1 thorpej if (ifp->if_flags & IFF_DEBUG) {
625 1.1 thorpej printf(" transmit chain:\n");
626 1.1 thorpej for (seg = sc->sc_nexttx;; seg = SQ_NEXTTX(seg)) {
627 1.1 thorpej printf(" descriptor %d:\n", seg);
628 1.1 thorpej printf(" hdd_bufptr: 0x%08x\n",
629 1.20 sekiya (sc->hpc_regs->revision == 3) ?
630 1.20 sekiya sc->sc_txdesc[seg].hpc3_hdd_bufptr :
631 1.20 sekiya sc->sc_txdesc[seg].hpc1_hdd_bufptr);
632 1.1 thorpej printf(" hdd_ctl: 0x%08x\n",
633 1.20 sekiya (sc->hpc_regs->revision == 3) ?
634 1.20 sekiya sc->sc_txdesc[seg].hpc3_hdd_ctl:
635 1.20 sekiya sc->sc_txdesc[seg].hpc1_hdd_ctl);
636 1.1 thorpej printf(" hdd_descptr: 0x%08x\n",
637 1.1 thorpej sc->sc_txdesc[seg].hdd_descptr);
638 1.1 thorpej
639 1.1 thorpej if (seg == lasttx)
640 1.1 thorpej break;
641 1.1 thorpej }
642 1.1 thorpej }
643 1.1 thorpej
644 1.1 thorpej /* Sync the descriptors we're using. */
645 1.1 thorpej SQ_CDTXSYNC(sc, sc->sc_nexttx, dmamap->dm_nsegs,
646 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
647 1.1 thorpej
648 1.1 thorpej /* Store a pointer to the packet so we can free it later */
649 1.1 thorpej sc->sc_txmbuf[sc->sc_nexttx] = m0;
650 1.1 thorpej
651 1.1 thorpej /* Advance the tx pointer. */
652 1.1 thorpej sc->sc_nfreetx -= dmamap->dm_nsegs;
653 1.1 thorpej sc->sc_nexttx = nexttx;
654 1.1 thorpej
655 1.1 thorpej }
656 1.1 thorpej
657 1.1 thorpej /* All transmit descriptors used up, let upper layers know */
658 1.1 thorpej if (sc->sc_nfreetx == 0)
659 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
660 1.1 thorpej
661 1.1 thorpej if (sc->sc_nfreetx != ofree) {
662 1.20 sekiya SQ_DPRINTF(("%s: %d packets enqueued, first %d, INTR on %d\n",
663 1.1 thorpej sc->sc_dev.dv_xname, lasttx - firsttx + 1,
664 1.20 sekiya firsttx, lasttx));
665 1.1 thorpej
666 1.1 thorpej /*
667 1.1 thorpej * Cause a transmit interrupt to happen on the
668 1.1 thorpej * last packet we enqueued, mark it as the last
669 1.1 thorpej * descriptor.
670 1.20 sekiya *
671 1.20 sekiya * HDD_CTL_EOPACKET && HDD_CTL_INTR cause an
672 1.20 sekiya * interrupt.
673 1.1 thorpej */
674 1.19 matt KASSERT(lasttx != -1);
675 1.20 sekiya if (sc->hpc_regs->revision == 3) {
676 1.20 sekiya sc->sc_txdesc[lasttx].hpc3_hdd_ctl |= HDD_CTL_INTR |
677 1.20 sekiya HDD_CTL_EOCHAIN;
678 1.20 sekiya } else {
679 1.20 sekiya sc->sc_txdesc[lasttx].hpc1_hdd_ctl |= HPC1_HDD_CTL_INTR;
680 1.20 sekiya sc->sc_txdesc[lasttx].hpc1_hdd_bufptr |=
681 1.20 sekiya HPC1_HDD_CTL_EOCHAIN;
682 1.20 sekiya }
683 1.20 sekiya
684 1.10 simonb SQ_CDTXSYNC(sc, lasttx, 1,
685 1.1 thorpej BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
686 1.1 thorpej
687 1.10 simonb /*
688 1.1 thorpej * There is a potential race condition here if the HPC
689 1.10 simonb * DMA channel is active and we try and either update
690 1.10 simonb * the 'next descriptor' pointer in the HPC PIO space
691 1.1 thorpej * or the 'next descriptor' pointer in a previous desc-
692 1.1 thorpej * riptor.
693 1.1 thorpej *
694 1.10 simonb * To avoid this, if the channel is active, we rely on
695 1.1 thorpej * the transmit interrupt routine noticing that there
696 1.10 simonb * are more packets to send and restarting the HPC DMA
697 1.1 thorpej * engine, rather than mucking with the DMA state here.
698 1.1 thorpej */
699 1.10 simonb status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
700 1.20 sekiya sc->hpc_regs->enetx_ctl);
701 1.1 thorpej
702 1.20 sekiya if ((status & sc->hpc_regs->enetx_ctl_active) != 0) {
703 1.22 rumble SQ_TRACE(SQ_ADD_TO_DMA, sc, firsttx, status);
704 1.20 sekiya
705 1.20 sekiya /* NB: hpc3_hdd_ctl is also hpc1_hdd_bufptr */
706 1.20 sekiya sc->sc_txdesc[SQ_PREVTX(firsttx)].hpc3_hdd_ctl &=
707 1.6 thorpej ~HDD_CTL_EOCHAIN;
708 1.20 sekiya
709 1.6 thorpej SQ_CDTXSYNC(sc, SQ_PREVTX(firsttx), 1,
710 1.6 thorpej BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
711 1.1 thorpej } else {
712 1.22 rumble SQ_TRACE(SQ_START_DMA, sc, firsttx, status);
713 1.1 thorpej
714 1.6 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
715 1.20 sekiya sc->hpc_regs->enetx_ndbp, SQ_CDTXADDR(sc, firsttx));
716 1.20 sekiya
717 1.20 sekiya if (sc->hpc_regs->revision != 3) {
718 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
719 1.20 sekiya HPC1_ENETX_CFXBP, SQ_CDTXADDR(sc, firsttx));
720 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
721 1.20 sekiya HPC1_ENETX_CBP, SQ_CDTXADDR(sc, firsttx));
722 1.20 sekiya }
723 1.1 thorpej
724 1.6 thorpej /* Kick DMA channel into life */
725 1.6 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
726 1.20 sekiya sc->hpc_regs->enetx_ctl,
727 1.20 sekiya sc->hpc_regs->enetx_ctl_active);
728 1.2 rafal }
729 1.1 thorpej
730 1.6 thorpej /* Set a watchdog timer in case the chip flakes out. */
731 1.6 thorpej ifp->if_timer = 5;
732 1.6 thorpej }
733 1.1 thorpej }
734 1.1 thorpej
735 1.1 thorpej void
736 1.1 thorpej sq_stop(struct ifnet *ifp, int disable)
737 1.1 thorpej {
738 1.1 thorpej int i;
739 1.1 thorpej struct sq_softc *sc = ifp->if_softc;
740 1.1 thorpej
741 1.1 thorpej for (i =0; i < SQ_NTXDESC; i++) {
742 1.1 thorpej if (sc->sc_txmbuf[i] != NULL) {
743 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_txmap[i]);
744 1.1 thorpej m_freem(sc->sc_txmbuf[i]);
745 1.1 thorpej sc->sc_txmbuf[i] = NULL;
746 1.1 thorpej }
747 1.1 thorpej }
748 1.1 thorpej
749 1.1 thorpej /* Clear Seeq transmit/receive command registers */
750 1.1 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCMD, 0);
751 1.10 simonb bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_RXCMD, 0);
752 1.1 thorpej
753 1.1 thorpej sq_reset(sc);
754 1.1 thorpej
755 1.10 simonb ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
756 1.1 thorpej ifp->if_timer = 0;
757 1.1 thorpej }
758 1.1 thorpej
759 1.1 thorpej /* Device timeout/watchdog routine. */
760 1.1 thorpej void
761 1.1 thorpej sq_watchdog(struct ifnet *ifp)
762 1.1 thorpej {
763 1.1 thorpej u_int32_t status;
764 1.1 thorpej struct sq_softc *sc = ifp->if_softc;
765 1.1 thorpej
766 1.20 sekiya status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
767 1.20 sekiya sc->hpc_regs->enetx_ctl);
768 1.1 thorpej log(LOG_ERR, "%s: device timeout (prev %d, next %d, free %d, "
769 1.10 simonb "status %08x)\n", sc->sc_dev.dv_xname, sc->sc_prevtx,
770 1.1 thorpej sc->sc_nexttx, sc->sc_nfreetx, status);
771 1.1 thorpej
772 1.1 thorpej sq_trace_dump(sc);
773 1.1 thorpej
774 1.22 rumble memset(&sc->sq_trace, 0, sizeof(sc->sq_trace));
775 1.22 rumble sc->sq_trace_idx = 0;
776 1.1 thorpej
777 1.1 thorpej ++ifp->if_oerrors;
778 1.1 thorpej
779 1.1 thorpej sq_init(ifp);
780 1.1 thorpej }
781 1.1 thorpej
782 1.22 rumble static void
783 1.22 rumble sq_trace_dump(struct sq_softc *sc)
784 1.1 thorpej {
785 1.1 thorpej int i;
786 1.22 rumble char *act;
787 1.22 rumble
788 1.22 rumble for (i = 0; i < sc->sq_trace_idx; i++) {
789 1.22 rumble switch (sc->sq_trace[i].action) {
790 1.22 rumble case SQ_RESET: act = "SQ_RESET"; break;
791 1.22 rumble case SQ_ADD_TO_DMA: act = "SQ_ADD_TO_DMA"; break;
792 1.22 rumble case SQ_START_DMA: act = "SQ_START_DMA"; break;
793 1.22 rumble case SQ_DONE_DMA: act = "SQ_DONE_DMA"; break;
794 1.22 rumble case SQ_RESTART_DMA: act = "SQ_RESTART_DMA"; break;
795 1.22 rumble case SQ_TXINTR_ENTER: act = "SQ_TXINTR_ENTER"; break;
796 1.22 rumble case SQ_TXINTR_EXIT: act = "SQ_TXINTR_EXIT"; break;
797 1.22 rumble case SQ_TXINTR_BUSY: act = "SQ_TXINTR_BUSY"; break;
798 1.22 rumble case SQ_IOCTL: act = "SQ_IOCTL"; break;
799 1.22 rumble case SQ_ENQUEUE: act = "SQ_ENQUEUE"; break;
800 1.22 rumble default: act = "UNKNOWN";
801 1.22 rumble }
802 1.1 thorpej
803 1.22 rumble printf("%s: [%03d] action %-16s buf %03d free %03d "
804 1.22 rumble "status %08x line %d\n", sc->sc_dev.dv_xname, i, act,
805 1.22 rumble sc->sq_trace[i].bufno, sc->sq_trace[i].freebuf,
806 1.22 rumble sc->sq_trace[i].status, sc->sq_trace[i].line);
807 1.1 thorpej }
808 1.1 thorpej }
809 1.1 thorpej
810 1.1 thorpej static int
811 1.1 thorpej sq_intr(void * arg)
812 1.1 thorpej {
813 1.1 thorpej struct sq_softc *sc = arg;
814 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
815 1.1 thorpej int handled = 0;
816 1.1 thorpej u_int32_t stat;
817 1.1 thorpej
818 1.20 sekiya stat = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
819 1.20 sekiya sc->hpc_regs->enetr_reset);
820 1.1 thorpej
821 1.1 thorpej if ((stat & 2) == 0) {
822 1.1 thorpej printf("%s: Unexpected interrupt!\n", sc->sc_dev.dv_xname);
823 1.1 thorpej return 0;
824 1.1 thorpej }
825 1.1 thorpej
826 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
827 1.20 sekiya sc->hpc_regs->enetr_reset, (stat | 2));
828 1.1 thorpej
829 1.1 thorpej /*
830 1.1 thorpej * If the interface isn't running, the interrupt couldn't
831 1.1 thorpej * possibly have come from us.
832 1.1 thorpej */
833 1.1 thorpej if ((ifp->if_flags & IFF_RUNNING) == 0)
834 1.1 thorpej return 0;
835 1.11 rafal
836 1.11 rafal sc->sq_intrcnt.ev_count++;
837 1.1 thorpej
838 1.1 thorpej /* Always check for received packets */
839 1.1 thorpej if (sq_rxintr(sc) != 0)
840 1.1 thorpej handled++;
841 1.1 thorpej
842 1.1 thorpej /* Only handle transmit interrupts if we actually sent something */
843 1.1 thorpej if (sc->sc_nfreetx < SQ_NTXDESC) {
844 1.1 thorpej sq_txintr(sc);
845 1.1 thorpej handled++;
846 1.1 thorpej }
847 1.1 thorpej
848 1.1 thorpej #if NRND > 0
849 1.1 thorpej if (handled)
850 1.3 thorpej rnd_add_uint32(&sc->rnd_source, stat);
851 1.1 thorpej #endif
852 1.1 thorpej return (handled);
853 1.1 thorpej }
854 1.1 thorpej
855 1.1 thorpej static int
856 1.1 thorpej sq_rxintr(struct sq_softc *sc)
857 1.1 thorpej {
858 1.1 thorpej int count = 0;
859 1.1 thorpej struct mbuf* m;
860 1.1 thorpej int i, framelen;
861 1.1 thorpej u_int8_t pktstat;
862 1.1 thorpej u_int32_t status;
863 1.20 sekiya u_int32_t ctl_reg;
864 1.1 thorpej int new_end, orig_end;
865 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
866 1.1 thorpej
867 1.1 thorpej for(i = sc->sc_nextrx;; i = SQ_NEXTRX(i)) {
868 1.10 simonb SQ_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
869 1.1 thorpej
870 1.10 simonb /* If this is a CPU-owned buffer, we're at the end of the list */
871 1.20 sekiya if (sc->hpc_regs->revision == 3)
872 1.20 sekiya ctl_reg = sc->sc_rxdesc[i].hpc3_hdd_ctl & HDD_CTL_OWN;
873 1.20 sekiya else
874 1.20 sekiya ctl_reg = sc->sc_rxdesc[i].hpc1_hdd_ctl &
875 1.20 sekiya HPC1_HDD_CTL_OWN;
876 1.20 sekiya
877 1.20 sekiya if (ctl_reg) {
878 1.20 sekiya #if defined(SQ_DEBUG)
879 1.10 simonb u_int32_t reg;
880 1.1 thorpej
881 1.10 simonb reg = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
882 1.20 sekiya sc->hpc_regs->enetr_ctl);
883 1.20 sekiya SQ_DPRINTF(("%s: rxintr: done at %d (ctl %08x)\n",
884 1.20 sekiya sc->sc_dev.dv_xname, i, reg));
885 1.1 thorpej #endif
886 1.10 simonb break;
887 1.10 simonb }
888 1.1 thorpej
889 1.10 simonb count++;
890 1.1 thorpej
891 1.10 simonb m = sc->sc_rxmbuf[i];
892 1.20 sekiya framelen = m->m_ext.ext_size - 3;
893 1.20 sekiya if (sc->hpc_regs->revision == 3)
894 1.20 sekiya framelen -=
895 1.20 sekiya HDD_CTL_BYTECNT(sc->sc_rxdesc[i].hpc3_hdd_ctl);
896 1.20 sekiya else
897 1.20 sekiya framelen -=
898 1.20 sekiya HPC1_HDD_CTL_BYTECNT(sc->sc_rxdesc[i].hpc1_hdd_ctl);
899 1.1 thorpej
900 1.10 simonb /* Now sync the actual packet data */
901 1.10 simonb bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
902 1.10 simonb sc->sc_rxmap[i]->dm_mapsize, BUS_DMASYNC_POSTREAD);
903 1.1 thorpej
904 1.10 simonb pktstat = *((u_int8_t*)m->m_data + framelen + 2);
905 1.1 thorpej
906 1.10 simonb if ((pktstat & RXSTAT_GOOD) == 0) {
907 1.10 simonb ifp->if_ierrors++;
908 1.2 rafal
909 1.10 simonb if (pktstat & RXSTAT_OFLOW)
910 1.10 simonb printf("%s: receive FIFO overflow\n",
911 1.10 simonb sc->sc_dev.dv_xname);
912 1.1 thorpej
913 1.10 simonb bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
914 1.10 simonb sc->sc_rxmap[i]->dm_mapsize,
915 1.10 simonb BUS_DMASYNC_PREREAD);
916 1.10 simonb SQ_INIT_RXDESC(sc, i);
917 1.10 simonb continue;
918 1.10 simonb }
919 1.1 thorpej
920 1.10 simonb if (sq_add_rxbuf(sc, i) != 0) {
921 1.10 simonb ifp->if_ierrors++;
922 1.10 simonb bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
923 1.10 simonb sc->sc_rxmap[i]->dm_mapsize,
924 1.10 simonb BUS_DMASYNC_PREREAD);
925 1.10 simonb SQ_INIT_RXDESC(sc, i);
926 1.10 simonb continue;
927 1.10 simonb }
928 1.1 thorpej
929 1.1 thorpej
930 1.10 simonb m->m_data += 2;
931 1.10 simonb m->m_pkthdr.rcvif = ifp;
932 1.10 simonb m->m_pkthdr.len = m->m_len = framelen;
933 1.1 thorpej
934 1.10 simonb ifp->if_ipackets++;
935 1.1 thorpej
936 1.20 sekiya SQ_DPRINTF(("%s: sq_rxintr: buf %d len %d\n",
937 1.20 sekiya sc->sc_dev.dv_xname, i, framelen));
938 1.1 thorpej
939 1.1 thorpej #if NBPFILTER > 0
940 1.10 simonb if (ifp->if_bpf)
941 1.10 simonb bpf_mtap(ifp->if_bpf, m);
942 1.1 thorpej #endif
943 1.10 simonb (*ifp->if_input)(ifp, m);
944 1.1 thorpej }
945 1.1 thorpej
946 1.1 thorpej
947 1.1 thorpej /* If anything happened, move ring start/end pointers to new spot */
948 1.1 thorpej if (i != sc->sc_nextrx) {
949 1.20 sekiya /* NB: hpc3_hdd_ctl is also hpc1_hdd_bufptr */
950 1.20 sekiya
951 1.10 simonb new_end = SQ_PREVRX(i);
952 1.20 sekiya sc->sc_rxdesc[new_end].hpc3_hdd_ctl |= HDD_CTL_EOCHAIN;
953 1.10 simonb SQ_CDRXSYNC(sc, new_end, BUS_DMASYNC_PREREAD |
954 1.10 simonb BUS_DMASYNC_PREWRITE);
955 1.1 thorpej
956 1.10 simonb orig_end = SQ_PREVRX(sc->sc_nextrx);
957 1.20 sekiya sc->sc_rxdesc[orig_end].hpc3_hdd_ctl &= ~HDD_CTL_EOCHAIN;
958 1.10 simonb SQ_CDRXSYNC(sc, orig_end, BUS_DMASYNC_PREREAD |
959 1.10 simonb BUS_DMASYNC_PREWRITE);
960 1.1 thorpej
961 1.10 simonb sc->sc_nextrx = i;
962 1.1 thorpej }
963 1.1 thorpej
964 1.20 sekiya status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
965 1.20 sekiya sc->hpc_regs->enetr_ctl);
966 1.1 thorpej
967 1.1 thorpej /* If receive channel is stopped, restart it... */
968 1.20 sekiya if ((status & sc->hpc_regs->enetr_ctl_active) == 0) {
969 1.10 simonb /* Pass the start of the receive ring to the HPC */
970 1.10 simonb bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
971 1.20 sekiya sc->hpc_regs->enetr_ndbp, SQ_CDRXADDR(sc, sc->sc_nextrx));
972 1.10 simonb
973 1.10 simonb /* And turn on the HPC ethernet receive channel */
974 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
975 1.20 sekiya sc->hpc_regs->enetr_ctl, sc->hpc_regs->enetr_ctl_active);
976 1.1 thorpej }
977 1.1 thorpej
978 1.1 thorpej return count;
979 1.1 thorpej }
980 1.1 thorpej
981 1.1 thorpej static int
982 1.1 thorpej sq_txintr(struct sq_softc *sc)
983 1.1 thorpej {
984 1.1 thorpej int i;
985 1.20 sekiya int shift = 0;
986 1.1 thorpej u_int32_t status;
987 1.20 sekiya u_int32_t hpc1_ready = 0;
988 1.20 sekiya u_int32_t hpc3_not_ready = 1;
989 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
990 1.1 thorpej
991 1.20 sekiya if (sc->hpc_regs->revision != 3)
992 1.20 sekiya shift = 16;
993 1.20 sekiya
994 1.20 sekiya status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
995 1.20 sekiya sc->hpc_regs->enetx_ctl) >> shift;
996 1.1 thorpej
997 1.22 rumble SQ_TRACE(SQ_TXINTR_ENTER, sc, sc->sc_prevtx, status);
998 1.1 thorpej
999 1.20 sekiya if ((status & ( (sc->hpc_regs->enetx_ctl_active >> shift) | TXSTAT_GOOD)) == 0) {
1000 1.20 sekiya /* XXX */ printf("txstat: %x\n", status);
1001 1.10 simonb if (status & TXSTAT_COLL)
1002 1.10 simonb ifp->if_collisions++;
1003 1.1 thorpej
1004 1.1 thorpej if (status & TXSTAT_UFLOW) {
1005 1.10 simonb printf("%s: transmit underflow\n", sc->sc_dev.dv_xname);
1006 1.10 simonb ifp->if_oerrors++;
1007 1.1 thorpej }
1008 1.1 thorpej
1009 1.1 thorpej if (status & TXSTAT_16COLL) {
1010 1.10 simonb printf("%s: max collisions reached\n", sc->sc_dev.dv_xname);
1011 1.10 simonb ifp->if_oerrors++;
1012 1.10 simonb ifp->if_collisions += 16;
1013 1.1 thorpej }
1014 1.1 thorpej }
1015 1.1 thorpej
1016 1.1 thorpej i = sc->sc_prevtx;
1017 1.1 thorpej while (sc->sc_nfreetx < SQ_NTXDESC) {
1018 1.10 simonb /*
1019 1.10 simonb * Check status first so we don't end up with a case of
1020 1.2 rafal * the buffer not being finished while the DMA channel
1021 1.2 rafal * has gone idle.
1022 1.2 rafal */
1023 1.10 simonb status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
1024 1.20 sekiya sc->hpc_regs->enetx_ctl) >> shift;
1025 1.2 rafal
1026 1.1 thorpej SQ_CDTXSYNC(sc, i, sc->sc_txmap[i]->dm_nsegs,
1027 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1028 1.1 thorpej
1029 1.20 sekiya /*
1030 1.20 sekiya * If not yet transmitted, try and start DMA engine again.
1031 1.20 sekiya * HPC3 tags transmitted descriptors with XMITDONE whereas
1032 1.20 sekiya * HPC1 will not halt before sending through EOCHAIN.
1033 1.20 sekiya */
1034 1.20 sekiya if (sc->hpc_regs->revision == 3) {
1035 1.20 sekiya hpc3_not_ready =
1036 1.20 sekiya sc->sc_txdesc[i].hpc3_hdd_ctl & HDD_CTL_XMITDONE;
1037 1.20 sekiya } else {
1038 1.20 sekiya if (hpc1_ready)
1039 1.20 sekiya hpc1_ready++;
1040 1.20 sekiya else {
1041 1.20 sekiya if (sc->sc_txdesc[i].hpc1_hdd_ctl &
1042 1.20 sekiya HPC1_HDD_CTL_EOPACKET)
1043 1.20 sekiya hpc1_ready = 1;
1044 1.20 sekiya }
1045 1.20 sekiya }
1046 1.20 sekiya
1047 1.20 sekiya if (hpc3_not_ready == 0 || hpc1_ready == 2) {
1048 1.20 sekiya if ((status & (sc->hpc_regs->enetx_ctl_active >> shift)) == 0) { // XXX
1049 1.22 rumble SQ_TRACE(SQ_RESTART_DMA, sc, i, status);
1050 1.1 thorpej
1051 1.10 simonb bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
1052 1.20 sekiya sc->hpc_regs->enetx_ndbp, SQ_CDTXADDR(sc, i));
1053 1.20 sekiya
1054 1.20 sekiya if (sc->hpc_regs->revision != 3) {
1055 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
1056 1.20 sekiya HPC1_ENETX_CFXBP, SQ_CDTXADDR(sc, i));
1057 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
1058 1.20 sekiya HPC1_ENETX_CBP, SQ_CDTXADDR(sc, i));
1059 1.20 sekiya }
1060 1.1 thorpej
1061 1.10 simonb /* Kick DMA channel into life */
1062 1.10 simonb bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
1063 1.20 sekiya sc->hpc_regs->enetx_ctl,
1064 1.20 sekiya sc->hpc_regs->enetx_ctl_active);
1065 1.1 thorpej
1066 1.10 simonb /*
1067 1.10 simonb * Set a watchdog timer in case the chip
1068 1.10 simonb * flakes out.
1069 1.10 simonb */
1070 1.10 simonb ifp->if_timer = 5;
1071 1.10 simonb } else {
1072 1.22 rumble SQ_TRACE(SQ_TXINTR_BUSY, sc, i, status);
1073 1.10 simonb }
1074 1.10 simonb break;
1075 1.1 thorpej }
1076 1.1 thorpej
1077 1.1 thorpej /* Sync the packet data, unload DMA map, free mbuf */
1078 1.10 simonb bus_dmamap_sync(sc->sc_dmat, sc->sc_txmap[i], 0,
1079 1.10 simonb sc->sc_txmap[i]->dm_mapsize,
1080 1.1 thorpej BUS_DMASYNC_POSTWRITE);
1081 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_txmap[i]);
1082 1.1 thorpej m_freem(sc->sc_txmbuf[i]);
1083 1.1 thorpej sc->sc_txmbuf[i] = NULL;
1084 1.1 thorpej
1085 1.1 thorpej ifp->if_opackets++;
1086 1.1 thorpej sc->sc_nfreetx++;
1087 1.1 thorpej
1088 1.22 rumble SQ_TRACE(SQ_DONE_DMA, sc, i, status);
1089 1.1 thorpej i = SQ_NEXTTX(i);
1090 1.1 thorpej }
1091 1.1 thorpej
1092 1.1 thorpej /* prevtx now points to next xmit packet not yet finished */
1093 1.1 thorpej sc->sc_prevtx = i;
1094 1.1 thorpej
1095 1.1 thorpej /* If we have buffers free, let upper layers know */
1096 1.1 thorpej if (sc->sc_nfreetx > 0)
1097 1.10 simonb ifp->if_flags &= ~IFF_OACTIVE;
1098 1.1 thorpej
1099 1.1 thorpej /* If all packets have left the coop, cancel watchdog */
1100 1.1 thorpej if (sc->sc_nfreetx == SQ_NTXDESC)
1101 1.10 simonb ifp->if_timer = 0;
1102 1.1 thorpej
1103 1.22 rumble SQ_TRACE(SQ_TXINTR_EXIT, sc, sc->sc_prevtx, status);
1104 1.10 simonb sq_start(ifp);
1105 1.1 thorpej
1106 1.1 thorpej return 1;
1107 1.1 thorpej }
1108 1.1 thorpej
1109 1.1 thorpej
1110 1.10 simonb void
1111 1.1 thorpej sq_reset(struct sq_softc *sc)
1112 1.1 thorpej {
1113 1.1 thorpej /* Stop HPC dma channels */
1114 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch, sc->hpc_regs->enetr_ctl, 0);
1115 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch, sc->hpc_regs->enetx_ctl, 0);
1116 1.1 thorpej
1117 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch, sc->hpc_regs->enetr_reset, 3);
1118 1.10 simonb delay(20);
1119 1.20 sekiya bus_space_write_4(sc->sc_hpct, sc->sc_hpch, sc->hpc_regs->enetr_reset, 0);
1120 1.1 thorpej }
1121 1.1 thorpej
1122 1.10 simonb /* sq_add_rxbuf: Add a receive buffer to the indicated descriptor. */
1123 1.1 thorpej int
1124 1.1 thorpej sq_add_rxbuf(struct sq_softc *sc, int idx)
1125 1.1 thorpej {
1126 1.1 thorpej int err;
1127 1.1 thorpej struct mbuf *m;
1128 1.1 thorpej
1129 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1130 1.1 thorpej if (m == NULL)
1131 1.1 thorpej return (ENOBUFS);
1132 1.1 thorpej
1133 1.1 thorpej MCLGET(m, M_DONTWAIT);
1134 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
1135 1.1 thorpej m_freem(m);
1136 1.1 thorpej return (ENOBUFS);
1137 1.1 thorpej }
1138 1.1 thorpej
1139 1.1 thorpej if (sc->sc_rxmbuf[idx] != NULL)
1140 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmap[idx]);
1141 1.1 thorpej
1142 1.1 thorpej sc->sc_rxmbuf[idx] = m;
1143 1.1 thorpej
1144 1.10 simonb if ((err = bus_dmamap_load(sc->sc_dmat, sc->sc_rxmap[idx],
1145 1.10 simonb m->m_ext.ext_buf, m->m_ext.ext_size,
1146 1.1 thorpej NULL, BUS_DMA_NOWAIT)) != 0) {
1147 1.1 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
1148 1.1 thorpej sc->sc_dev.dv_xname, idx, err);
1149 1.1 thorpej panic("sq_add_rxbuf"); /* XXX */
1150 1.1 thorpej }
1151 1.1 thorpej
1152 1.10 simonb bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[idx], 0,
1153 1.1 thorpej sc->sc_rxmap[idx]->dm_mapsize, BUS_DMASYNC_PREREAD);
1154 1.1 thorpej
1155 1.1 thorpej SQ_INIT_RXDESC(sc, idx);
1156 1.1 thorpej
1157 1.1 thorpej return 0;
1158 1.1 thorpej }
1159 1.1 thorpej
1160 1.10 simonb void
1161 1.1 thorpej sq_dump_buffer(u_int32_t addr, u_int32_t len)
1162 1.1 thorpej {
1163 1.15 thorpej u_int i;
1164 1.1 thorpej u_char* physaddr = (char*) MIPS_PHYS_TO_KSEG1((caddr_t)addr);
1165 1.1 thorpej
1166 1.10 simonb if (len == 0)
1167 1.1 thorpej return;
1168 1.1 thorpej
1169 1.1 thorpej printf("%p: ", physaddr);
1170 1.1 thorpej
1171 1.1 thorpej for(i = 0; i < len; i++) {
1172 1.1 thorpej printf("%02x ", *(physaddr + i) & 0xff);
1173 1.1 thorpej if ((i % 16) == 15 && i != len - 1)
1174 1.1 thorpej printf("\n%p: ", physaddr + i);
1175 1.1 thorpej }
1176 1.1 thorpej
1177 1.1 thorpej printf("\n");
1178 1.1 thorpej }
1179 1.1 thorpej
1180 1.1 thorpej
1181 1.10 simonb void
1182 1.1 thorpej enaddr_aton(const char* str, u_int8_t* eaddr)
1183 1.1 thorpej {
1184 1.1 thorpej int i;
1185 1.1 thorpej char c;
1186 1.1 thorpej
1187 1.1 thorpej for(i = 0; i < ETHER_ADDR_LEN; i++) {
1188 1.1 thorpej if (*str == ':')
1189 1.1 thorpej str++;
1190 1.1 thorpej
1191 1.1 thorpej c = *str++;
1192 1.1 thorpej if (isdigit(c)) {
1193 1.1 thorpej eaddr[i] = (c - '0');
1194 1.1 thorpej } else if (isxdigit(c)) {
1195 1.1 thorpej eaddr[i] = (toupper(c) + 10 - 'A');
1196 1.1 thorpej }
1197 1.1 thorpej
1198 1.1 thorpej c = *str++;
1199 1.1 thorpej if (isdigit(c)) {
1200 1.1 thorpej eaddr[i] = (eaddr[i] << 4) | (c - '0');
1201 1.1 thorpej } else if (isxdigit(c)) {
1202 1.1 thorpej eaddr[i] = (eaddr[i] << 4) | (toupper(c) + 10 - 'A');
1203 1.1 thorpej }
1204 1.1 thorpej }
1205 1.1 thorpej }
1206