Home | History | Annotate | Line # | Download | only in hpc
if_sq.c revision 1.33.62.1
      1  1.33.62.1      matt /*	$NetBSD: if_sq.c,v 1.33.62.1 2009/09/10 01:51:32 matt Exp $	*/
      2        1.1   thorpej 
      3        1.1   thorpej /*
      4        1.1   thorpej  * Copyright (c) 2001 Rafal K. Boni
      5        1.1   thorpej  * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
      6        1.1   thorpej  * All rights reserved.
      7        1.1   thorpej  *
      8       1.10    simonb  * Portions of this code are derived from software contributed to The
      9       1.10    simonb  * NetBSD Foundation by Jason R. Thorpe of the Numerical Aerospace
     10        1.1   thorpej  * Simulation Facility, NASA Ames Research Center.
     11       1.10    simonb  *
     12        1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     13        1.1   thorpej  * modification, are permitted provided that the following conditions
     14        1.1   thorpej  * are met:
     15        1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     16        1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     17        1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     18        1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     19        1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     20        1.1   thorpej  * 3. The name of the author may not be used to endorse or promote products
     21        1.1   thorpej  *    derived from this software without specific prior written permission.
     22       1.10    simonb  *
     23        1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24        1.1   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25        1.1   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26        1.1   thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27        1.1   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28        1.1   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29        1.1   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30        1.1   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31        1.1   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32        1.1   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33        1.1   thorpej  */
     34       1.17     lukem 
     35       1.17     lukem #include <sys/cdefs.h>
     36  1.33.62.1      matt __KERNEL_RCSID(0, "$NetBSD: if_sq.c,v 1.33.62.1 2009/09/10 01:51:32 matt Exp $");
     37        1.1   thorpej 
     38        1.1   thorpej #include "bpfilter.h"
     39        1.1   thorpej 
     40        1.1   thorpej #include <sys/param.h>
     41       1.10    simonb #include <sys/systm.h>
     42        1.1   thorpej #include <sys/device.h>
     43        1.1   thorpej #include <sys/callout.h>
     44       1.10    simonb #include <sys/mbuf.h>
     45        1.1   thorpej #include <sys/malloc.h>
     46        1.1   thorpej #include <sys/kernel.h>
     47        1.1   thorpej #include <sys/socket.h>
     48        1.1   thorpej #include <sys/ioctl.h>
     49        1.1   thorpej #include <sys/errno.h>
     50        1.1   thorpej #include <sys/syslog.h>
     51        1.1   thorpej 
     52        1.1   thorpej #include <uvm/uvm_extern.h>
     53        1.1   thorpej 
     54        1.1   thorpej #include <machine/endian.h>
     55        1.1   thorpej 
     56        1.1   thorpej #include <net/if.h>
     57        1.1   thorpej #include <net/if_dl.h>
     58        1.1   thorpej #include <net/if_media.h>
     59        1.1   thorpej #include <net/if_ether.h>
     60        1.1   thorpej 
     61       1.10    simonb #if NBPFILTER > 0
     62        1.1   thorpej #include <net/bpf.h>
     63       1.10    simonb #endif
     64        1.1   thorpej 
     65        1.1   thorpej #include <machine/bus.h>
     66        1.1   thorpej #include <machine/intr.h>
     67       1.32    rumble #include <machine/sysconf.h>
     68        1.1   thorpej 
     69        1.1   thorpej #include <dev/ic/seeq8003reg.h>
     70        1.1   thorpej 
     71        1.1   thorpej #include <sgimips/hpc/sqvar.h>
     72        1.1   thorpej #include <sgimips/hpc/hpcvar.h>
     73        1.1   thorpej #include <sgimips/hpc/hpcreg.h>
     74        1.1   thorpej 
     75        1.5   thorpej #include <dev/arcbios/arcbios.h>
     76        1.5   thorpej #include <dev/arcbios/arcbiosvar.h>
     77        1.5   thorpej 
     78        1.1   thorpej #define static
     79        1.1   thorpej 
     80        1.1   thorpej /*
     81        1.1   thorpej  * Short TODO list:
     82        1.1   thorpej  *	(1) Do counters for bad-RX packets.
     83        1.9     rafal  *	(2) Allow multi-segment transmits, instead of copying to a single,
     84        1.1   thorpej  *	    contiguous mbuf.
     85        1.9     rafal  *	(3) Verify sq_stop() turns off enough stuff; I was still getting
     86        1.1   thorpej  *	    seeq interrupts after sq_stop().
     87       1.20    sekiya  *	(4) Implement EDLC modes: especially packet auto-pad and simplex
     88        1.1   thorpej  *	    mode.
     89       1.20    sekiya  *	(5) Should the driver filter out its own transmissions in non-EDLC
     90        1.1   thorpej  *	    mode?
     91       1.20    sekiya  *	(6) Multicast support -- multicast filter, address management, ...
     92       1.20    sekiya  *	(7) Deal with RB0 (recv buffer overflow) on reception.  Will need
     93        1.1   thorpej  *	    to figure out if RB0 is read-only as stated in one spot in the
     94        1.1   thorpej  *	    HPC spec or read-write (ie, is the 'write a one to clear it')
     95        1.1   thorpej  *	    the correct thing?
     96        1.1   thorpej  */
     97        1.1   thorpej 
     98       1.20    sekiya #if defined(SQ_DEBUG)
     99       1.20    sekiya  int sq_debug = 0;
    100       1.20    sekiya  #define SQ_DPRINTF(x) if (sq_debug) printf x
    101       1.20    sekiya #else
    102       1.20    sekiya  #define SQ_DPRINTF(x)
    103       1.20    sekiya #endif
    104       1.20    sekiya 
    105        1.1   thorpej static int	sq_match(struct device *, struct cfdata *, void *);
    106        1.1   thorpej static void	sq_attach(struct device *, struct device *, void *);
    107        1.1   thorpej static int	sq_init(struct ifnet *);
    108        1.1   thorpej static void	sq_start(struct ifnet *);
    109        1.1   thorpej static void	sq_stop(struct ifnet *, int);
    110        1.1   thorpej static void	sq_watchdog(struct ifnet *);
    111       1.33  christos static int	sq_ioctl(struct ifnet *, u_long, void *);
    112        1.1   thorpej 
    113        1.3   thorpej static void	sq_set_filter(struct sq_softc *);
    114        1.1   thorpej static int	sq_intr(void *);
    115        1.1   thorpej static int	sq_rxintr(struct sq_softc *);
    116        1.1   thorpej static int	sq_txintr(struct sq_softc *);
    117       1.23    rumble static void	sq_txring_hpc1(struct sq_softc *);
    118       1.23    rumble static void	sq_txring_hpc3(struct sq_softc *);
    119        1.1   thorpej static void	sq_reset(struct sq_softc *);
    120        1.1   thorpej static int 	sq_add_rxbuf(struct sq_softc *, int);
    121  1.33.62.1      matt static void 	sq_dump_buffer(paddr_t addr, psize_t len);
    122       1.22    rumble static void	sq_trace_dump(struct sq_softc *);
    123        1.1   thorpej 
    124        1.1   thorpej static void	enaddr_aton(const char*, u_int8_t*);
    125        1.1   thorpej 
    126       1.14   thorpej CFATTACH_DECL(sq, sizeof(struct sq_softc),
    127       1.14   thorpej     sq_match, sq_attach, NULL, NULL);
    128        1.1   thorpej 
    129       1.16    bouyer #define        ETHER_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
    130       1.16    bouyer 
    131       1.24    rumble #define sq_seeq_read(sc, off) \
    132       1.24    rumble 	bus_space_read_1(sc->sc_regt, sc->sc_regh, off)
    133       1.24    rumble #define sq_seeq_write(sc, off, val) \
    134       1.24    rumble 	bus_space_write_1(sc->sc_regt, sc->sc_regh, off, val)
    135       1.24    rumble 
    136       1.24    rumble #define sq_hpc_read(sc, off) \
    137       1.24    rumble 	bus_space_read_4(sc->sc_hpct, sc->sc_hpch, off)
    138       1.24    rumble #define sq_hpc_write(sc, off, val) \
    139       1.24    rumble 	bus_space_write_4(sc->sc_hpct, sc->sc_hpch, off, val)
    140       1.24    rumble 
    141       1.30    rumble /* MAC address offset for non-onboard implementations */
    142       1.30    rumble #define SQ_HPC_EEPROM_ENADDR	250
    143       1.30    rumble 
    144       1.30    rumble #define SGI_OUI_0		0x08
    145       1.30    rumble #define SGI_OUI_1		0x00
    146       1.30    rumble #define SGI_OUI_2		0x69
    147       1.30    rumble 
    148        1.1   thorpej static int
    149        1.8   thorpej sq_match(struct device *parent, struct cfdata *cf, void *aux)
    150        1.1   thorpej {
    151        1.8   thorpej 	struct hpc_attach_args *ha = aux;
    152        1.8   thorpej 
    153       1.32    rumble 	if (strcmp(ha->ha_name, cf->cf_name) == 0) {
    154  1.33.62.1      matt 		vaddr_t reset, txstat;
    155       1.32    rumble 
    156       1.32    rumble 		reset = MIPS_PHYS_TO_KSEG1(ha->ha_sh +
    157       1.32    rumble 		    ha->ha_dmaoff + ha->hpc_regs->enetr_reset);
    158       1.32    rumble 		txstat = MIPS_PHYS_TO_KSEG1(ha->ha_sh +
    159       1.32    rumble 		    ha->ha_devoff + (SEEQ_TXSTAT << 2));
    160       1.32    rumble 
    161       1.32    rumble 		if (platform.badaddr((void *)reset, sizeof(reset)))
    162       1.32    rumble 			return (0);
    163       1.32    rumble 
    164       1.32    rumble 		*(volatile uint32_t *)reset = 0x1;
    165       1.32    rumble 		delay(20);
    166       1.32    rumble 		*(volatile uint32_t *)reset = 0x0;
    167       1.32    rumble 
    168       1.32    rumble 		if (platform.badaddr((void *)txstat, sizeof(txstat)))
    169       1.32    rumble 			return (0);
    170       1.32    rumble 
    171       1.32    rumble 		if ((*(volatile uint32_t *)txstat & 0xff) == TXSTAT_OLDNEW)
    172       1.32    rumble 			return (1);
    173       1.32    rumble 	}
    174        1.8   thorpej 
    175        1.8   thorpej 	return (0);
    176        1.1   thorpej }
    177        1.1   thorpej 
    178        1.1   thorpej static void
    179        1.1   thorpej sq_attach(struct device *parent, struct device *self, void *aux)
    180        1.1   thorpej {
    181        1.1   thorpej 	int i, err;
    182       1.28    martin 	const char* macaddr;
    183        1.1   thorpej 	struct sq_softc *sc = (void *)self;
    184        1.1   thorpej 	struct hpc_attach_args *haa = aux;
    185       1.10    simonb 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    186        1.1   thorpej 
    187        1.8   thorpej 	sc->sc_hpct = haa->ha_st;
    188       1.20    sekiya 	sc->hpc_regs = haa->hpc_regs;      /* HPC register definitions */
    189       1.20    sekiya 
    190        1.8   thorpej 	if ((err = bus_space_subregion(haa->ha_st, haa->ha_sh,
    191       1.10    simonb 				       haa->ha_dmaoff,
    192       1.20    sekiya 				       sc->hpc_regs->enet_regs_size,
    193        1.1   thorpej 				       &sc->sc_hpch)) != 0) {
    194        1.1   thorpej 		printf(": unable to map HPC DMA registers, error = %d\n", err);
    195        1.1   thorpej 		goto fail_0;
    196        1.1   thorpej 	}
    197        1.1   thorpej 
    198        1.8   thorpej 	sc->sc_regt = haa->ha_st;
    199        1.8   thorpej 	if ((err = bus_space_subregion(haa->ha_st, haa->ha_sh,
    200       1.10    simonb 				       haa->ha_devoff,
    201       1.20    sekiya 				       sc->hpc_regs->enet_devregs_size,
    202        1.1   thorpej 				       &sc->sc_regh)) != 0) {
    203        1.1   thorpej 		printf(": unable to map Seeq registers, error = %d\n", err);
    204        1.1   thorpej 		goto fail_0;
    205        1.1   thorpej 	}
    206        1.1   thorpej 
    207        1.8   thorpej 	sc->sc_dmat = haa->ha_dmat;
    208        1.1   thorpej 
    209       1.10    simonb 	if ((err = bus_dmamem_alloc(sc->sc_dmat, sizeof(struct sq_control),
    210       1.10    simonb 				    PAGE_SIZE, PAGE_SIZE, &sc->sc_cdseg,
    211        1.1   thorpej 				    1, &sc->sc_ncdseg, BUS_DMA_NOWAIT)) != 0) {
    212        1.1   thorpej 		printf(": unable to allocate control data, error = %d\n", err);
    213        1.1   thorpej 		goto fail_0;
    214        1.1   thorpej 	}
    215        1.1   thorpej 
    216        1.1   thorpej 	if ((err = bus_dmamem_map(sc->sc_dmat, &sc->sc_cdseg, sc->sc_ncdseg,
    217       1.10    simonb 				  sizeof(struct sq_control),
    218       1.33  christos 				  (void **)&sc->sc_control,
    219        1.1   thorpej 				  BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
    220        1.1   thorpej 		printf(": unable to map control data, error = %d\n", err);
    221        1.1   thorpej 		goto fail_1;
    222        1.1   thorpej 	}
    223        1.1   thorpej 
    224        1.1   thorpej 	if ((err = bus_dmamap_create(sc->sc_dmat, sizeof(struct sq_control),
    225        1.1   thorpej 				     1, sizeof(struct sq_control), PAGE_SIZE,
    226        1.1   thorpej 				     BUS_DMA_NOWAIT, &sc->sc_cdmap)) != 0) {
    227        1.1   thorpej 		printf(": unable to create DMA map for control data, error "
    228        1.1   thorpej 			"= %d\n", err);
    229        1.1   thorpej 		goto fail_2;
    230        1.1   thorpej 	}
    231        1.1   thorpej 
    232        1.1   thorpej 	if ((err = bus_dmamap_load(sc->sc_dmat, sc->sc_cdmap, sc->sc_control,
    233       1.10    simonb 				   sizeof(struct sq_control),
    234        1.1   thorpej 				   NULL, BUS_DMA_NOWAIT)) != 0) {
    235        1.1   thorpej 		printf(": unable to load DMA map for control data, error "
    236        1.1   thorpej 			"= %d\n", err);
    237        1.1   thorpej 		goto fail_3;
    238        1.1   thorpej 	}
    239        1.1   thorpej 
    240        1.7   thorpej 	memset(sc->sc_control, 0, sizeof(struct sq_control));
    241        1.1   thorpej 
    242        1.1   thorpej 	/* Create transmit buffer DMA maps */
    243        1.1   thorpej 	for (i = 0; i < SQ_NTXDESC; i++) {
    244       1.10    simonb 	    if ((err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
    245       1.10    simonb 					 0, BUS_DMA_NOWAIT,
    246        1.1   thorpej 					 &sc->sc_txmap[i])) != 0) {
    247       1.10    simonb 		    printf(": unable to create tx DMA map %d, error = %d\n",
    248        1.1   thorpej 			   i, err);
    249        1.1   thorpej 		    goto fail_4;
    250        1.1   thorpej 	    }
    251        1.1   thorpej 	}
    252        1.1   thorpej 
    253       1.20    sekiya 	/* Create receive buffer DMA maps */
    254        1.1   thorpej 	for (i = 0; i < SQ_NRXDESC; i++) {
    255       1.10    simonb 	    if ((err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
    256       1.10    simonb 					 0, BUS_DMA_NOWAIT,
    257        1.1   thorpej 					 &sc->sc_rxmap[i])) != 0) {
    258       1.10    simonb 		    printf(": unable to create rx DMA map %d, error = %d\n",
    259        1.1   thorpej 			   i, err);
    260        1.1   thorpej 		    goto fail_5;
    261        1.1   thorpej 	    }
    262        1.1   thorpej 	}
    263        1.1   thorpej 
    264        1.1   thorpej 	/* Pre-allocate the receive buffers.  */
    265        1.1   thorpej 	for (i = 0; i < SQ_NRXDESC; i++) {
    266        1.1   thorpej 		if ((err = sq_add_rxbuf(sc, i)) != 0) {
    267        1.1   thorpej 			printf(": unable to allocate or map rx buffer %d\n,"
    268        1.1   thorpej 			       " error = %d\n", i, err);
    269        1.1   thorpej 			goto fail_6;
    270        1.1   thorpej 		}
    271        1.1   thorpej 	}
    272        1.1   thorpej 
    273       1.30    rumble 	memcpy(sc->sc_enaddr, &haa->hpc_eeprom[SQ_HPC_EEPROM_ENADDR],
    274       1.30    rumble 	    ETHER_ADDR_LEN);
    275       1.30    rumble 
    276       1.30    rumble 	/*
    277       1.30    rumble 	 * If our mac address is bogus, obtain it from ARCBIOS. This will
    278       1.30    rumble 	 * be true of the onboard HPC3 on IP22, since there is no eeprom,
    279       1.30    rumble 	 * but rather the DS1386 RTC's battery-backed ram is used.
    280       1.30    rumble 	 */
    281       1.30    rumble 	if (sc->sc_enaddr[0] != SGI_OUI_0 || sc->sc_enaddr[1] != SGI_OUI_1 ||
    282       1.30    rumble 	    sc->sc_enaddr[2] != SGI_OUI_2) {
    283       1.30    rumble 		macaddr = ARCBIOS->GetEnvironmentVariable("eaddr");
    284       1.30    rumble 		if (macaddr == NULL) {
    285       1.30    rumble 			printf(": unable to get MAC address!\n");
    286       1.30    rumble 			goto fail_6;
    287       1.30    rumble 		}
    288       1.30    rumble 		enaddr_aton(macaddr, sc->sc_enaddr);
    289        1.1   thorpej 	}
    290        1.1   thorpej 
    291       1.11     rafal 	evcnt_attach_dynamic(&sc->sq_intrcnt, EVCNT_TYPE_INTR, NULL,
    292       1.11     rafal 					      self->dv_xname, "intr");
    293       1.11     rafal 
    294        1.8   thorpej 	if ((cpu_intr_establish(haa->ha_irq, IPL_NET, sq_intr, sc)) == NULL) {
    295        1.1   thorpej 		printf(": unable to establish interrupt!\n");
    296        1.1   thorpej 		goto fail_6;
    297        1.1   thorpej 	}
    298        1.1   thorpej 
    299        1.3   thorpej 	/* Reset the chip to a known state. */
    300        1.3   thorpej 	sq_reset(sc);
    301        1.3   thorpej 
    302        1.3   thorpej 	/*
    303        1.3   thorpej 	 * Determine if we're an 8003 or 80c03 by setting the first
    304        1.3   thorpej 	 * MAC address register to non-zero, and then reading it back.
    305        1.3   thorpej 	 * If it's zero, we have an 80c03, because we will have read
    306        1.3   thorpej 	 * the TxCollLSB register.
    307        1.3   thorpej 	 */
    308       1.24    rumble 	sq_seeq_write(sc, SEEQ_TXCOLLS0, 0xa5);
    309       1.24    rumble 	if (sq_seeq_read(sc, SEEQ_TXCOLLS0) == 0)
    310        1.3   thorpej 		sc->sc_type = SQ_TYPE_80C03;
    311        1.3   thorpej 	else
    312        1.3   thorpej 		sc->sc_type = SQ_TYPE_8003;
    313       1.24    rumble 	sq_seeq_write(sc, SEEQ_TXCOLLS0, 0x00);
    314        1.1   thorpej 
    315        1.3   thorpej 	printf(": SGI Seeq %s\n",
    316        1.3   thorpej 	    sc->sc_type == SQ_TYPE_80C03 ? "80c03" : "8003");
    317        1.1   thorpej 
    318       1.10    simonb 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    319        1.1   thorpej 					   ether_sprintf(sc->sc_enaddr));
    320        1.1   thorpej 
    321        1.7   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    322        1.1   thorpej 	ifp->if_softc = sc;
    323        1.1   thorpej 	ifp->if_mtu = ETHERMTU;
    324        1.1   thorpej 	ifp->if_init = sq_init;
    325        1.1   thorpej 	ifp->if_stop = sq_stop;
    326        1.1   thorpej 	ifp->if_start = sq_start;
    327        1.1   thorpej 	ifp->if_ioctl = sq_ioctl;
    328        1.1   thorpej 	ifp->if_watchdog = sq_watchdog;
    329        1.3   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_NOTRAILERS | IFF_MULTICAST;
    330        1.1   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    331        1.1   thorpej 
    332        1.1   thorpej 	if_attach(ifp);
    333        1.1   thorpej 	ether_ifattach(ifp, sc->sc_enaddr);
    334        1.1   thorpej 
    335       1.22    rumble 	memset(&sc->sq_trace, 0, sizeof(sc->sq_trace));
    336        1.1   thorpej 	/* Done! */
    337        1.1   thorpej 	return;
    338        1.1   thorpej 
    339        1.1   thorpej 	/*
    340        1.1   thorpej 	 * Free any resources we've allocated during the failed attach
    341        1.1   thorpej 	 * attempt.  Do this in reverse order and fall through.
    342        1.1   thorpej 	 */
    343        1.1   thorpej fail_6:
    344        1.1   thorpej 	for (i = 0; i < SQ_NRXDESC; i++) {
    345        1.1   thorpej 		if (sc->sc_rxmbuf[i] != NULL) {
    346        1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmap[i]);
    347        1.1   thorpej 			m_freem(sc->sc_rxmbuf[i]);
    348        1.1   thorpej 		}
    349        1.1   thorpej 	}
    350        1.1   thorpej fail_5:
    351        1.1   thorpej 	for (i = 0; i < SQ_NRXDESC; i++) {
    352       1.10    simonb 	    if (sc->sc_rxmap[i] != NULL)
    353        1.1   thorpej 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmap[i]);
    354        1.1   thorpej 	}
    355        1.1   thorpej fail_4:
    356        1.1   thorpej 	for (i = 0; i < SQ_NTXDESC; i++) {
    357        1.1   thorpej 	    if (sc->sc_txmap[i] !=  NULL)
    358        1.1   thorpej 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_txmap[i]);
    359        1.1   thorpej 	}
    360        1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cdmap);
    361        1.1   thorpej fail_3:
    362        1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cdmap);
    363        1.1   thorpej fail_2:
    364       1.33  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *) sc->sc_control,
    365        1.1   thorpej 				      sizeof(struct sq_control));
    366        1.1   thorpej fail_1:
    367        1.1   thorpej 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_ncdseg);
    368        1.1   thorpej fail_0:
    369        1.1   thorpej 	return;
    370        1.1   thorpej }
    371        1.1   thorpej 
    372        1.1   thorpej /* Set up data to get the interface up and running. */
    373        1.1   thorpej int
    374        1.1   thorpej sq_init(struct ifnet *ifp)
    375        1.1   thorpej {
    376        1.1   thorpej 	int i;
    377        1.1   thorpej 	struct sq_softc *sc = ifp->if_softc;
    378        1.1   thorpej 
    379        1.1   thorpej 	/* Cancel any in-progress I/O */
    380        1.1   thorpej 	sq_stop(ifp, 0);
    381        1.1   thorpej 
    382        1.1   thorpej 	sc->sc_nextrx = 0;
    383        1.1   thorpej 
    384        1.1   thorpej 	sc->sc_nfreetx = SQ_NTXDESC;
    385        1.1   thorpej 	sc->sc_nexttx = sc->sc_prevtx = 0;
    386        1.1   thorpej 
    387       1.22    rumble 	SQ_TRACE(SQ_RESET, sc, 0, 0);
    388        1.1   thorpej 
    389        1.1   thorpej 	/* Set into 8003 mode, bank 0 to program ethernet address */
    390       1.24    rumble 	sq_seeq_write(sc, SEEQ_TXCMD, TXCMD_BANK0);
    391        1.1   thorpej 
    392        1.1   thorpej 	/* Now write the address */
    393        1.1   thorpej 	for (i = 0; i < ETHER_ADDR_LEN; i++)
    394       1.24    rumble 		sq_seeq_write(sc, i, sc->sc_enaddr[i]);
    395        1.3   thorpej 
    396        1.3   thorpej 	sc->sc_rxcmd = RXCMD_IE_CRC |
    397        1.3   thorpej 		       RXCMD_IE_DRIB |
    398        1.3   thorpej 		       RXCMD_IE_SHORT |
    399        1.3   thorpej 		       RXCMD_IE_END |
    400        1.3   thorpej 		       RXCMD_IE_GOOD;
    401        1.3   thorpej 
    402        1.3   thorpej 	/*
    403        1.3   thorpej 	 * Set the receive filter -- this will add some bits to the
    404        1.3   thorpej 	 * prototype RXCMD register.  Do this before setting the
    405        1.3   thorpej 	 * transmit config register, since we might need to switch
    406        1.3   thorpej 	 * banks.
    407        1.3   thorpej 	 */
    408        1.3   thorpej 	sq_set_filter(sc);
    409        1.1   thorpej 
    410        1.1   thorpej 	/* Set up Seeq transmit command register */
    411       1.24    rumble 	sq_seeq_write(sc, SEEQ_TXCMD, TXCMD_IE_UFLOW |
    412       1.24    rumble 				      TXCMD_IE_COLL |
    413       1.24    rumble 				      TXCMD_IE_16COLL |
    414       1.24    rumble 				      TXCMD_IE_GOOD);
    415        1.1   thorpej 
    416        1.3   thorpej 	/* Now write the receive command register. */
    417       1.24    rumble 	sq_seeq_write(sc, SEEQ_RXCMD, sc->sc_rxcmd);
    418        1.1   thorpej 
    419       1.31    rumble 	/*
    420       1.31    rumble 	 * Set up HPC ethernet PIO and DMA configurations.
    421       1.31    rumble 	 *
    422       1.31    rumble 	 * The PROM appears to do most of this for the onboard HPC3, but
    423       1.31    rumble 	 * not for the Challenge S's IOPLUS chip. We copy how the onboard
    424       1.31    rumble 	 * chip is configured and assume that it's correct for both.
    425       1.31    rumble 	 */
    426       1.20    sekiya 	if (sc->hpc_regs->revision == 3) {
    427       1.31    rumble 		u_int32_t dmareg, pioreg;
    428       1.31    rumble 
    429       1.31    rumble 		pioreg = HPC3_ENETR_PIOCFG_P1(1) |
    430       1.31    rumble 			 HPC3_ENETR_PIOCFG_P2(6) |
    431       1.31    rumble 			 HPC3_ENETR_PIOCFG_P3(1);
    432       1.31    rumble 
    433       1.31    rumble 		dmareg = HPC3_ENETR_DMACFG_D1(6) |
    434       1.31    rumble 			 HPC3_ENETR_DMACFG_D2(2) |
    435       1.31    rumble 			 HPC3_ENETR_DMACFG_D3(0) |
    436       1.31    rumble 			 HPC3_ENETR_DMACFG_FIX_RXDC |
    437       1.31    rumble 			 HPC3_ENETR_DMACFG_FIX_INTR |
    438       1.31    rumble 			 HPC3_ENETR_DMACFG_FIX_EOP |
    439       1.31    rumble 			 HPC3_ENETR_DMACFG_TIMEOUT;
    440       1.31    rumble 
    441       1.31    rumble 		sq_hpc_write(sc, HPC3_ENETR_PIOCFG, pioreg);
    442       1.31    rumble 		sq_hpc_write(sc, HPC3_ENETR_DMACFG, dmareg);
    443       1.20    sekiya 	}
    444        1.1   thorpej 
    445        1.1   thorpej 	/* Pass the start of the receive ring to the HPC */
    446       1.24    rumble 	sq_hpc_write(sc, sc->hpc_regs->enetr_ndbp, SQ_CDRXADDR(sc, 0));
    447        1.1   thorpej 
    448        1.1   thorpej 	/* And turn on the HPC ethernet receive channel */
    449       1.24    rumble 	sq_hpc_write(sc, sc->hpc_regs->enetr_ctl,
    450       1.24    rumble 	    sc->hpc_regs->enetr_ctl_active);
    451        1.1   thorpej 
    452       1.23    rumble 	/*
    453       1.23    rumble 	 * Turn off delayed receive interrupts on HPC1.
    454       1.23    rumble 	 * (see Hollywood HPC Specification 2.1.4.3)
    455       1.23    rumble 	 */
    456       1.23    rumble 	if (sc->hpc_regs->revision != 3)
    457       1.25    rumble 		sq_hpc_write(sc, HPC1_ENET_INTDELAY, HPC1_ENET_INTDELAY_OFF);
    458       1.23    rumble 
    459       1.10    simonb 	ifp->if_flags |= IFF_RUNNING;
    460        1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
    461        1.1   thorpej 
    462        1.1   thorpej 	return 0;
    463        1.1   thorpej }
    464        1.1   thorpej 
    465        1.3   thorpej static void
    466        1.3   thorpej sq_set_filter(struct sq_softc *sc)
    467        1.3   thorpej {
    468        1.3   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
    469        1.3   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    470        1.3   thorpej 	struct ether_multi *enm;
    471        1.3   thorpej 	struct ether_multistep step;
    472        1.3   thorpej 
    473        1.3   thorpej 	/*
    474        1.3   thorpej 	 * Check for promiscuous mode.  Also implies
    475        1.3   thorpej 	 * all-multicast.
    476        1.3   thorpej 	 */
    477        1.3   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
    478        1.3   thorpej 		sc->sc_rxcmd |= RXCMD_REC_ALL;
    479        1.3   thorpej 		ifp->if_flags |= IFF_ALLMULTI;
    480        1.3   thorpej 		return;
    481        1.3   thorpej 	}
    482        1.3   thorpej 
    483        1.3   thorpej 	/*
    484        1.3   thorpej 	 * The 8003 has no hash table.  If we have any multicast
    485        1.3   thorpej 	 * addresses on the list, enable reception of all multicast
    486        1.3   thorpej 	 * frames.
    487        1.3   thorpej 	 *
    488        1.3   thorpej 	 * XXX The 80c03 has a hash table.  We should use it.
    489        1.3   thorpej 	 */
    490        1.3   thorpej 
    491        1.3   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
    492        1.3   thorpej 
    493        1.3   thorpej 	if (enm == NULL) {
    494       1.11     rafal 		sc->sc_rxcmd &= ~RXCMD_REC_MASK;
    495        1.3   thorpej 		sc->sc_rxcmd |= RXCMD_REC_BROAD;
    496       1.11     rafal 
    497       1.11     rafal 		ifp->if_flags &= ~IFF_ALLMULTI;
    498        1.3   thorpej 		return;
    499        1.3   thorpej 	}
    500        1.3   thorpej 
    501        1.3   thorpej 	sc->sc_rxcmd |= RXCMD_REC_MULTI;
    502        1.3   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
    503        1.3   thorpej }
    504        1.3   thorpej 
    505        1.1   thorpej int
    506       1.33  christos sq_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    507        1.1   thorpej {
    508        1.1   thorpej 	int s, error = 0;
    509        1.1   thorpej 
    510       1.22    rumble 	SQ_TRACE(SQ_IOCTL, (struct sq_softc *)ifp->if_softc, 0, 0);
    511       1.22    rumble 
    512        1.1   thorpej 	s = splnet();
    513        1.1   thorpej 
    514        1.1   thorpej 	error = ether_ioctl(ifp, cmd, data);
    515        1.1   thorpej 	if (error == ENETRESET) {
    516        1.1   thorpej 		/*
    517        1.1   thorpej 		 * Multicast list has changed; set the hardware filter
    518        1.1   thorpej 		 * accordingly.
    519        1.1   thorpej 		 */
    520       1.21   thorpej 		if (ifp->if_flags & IFF_RUNNING)
    521       1.21   thorpej 			error = sq_init(ifp);
    522       1.21   thorpej 		else
    523       1.21   thorpej 			error = 0;
    524        1.1   thorpej 	}
    525        1.1   thorpej 
    526        1.1   thorpej 	splx(s);
    527        1.1   thorpej 	return (error);
    528        1.1   thorpej }
    529        1.1   thorpej 
    530        1.1   thorpej void
    531        1.1   thorpej sq_start(struct ifnet *ifp)
    532        1.1   thorpej {
    533        1.1   thorpej 	struct sq_softc *sc = ifp->if_softc;
    534        1.1   thorpej 	u_int32_t status;
    535        1.1   thorpej 	struct mbuf *m0, *m;
    536        1.1   thorpej 	bus_dmamap_t dmamap;
    537       1.19      matt 	int err, totlen, nexttx, firsttx, lasttx = -1, ofree, seg;
    538        1.1   thorpej 
    539        1.1   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    540        1.1   thorpej 		return;
    541        1.1   thorpej 
    542        1.1   thorpej 	/*
    543        1.1   thorpej 	 * Remember the previous number of free descriptors and
    544        1.1   thorpej 	 * the first descriptor we'll use.
    545        1.1   thorpej 	 */
    546        1.1   thorpej 	ofree = sc->sc_nfreetx;
    547        1.1   thorpej 	firsttx = sc->sc_nexttx;
    548        1.1   thorpej 
    549        1.1   thorpej 	/*
    550        1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
    551        1.1   thorpej 	 * until we drain the queue, or use up all available transmit
    552        1.1   thorpej 	 * descriptors.
    553        1.1   thorpej 	 */
    554        1.1   thorpej 	while (sc->sc_nfreetx != 0) {
    555        1.1   thorpej 		/*
    556        1.1   thorpej 		 * Grab a packet off the queue.
    557        1.1   thorpej 		 */
    558        1.1   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
    559        1.1   thorpej 		if (m0 == NULL)
    560        1.1   thorpej 			break;
    561        1.1   thorpej 		m = NULL;
    562        1.1   thorpej 
    563        1.1   thorpej 		dmamap = sc->sc_txmap[sc->sc_nexttx];
    564        1.1   thorpej 
    565        1.1   thorpej 		/*
    566        1.1   thorpej 		 * Load the DMA map.  If this fails, the packet either
    567        1.1   thorpej 		 * didn't fit in the alloted number of segments, or we were
    568        1.1   thorpej 		 * short on resources.  In this case, we'll copy and try
    569        1.1   thorpej 		 * again.
    570       1.16    bouyer 		 * Also copy it if we need to pad, so that we are sure there
    571       1.16    bouyer 		 * is room for the pad buffer.
    572       1.16    bouyer 		 * XXX the right way of doing this is to use a static buffer
    573       1.16    bouyer 		 * for padding and adding it to the transmit descriptor (see
    574       1.16    bouyer 		 * sys/dev/pci/if_tl.c for example). We can't do this here yet
    575       1.16    bouyer 		 * because we can't send packets with more than one fragment.
    576        1.1   thorpej 		 */
    577       1.16    bouyer 		if (m0->m_pkthdr.len < ETHER_PAD_LEN ||
    578       1.16    bouyer 		    bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    579        1.1   thorpej 						      BUS_DMA_NOWAIT) != 0) {
    580        1.1   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    581        1.1   thorpej 			if (m == NULL) {
    582        1.1   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
    583        1.1   thorpej 				    sc->sc_dev.dv_xname);
    584        1.1   thorpej 				break;
    585        1.1   thorpej 			}
    586        1.1   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    587        1.1   thorpej 				MCLGET(m, M_DONTWAIT);
    588        1.1   thorpej 				if ((m->m_flags & M_EXT) == 0) {
    589        1.1   thorpej 					printf("%s: unable to allocate Tx "
    590        1.1   thorpej 					    "cluster\n", sc->sc_dev.dv_xname);
    591        1.1   thorpej 					m_freem(m);
    592        1.1   thorpej 					break;
    593        1.1   thorpej 				}
    594        1.1   thorpej 			}
    595        1.1   thorpej 
    596       1.33  christos 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
    597       1.16    bouyer 			if (m0->m_pkthdr.len < ETHER_PAD_LEN) {
    598       1.16    bouyer 				memset(mtod(m, char *) + m0->m_pkthdr.len, 0,
    599       1.16    bouyer 				    ETHER_PAD_LEN - m0->m_pkthdr.len);
    600       1.16    bouyer 				m->m_pkthdr.len = m->m_len = ETHER_PAD_LEN;
    601       1.18   tsutsui 			} else
    602       1.16    bouyer 				m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    603        1.1   thorpej 
    604       1.10    simonb 			if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
    605        1.1   thorpej 						m, BUS_DMA_NOWAIT)) != 0) {
    606        1.1   thorpej 				printf("%s: unable to load Tx buffer, "
    607        1.1   thorpej 				    "error = %d\n", sc->sc_dev.dv_xname, err);
    608        1.1   thorpej 				break;
    609        1.1   thorpej 			}
    610        1.1   thorpej 		}
    611        1.1   thorpej 
    612        1.1   thorpej 		/*
    613        1.1   thorpej 		 * Ensure we have enough descriptors free to describe
    614        1.1   thorpej 		 * the packet.
    615        1.1   thorpej 		 */
    616        1.1   thorpej 		if (dmamap->dm_nsegs > sc->sc_nfreetx) {
    617        1.1   thorpej 			/*
    618        1.1   thorpej 			 * Not enough free descriptors to transmit this
    619        1.1   thorpej 			 * packet.  We haven't committed to anything yet,
    620        1.1   thorpej 			 * so just unload the DMA map, put the packet
    621        1.1   thorpej 			 * back on the queue, and punt.  Notify the upper
    622        1.1   thorpej 			 * layer that there are no more slots left.
    623        1.1   thorpej 			 *
    624        1.1   thorpej 			 * XXX We could allocate an mbuf and copy, but
    625        1.1   thorpej 			 * XXX it is worth it?
    626        1.1   thorpej 			 */
    627        1.1   thorpej 			ifp->if_flags |= IFF_OACTIVE;
    628        1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
    629        1.1   thorpej 			if (m != NULL)
    630        1.1   thorpej 				m_freem(m);
    631        1.1   thorpej 			break;
    632        1.1   thorpej 		}
    633        1.1   thorpej 
    634        1.1   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    635       1.16    bouyer #if NBPFILTER > 0
    636       1.16    bouyer 		/*
    637       1.16    bouyer 		 * Pass the packet to any BPF listeners.
    638       1.16    bouyer 		 */
    639       1.16    bouyer 		if (ifp->if_bpf)
    640       1.16    bouyer 			bpf_mtap(ifp->if_bpf, m0);
    641       1.16    bouyer #endif /* NBPFILTER > 0 */
    642        1.1   thorpej 		if (m != NULL) {
    643        1.1   thorpej 			m_freem(m0);
    644        1.1   thorpej 			m0 = m;
    645        1.1   thorpej 		}
    646        1.1   thorpej 
    647        1.1   thorpej 		/*
    648        1.1   thorpej 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
    649        1.1   thorpej 		 */
    650        1.1   thorpej 
    651       1.22    rumble 		SQ_TRACE(SQ_ENQUEUE, sc, sc->sc_nexttx, 0);
    652       1.22    rumble 
    653        1.1   thorpej 		/* Sync the DMA map. */
    654        1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    655        1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
    656        1.1   thorpej 
    657        1.1   thorpej 		/*
    658        1.1   thorpej 		 * Initialize the transmit descriptors.
    659        1.1   thorpej 		 */
    660        1.1   thorpej 		for (nexttx = sc->sc_nexttx, seg = 0, totlen = 0;
    661        1.1   thorpej 		     seg < dmamap->dm_nsegs;
    662        1.1   thorpej 		     seg++, nexttx = SQ_NEXTTX(nexttx)) {
    663       1.20    sekiya 			if (sc->hpc_regs->revision == 3) {
    664       1.20    sekiya 				sc->sc_txdesc[nexttx].hpc3_hdd_bufptr =
    665       1.20    sekiya 					    dmamap->dm_segs[seg].ds_addr;
    666       1.20    sekiya 				sc->sc_txdesc[nexttx].hpc3_hdd_ctl =
    667       1.20    sekiya 					    dmamap->dm_segs[seg].ds_len;
    668       1.20    sekiya 			} else {
    669       1.20    sekiya 				sc->sc_txdesc[nexttx].hpc1_hdd_bufptr =
    670        1.1   thorpej 					    dmamap->dm_segs[seg].ds_addr;
    671       1.20    sekiya 				sc->sc_txdesc[nexttx].hpc1_hdd_ctl =
    672        1.1   thorpej 					    dmamap->dm_segs[seg].ds_len;
    673       1.20    sekiya 			}
    674       1.10    simonb 			sc->sc_txdesc[nexttx].hdd_descptr=
    675        1.1   thorpej 					    SQ_CDTXADDR(sc, SQ_NEXTTX(nexttx));
    676       1.10    simonb 			lasttx = nexttx;
    677        1.1   thorpej 			totlen += dmamap->dm_segs[seg].ds_len;
    678        1.1   thorpej 		}
    679        1.1   thorpej 
    680        1.1   thorpej 		/* Last descriptor gets end-of-packet */
    681       1.19      matt 		KASSERT(lasttx != -1);
    682       1.20    sekiya 		if (sc->hpc_regs->revision == 3)
    683       1.26    rumble 			sc->sc_txdesc[lasttx].hpc3_hdd_ctl |=
    684       1.26    rumble 			    HPC3_HDD_CTL_EOPACKET;
    685       1.20    sekiya 		else
    686       1.20    sekiya 			sc->sc_txdesc[lasttx].hpc1_hdd_ctl |=
    687       1.26    rumble 			    HPC1_HDD_CTL_EOPACKET;
    688        1.1   thorpej 
    689       1.20    sekiya 		SQ_DPRINTF(("%s: transmit %d-%d, len %d\n", sc->sc_dev.dv_xname,
    690        1.1   thorpej 						       sc->sc_nexttx, lasttx,
    691       1.20    sekiya 						       totlen));
    692        1.1   thorpej 
    693        1.1   thorpej 		if (ifp->if_flags & IFF_DEBUG) {
    694        1.1   thorpej 			printf("     transmit chain:\n");
    695        1.1   thorpej 			for (seg = sc->sc_nexttx;; seg = SQ_NEXTTX(seg)) {
    696        1.1   thorpej 				printf("     descriptor %d:\n", seg);
    697        1.1   thorpej 				printf("       hdd_bufptr:      0x%08x\n",
    698       1.20    sekiya 					(sc->hpc_regs->revision == 3) ?
    699       1.20    sekiya 					    sc->sc_txdesc[seg].hpc3_hdd_bufptr :
    700       1.20    sekiya 					    sc->sc_txdesc[seg].hpc1_hdd_bufptr);
    701        1.1   thorpej 				printf("       hdd_ctl: 0x%08x\n",
    702       1.20    sekiya 					(sc->hpc_regs->revision == 3) ?
    703       1.20    sekiya 					    sc->sc_txdesc[seg].hpc3_hdd_ctl:
    704       1.20    sekiya 					    sc->sc_txdesc[seg].hpc1_hdd_ctl);
    705        1.1   thorpej 				printf("       hdd_descptr:      0x%08x\n",
    706        1.1   thorpej 					sc->sc_txdesc[seg].hdd_descptr);
    707        1.1   thorpej 
    708        1.1   thorpej 				if (seg == lasttx)
    709        1.1   thorpej 					break;
    710        1.1   thorpej 			}
    711        1.1   thorpej 		}
    712        1.1   thorpej 
    713        1.1   thorpej 		/* Sync the descriptors we're using. */
    714        1.1   thorpej 		SQ_CDTXSYNC(sc, sc->sc_nexttx, dmamap->dm_nsegs,
    715        1.1   thorpej 				BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    716        1.1   thorpej 
    717        1.1   thorpej 		/* Store a pointer to the packet so we can free it later */
    718        1.1   thorpej 		sc->sc_txmbuf[sc->sc_nexttx] = m0;
    719        1.1   thorpej 
    720        1.1   thorpej 		/* Advance the tx pointer. */
    721        1.1   thorpej 		sc->sc_nfreetx -= dmamap->dm_nsegs;
    722        1.1   thorpej 		sc->sc_nexttx = nexttx;
    723        1.1   thorpej 	}
    724        1.1   thorpej 
    725        1.1   thorpej 	/* All transmit descriptors used up, let upper layers know */
    726        1.1   thorpej 	if (sc->sc_nfreetx == 0)
    727        1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    728        1.1   thorpej 
    729        1.1   thorpej 	if (sc->sc_nfreetx != ofree) {
    730       1.20    sekiya 		SQ_DPRINTF(("%s: %d packets enqueued, first %d, INTR on %d\n",
    731        1.1   thorpej 			    sc->sc_dev.dv_xname, lasttx - firsttx + 1,
    732       1.20    sekiya 			    firsttx, lasttx));
    733        1.1   thorpej 
    734        1.1   thorpej 		/*
    735        1.1   thorpej 		 * Cause a transmit interrupt to happen on the
    736        1.1   thorpej 		 * last packet we enqueued, mark it as the last
    737        1.1   thorpej 		 * descriptor.
    738       1.20    sekiya 		 *
    739       1.26    rumble 		 * HPC1_HDD_CTL_INTR will generate an interrupt on
    740       1.26    rumble 		 * HPC1. HPC3 requires HPC3_HDD_CTL_EOPACKET in
    741       1.26    rumble 		 * addition to HPC3_HDD_CTL_INTR to interrupt.
    742        1.1   thorpej 		 */
    743       1.19      matt 		KASSERT(lasttx != -1);
    744       1.20    sekiya 		if (sc->hpc_regs->revision == 3) {
    745       1.26    rumble 			sc->sc_txdesc[lasttx].hpc3_hdd_ctl |=
    746       1.26    rumble 			    HPC3_HDD_CTL_INTR | HPC3_HDD_CTL_EOCHAIN;
    747       1.20    sekiya 		} else {
    748       1.20    sekiya 			sc->sc_txdesc[lasttx].hpc1_hdd_ctl |= HPC1_HDD_CTL_INTR;
    749       1.20    sekiya 			sc->sc_txdesc[lasttx].hpc1_hdd_bufptr |=
    750       1.26    rumble 			    HPC1_HDD_CTL_EOCHAIN;
    751       1.20    sekiya 		}
    752       1.20    sekiya 
    753       1.10    simonb 		SQ_CDTXSYNC(sc, lasttx, 1,
    754        1.1   thorpej 				BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    755        1.1   thorpej 
    756       1.10    simonb 		/*
    757        1.1   thorpej 		 * There is a potential race condition here if the HPC
    758       1.10    simonb 		 * DMA channel is active and we try and either update
    759       1.10    simonb 		 * the 'next descriptor' pointer in the HPC PIO space
    760        1.1   thorpej 		 * or the 'next descriptor' pointer in a previous desc-
    761        1.1   thorpej 		 * riptor.
    762        1.1   thorpej 		 *
    763       1.10    simonb 		 * To avoid this, if the channel is active, we rely on
    764        1.1   thorpej 		 * the transmit interrupt routine noticing that there
    765       1.10    simonb 		 * are more packets to send and restarting the HPC DMA
    766        1.1   thorpej 		 * engine, rather than mucking with the DMA state here.
    767        1.1   thorpej 		 */
    768       1.24    rumble 		status = sq_hpc_read(sc, sc->hpc_regs->enetx_ctl);
    769        1.1   thorpej 
    770       1.20    sekiya 		if ((status & sc->hpc_regs->enetx_ctl_active) != 0) {
    771       1.22    rumble 			SQ_TRACE(SQ_ADD_TO_DMA, sc, firsttx, status);
    772       1.20    sekiya 
    773       1.26    rumble 			/*
    774       1.26    rumble 			 * NB: hpc3_hdd_ctl == hpc1_hdd_bufptr, and
    775       1.26    rumble 			 * HPC1_HDD_CTL_EOCHAIN == HPC3_HDD_CTL_EOCHAIN
    776       1.26    rumble 			 */
    777       1.20    sekiya 			sc->sc_txdesc[SQ_PREVTX(firsttx)].hpc3_hdd_ctl &=
    778       1.26    rumble 			    ~HPC3_HDD_CTL_EOCHAIN;
    779       1.20    sekiya 
    780       1.23    rumble 			if (sc->hpc_regs->revision != 3)
    781       1.23    rumble 				sc->sc_txdesc[SQ_PREVTX(firsttx)].hpc1_hdd_ctl
    782       1.23    rumble 				    &= ~HPC1_HDD_CTL_INTR;
    783       1.23    rumble 
    784        1.6   thorpej 			SQ_CDTXSYNC(sc, SQ_PREVTX(firsttx),  1,
    785        1.6   thorpej 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    786       1.23    rumble 		} else if (sc->hpc_regs->revision == 3) {
    787       1.22    rumble 			SQ_TRACE(SQ_START_DMA, sc, firsttx, status);
    788        1.1   thorpej 
    789       1.26    rumble 			sq_hpc_write(sc, HPC3_ENETX_NDBP, SQ_CDTXADDR(sc,
    790       1.24    rumble 			    firsttx));
    791       1.23    rumble 
    792       1.23    rumble 			/* Kick DMA channel into life */
    793       1.26    rumble 			sq_hpc_write(sc, HPC3_ENETX_CTL, HPC3_ENETX_CTL_ACTIVE);
    794       1.23    rumble 		} else {
    795       1.23    rumble 			/*
    796       1.23    rumble 			 * In the HPC1 case where transmit DMA is
    797       1.23    rumble 			 * inactive, we can either kick off if
    798       1.23    rumble 			 * the ring was previously empty, or call
    799       1.23    rumble 			 * our transmit interrupt handler to
    800       1.23    rumble 			 * figure out if the ring stopped short
    801       1.23    rumble 			 * and restart at the right place.
    802       1.23    rumble 			 */
    803       1.23    rumble 			if (ofree == SQ_NTXDESC) {
    804       1.23    rumble 				SQ_TRACE(SQ_START_DMA, sc, firsttx, status);
    805       1.20    sekiya 
    806       1.24    rumble 				sq_hpc_write(sc, HPC1_ENETX_NDBP,
    807       1.24    rumble 				    SQ_CDTXADDR(sc, firsttx));
    808       1.24    rumble 				sq_hpc_write(sc, HPC1_ENETX_CFXBP,
    809       1.24    rumble 				    SQ_CDTXADDR(sc, firsttx));
    810       1.24    rumble 				sq_hpc_write(sc, HPC1_ENETX_CBP,
    811       1.23    rumble 				    SQ_CDTXADDR(sc, firsttx));
    812        1.1   thorpej 
    813       1.23    rumble 				/* Kick DMA channel into life */
    814       1.24    rumble 				sq_hpc_write(sc, HPC1_ENETX_CTL,
    815       1.24    rumble 				    HPC1_ENETX_CTL_ACTIVE);
    816       1.23    rumble 			} else
    817       1.23    rumble 				sq_txring_hpc1(sc);
    818        1.2     rafal 		}
    819        1.1   thorpej 
    820        1.6   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
    821        1.6   thorpej 		ifp->if_timer = 5;
    822        1.6   thorpej 	}
    823        1.1   thorpej }
    824        1.1   thorpej 
    825        1.1   thorpej void
    826        1.1   thorpej sq_stop(struct ifnet *ifp, int disable)
    827        1.1   thorpej {
    828        1.1   thorpej 	int i;
    829        1.1   thorpej 	struct sq_softc *sc = ifp->if_softc;
    830        1.1   thorpej 
    831        1.1   thorpej 	for (i =0; i < SQ_NTXDESC; i++) {
    832        1.1   thorpej 		if (sc->sc_txmbuf[i] != NULL) {
    833        1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, sc->sc_txmap[i]);
    834        1.1   thorpej 			m_freem(sc->sc_txmbuf[i]);
    835        1.1   thorpej 			sc->sc_txmbuf[i] = NULL;
    836        1.1   thorpej 		}
    837        1.1   thorpej 	}
    838        1.1   thorpej 
    839        1.1   thorpej 	/* Clear Seeq transmit/receive command registers */
    840       1.24    rumble 	sq_seeq_write(sc, SEEQ_TXCMD, 0);
    841       1.24    rumble 	sq_seeq_write(sc, SEEQ_RXCMD, 0);
    842        1.1   thorpej 
    843        1.1   thorpej 	sq_reset(sc);
    844        1.1   thorpej 
    845       1.10    simonb 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    846        1.1   thorpej 	ifp->if_timer = 0;
    847        1.1   thorpej }
    848        1.1   thorpej 
    849        1.1   thorpej /* Device timeout/watchdog routine. */
    850        1.1   thorpej void
    851        1.1   thorpej sq_watchdog(struct ifnet *ifp)
    852        1.1   thorpej {
    853        1.1   thorpej 	u_int32_t status;
    854        1.1   thorpej 	struct sq_softc *sc = ifp->if_softc;
    855        1.1   thorpej 
    856       1.24    rumble 	status = sq_hpc_read(sc, sc->hpc_regs->enetx_ctl);
    857        1.1   thorpej 	log(LOG_ERR, "%s: device timeout (prev %d, next %d, free %d, "
    858       1.10    simonb 		     "status %08x)\n", sc->sc_dev.dv_xname, sc->sc_prevtx,
    859        1.1   thorpej 				       sc->sc_nexttx, sc->sc_nfreetx, status);
    860        1.1   thorpej 
    861        1.1   thorpej 	sq_trace_dump(sc);
    862        1.1   thorpej 
    863       1.22    rumble 	memset(&sc->sq_trace, 0, sizeof(sc->sq_trace));
    864       1.22    rumble 	sc->sq_trace_idx = 0;
    865        1.1   thorpej 
    866        1.1   thorpej 	++ifp->if_oerrors;
    867        1.1   thorpej 
    868        1.1   thorpej 	sq_init(ifp);
    869        1.1   thorpej }
    870        1.1   thorpej 
    871       1.22    rumble static void
    872       1.22    rumble sq_trace_dump(struct sq_softc *sc)
    873        1.1   thorpej {
    874        1.1   thorpej 	int i;
    875       1.28    martin 	const char *act;
    876       1.22    rumble 
    877       1.22    rumble 	for (i = 0; i < sc->sq_trace_idx; i++) {
    878       1.22    rumble 		switch (sc->sq_trace[i].action) {
    879       1.22    rumble 		case SQ_RESET:		act = "SQ_RESET";		break;
    880       1.22    rumble 		case SQ_ADD_TO_DMA:	act = "SQ_ADD_TO_DMA";		break;
    881       1.22    rumble 		case SQ_START_DMA:	act = "SQ_START_DMA";		break;
    882       1.22    rumble 		case SQ_DONE_DMA:	act = "SQ_DONE_DMA";		break;
    883       1.22    rumble 		case SQ_RESTART_DMA:	act = "SQ_RESTART_DMA";		break;
    884       1.22    rumble 		case SQ_TXINTR_ENTER:	act = "SQ_TXINTR_ENTER";	break;
    885       1.22    rumble 		case SQ_TXINTR_EXIT:	act = "SQ_TXINTR_EXIT";		break;
    886       1.22    rumble 		case SQ_TXINTR_BUSY:	act = "SQ_TXINTR_BUSY";		break;
    887       1.22    rumble 		case SQ_IOCTL:		act = "SQ_IOCTL";		break;
    888       1.22    rumble 		case SQ_ENQUEUE:	act = "SQ_ENQUEUE";		break;
    889       1.22    rumble 		default:		act = "UNKNOWN";
    890       1.22    rumble 		}
    891        1.1   thorpej 
    892       1.22    rumble 		printf("%s: [%03d] action %-16s buf %03d free %03d "
    893       1.22    rumble 		    "status %08x line %d\n", sc->sc_dev.dv_xname, i, act,
    894       1.22    rumble 		    sc->sq_trace[i].bufno, sc->sq_trace[i].freebuf,
    895       1.22    rumble 		    sc->sq_trace[i].status, sc->sq_trace[i].line);
    896        1.1   thorpej 	}
    897        1.1   thorpej }
    898        1.1   thorpej 
    899        1.1   thorpej static int
    900       1.33  christos sq_intr(void *arg)
    901        1.1   thorpej {
    902        1.1   thorpej 	struct sq_softc *sc = arg;
    903        1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    904        1.1   thorpej 	int handled = 0;
    905        1.1   thorpej 	u_int32_t stat;
    906        1.1   thorpej 
    907       1.24    rumble 	stat = sq_hpc_read(sc, sc->hpc_regs->enetr_reset);
    908        1.1   thorpej 
    909       1.27    rumble 	if ((stat & 2) == 0)
    910       1.27    rumble 		SQ_DPRINTF(("%s: Unexpected interrupt!\n",
    911       1.27    rumble 		    sc->sc_dev.dv_xname));
    912       1.27    rumble 	else
    913       1.27    rumble 		sq_hpc_write(sc, sc->hpc_regs->enetr_reset, (stat | 2));
    914        1.1   thorpej 
    915        1.1   thorpej 	/*
    916        1.1   thorpej 	 * If the interface isn't running, the interrupt couldn't
    917        1.1   thorpej 	 * possibly have come from us.
    918        1.1   thorpej 	 */
    919        1.1   thorpej 	if ((ifp->if_flags & IFF_RUNNING) == 0)
    920        1.1   thorpej 		return 0;
    921       1.11     rafal 
    922       1.11     rafal 	sc->sq_intrcnt.ev_count++;
    923        1.1   thorpej 
    924        1.1   thorpej 	/* Always check for received packets */
    925        1.1   thorpej 	if (sq_rxintr(sc) != 0)
    926        1.1   thorpej 		handled++;
    927        1.1   thorpej 
    928        1.1   thorpej 	/* Only handle transmit interrupts if we actually sent something */
    929        1.1   thorpej 	if (sc->sc_nfreetx < SQ_NTXDESC) {
    930        1.1   thorpej 		sq_txintr(sc);
    931        1.1   thorpej 		handled++;
    932        1.1   thorpej 	}
    933        1.1   thorpej 
    934        1.1   thorpej #if NRND > 0
    935        1.1   thorpej 	if (handled)
    936        1.3   thorpej 		rnd_add_uint32(&sc->rnd_source, stat);
    937        1.1   thorpej #endif
    938        1.1   thorpej 	return (handled);
    939        1.1   thorpej }
    940        1.1   thorpej 
    941        1.1   thorpej static int
    942        1.1   thorpej sq_rxintr(struct sq_softc *sc)
    943        1.1   thorpej {
    944        1.1   thorpej 	int count = 0;
    945        1.1   thorpej 	struct mbuf* m;
    946        1.1   thorpej 	int i, framelen;
    947        1.1   thorpej 	u_int8_t pktstat;
    948        1.1   thorpej 	u_int32_t status;
    949       1.20    sekiya 	u_int32_t ctl_reg;
    950        1.1   thorpej 	int new_end, orig_end;
    951        1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    952        1.1   thorpej 
    953       1.24    rumble 	for (i = sc->sc_nextrx;; i = SQ_NEXTRX(i)) {
    954       1.24    rumble 		SQ_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD |
    955       1.24    rumble 		    BUS_DMASYNC_POSTWRITE);
    956        1.1   thorpej 
    957       1.24    rumble 		/*
    958       1.24    rumble 		 * If this is a CPU-owned buffer, we're at the end of the list.
    959       1.24    rumble 		 */
    960       1.20    sekiya 		if (sc->hpc_regs->revision == 3)
    961       1.26    rumble 			ctl_reg = sc->sc_rxdesc[i].hpc3_hdd_ctl &
    962       1.26    rumble 			    HPC3_HDD_CTL_OWN;
    963       1.20    sekiya 		else
    964       1.20    sekiya 			ctl_reg = sc->sc_rxdesc[i].hpc1_hdd_ctl &
    965       1.26    rumble 			    HPC1_HDD_CTL_OWN;
    966       1.20    sekiya 
    967       1.20    sekiya 		if (ctl_reg) {
    968       1.20    sekiya #if defined(SQ_DEBUG)
    969       1.10    simonb 			u_int32_t reg;
    970        1.1   thorpej 
    971       1.24    rumble 			reg = sq_hpc_read(sc, sc->hpc_regs->enetr_ctl);
    972       1.20    sekiya 			SQ_DPRINTF(("%s: rxintr: done at %d (ctl %08x)\n",
    973       1.20    sekiya 			    sc->sc_dev.dv_xname, i, reg));
    974        1.1   thorpej #endif
    975       1.10    simonb 			break;
    976       1.10    simonb 		}
    977        1.1   thorpej 
    978       1.10    simonb 		count++;
    979        1.1   thorpej 
    980       1.10    simonb 		m = sc->sc_rxmbuf[i];
    981       1.20    sekiya 		framelen = m->m_ext.ext_size - 3;
    982       1.20    sekiya 		if (sc->hpc_regs->revision == 3)
    983       1.20    sekiya 		    framelen -=
    984       1.26    rumble 			HPC3_HDD_CTL_BYTECNT(sc->sc_rxdesc[i].hpc3_hdd_ctl);
    985       1.20    sekiya 		else
    986       1.20    sekiya 		    framelen -=
    987       1.20    sekiya 			HPC1_HDD_CTL_BYTECNT(sc->sc_rxdesc[i].hpc1_hdd_ctl);
    988        1.1   thorpej 
    989       1.10    simonb 		/* Now sync the actual packet data */
    990       1.10    simonb 		bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
    991       1.10    simonb 		    sc->sc_rxmap[i]->dm_mapsize, BUS_DMASYNC_POSTREAD);
    992        1.1   thorpej 
    993       1.10    simonb 		pktstat = *((u_int8_t*)m->m_data + framelen + 2);
    994        1.1   thorpej 
    995       1.10    simonb 		if ((pktstat & RXSTAT_GOOD) == 0) {
    996       1.10    simonb 			ifp->if_ierrors++;
    997        1.2     rafal 
    998       1.10    simonb 			if (pktstat & RXSTAT_OFLOW)
    999       1.10    simonb 				printf("%s: receive FIFO overflow\n",
   1000       1.10    simonb 				    sc->sc_dev.dv_xname);
   1001        1.1   thorpej 
   1002       1.10    simonb 			bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
   1003       1.10    simonb 			    sc->sc_rxmap[i]->dm_mapsize,
   1004       1.10    simonb 			    BUS_DMASYNC_PREREAD);
   1005       1.10    simonb 			SQ_INIT_RXDESC(sc, i);
   1006       1.23    rumble 			SQ_DPRINTF(("%s: sq_rxintr: buf %d no RXSTAT_GOOD\n",
   1007       1.23    rumble 			    sc->sc_dev.dv_xname, i));
   1008       1.10    simonb 			continue;
   1009       1.10    simonb 		}
   1010        1.1   thorpej 
   1011       1.10    simonb 		if (sq_add_rxbuf(sc, i) != 0) {
   1012       1.10    simonb 			ifp->if_ierrors++;
   1013       1.10    simonb 			bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
   1014       1.10    simonb 			    sc->sc_rxmap[i]->dm_mapsize,
   1015       1.10    simonb 			    BUS_DMASYNC_PREREAD);
   1016       1.10    simonb 			SQ_INIT_RXDESC(sc, i);
   1017       1.23    rumble 			SQ_DPRINTF(("%s: sq_rxintr: buf %d sq_add_rxbuf() "
   1018       1.23    rumble 			    "failed\n", sc->sc_dev.dv_xname, i));
   1019       1.10    simonb 			continue;
   1020       1.10    simonb 		}
   1021        1.1   thorpej 
   1022        1.1   thorpej 
   1023       1.10    simonb 		m->m_data += 2;
   1024       1.10    simonb 		m->m_pkthdr.rcvif = ifp;
   1025       1.10    simonb 		m->m_pkthdr.len = m->m_len = framelen;
   1026        1.1   thorpej 
   1027       1.10    simonb 		ifp->if_ipackets++;
   1028        1.1   thorpej 
   1029       1.20    sekiya 		SQ_DPRINTF(("%s: sq_rxintr: buf %d len %d\n",
   1030       1.20    sekiya 			    sc->sc_dev.dv_xname, i, framelen));
   1031        1.1   thorpej 
   1032        1.1   thorpej #if NBPFILTER > 0
   1033       1.10    simonb 		if (ifp->if_bpf)
   1034       1.10    simonb 			bpf_mtap(ifp->if_bpf, m);
   1035        1.1   thorpej #endif
   1036       1.10    simonb 		(*ifp->if_input)(ifp, m);
   1037        1.1   thorpej 	}
   1038        1.1   thorpej 
   1039        1.1   thorpej 
   1040        1.1   thorpej 	/* If anything happened, move ring start/end pointers to new spot */
   1041        1.1   thorpej 	if (i != sc->sc_nextrx) {
   1042       1.26    rumble 		/*
   1043       1.26    rumble 		 * NB: hpc3_hdd_ctl == hpc1_hdd_bufptr, and
   1044       1.26    rumble 		 * HPC1_HDD_CTL_EOCHAIN == HPC3_HDD_CTL_EOCHAIN
   1045       1.26    rumble 		 */
   1046       1.20    sekiya 
   1047       1.10    simonb 		new_end = SQ_PREVRX(i);
   1048       1.26    rumble 		sc->sc_rxdesc[new_end].hpc3_hdd_ctl |= HPC3_HDD_CTL_EOCHAIN;
   1049       1.10    simonb 		SQ_CDRXSYNC(sc, new_end, BUS_DMASYNC_PREREAD |
   1050       1.10    simonb 		    BUS_DMASYNC_PREWRITE);
   1051        1.1   thorpej 
   1052       1.10    simonb 		orig_end = SQ_PREVRX(sc->sc_nextrx);
   1053       1.26    rumble 		sc->sc_rxdesc[orig_end].hpc3_hdd_ctl &= ~HPC3_HDD_CTL_EOCHAIN;
   1054       1.10    simonb 		SQ_CDRXSYNC(sc, orig_end, BUS_DMASYNC_PREREAD |
   1055       1.10    simonb 		    BUS_DMASYNC_PREWRITE);
   1056        1.1   thorpej 
   1057       1.10    simonb 		sc->sc_nextrx = i;
   1058        1.1   thorpej 	}
   1059        1.1   thorpej 
   1060       1.24    rumble 	status = sq_hpc_read(sc, sc->hpc_regs->enetr_ctl);
   1061        1.1   thorpej 
   1062        1.1   thorpej 	/* If receive channel is stopped, restart it... */
   1063       1.20    sekiya 	if ((status & sc->hpc_regs->enetr_ctl_active) == 0) {
   1064       1.10    simonb 		/* Pass the start of the receive ring to the HPC */
   1065       1.24    rumble 		sq_hpc_write(sc, sc->hpc_regs->enetr_ndbp, SQ_CDRXADDR(sc,
   1066       1.24    rumble 		    sc->sc_nextrx));
   1067       1.10    simonb 
   1068       1.10    simonb 		/* And turn on the HPC ethernet receive channel */
   1069       1.24    rumble 		sq_hpc_write(sc, sc->hpc_regs->enetr_ctl,
   1070       1.24    rumble 		    sc->hpc_regs->enetr_ctl_active);
   1071        1.1   thorpej 	}
   1072        1.1   thorpej 
   1073        1.1   thorpej 	return count;
   1074        1.1   thorpej }
   1075        1.1   thorpej 
   1076        1.1   thorpej static int
   1077        1.1   thorpej sq_txintr(struct sq_softc *sc)
   1078        1.1   thorpej {
   1079       1.20    sekiya 	int shift = 0;
   1080       1.24    rumble 	u_int32_t status, tmp;
   1081        1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1082        1.1   thorpej 
   1083       1.20    sekiya 	if (sc->hpc_regs->revision != 3)
   1084       1.20    sekiya 		shift = 16;
   1085       1.24    rumble 
   1086       1.24    rumble 	status = sq_hpc_read(sc, sc->hpc_regs->enetx_ctl) >> shift;
   1087        1.1   thorpej 
   1088       1.22    rumble 	SQ_TRACE(SQ_TXINTR_ENTER, sc, sc->sc_prevtx, status);
   1089       1.24    rumble 
   1090       1.24    rumble 	tmp = (sc->hpc_regs->enetx_ctl_active >> shift) | TXSTAT_GOOD;
   1091       1.24    rumble 	if ((status & tmp) == 0) {
   1092       1.10    simonb 		if (status & TXSTAT_COLL)
   1093       1.10    simonb 			ifp->if_collisions++;
   1094        1.1   thorpej 
   1095        1.1   thorpej 		if (status & TXSTAT_UFLOW) {
   1096       1.10    simonb 			printf("%s: transmit underflow\n", sc->sc_dev.dv_xname);
   1097       1.10    simonb 			ifp->if_oerrors++;
   1098        1.1   thorpej 		}
   1099        1.1   thorpej 
   1100        1.1   thorpej 		if (status & TXSTAT_16COLL) {
   1101       1.23    rumble 			printf("%s: max collisions reached\n",
   1102       1.23    rumble 			    sc->sc_dev.dv_xname);
   1103       1.10    simonb 			ifp->if_oerrors++;
   1104       1.10    simonb 			ifp->if_collisions += 16;
   1105        1.1   thorpej 		}
   1106        1.1   thorpej 	}
   1107        1.1   thorpej 
   1108       1.23    rumble 	/* prevtx now points to next xmit packet not yet finished */
   1109       1.23    rumble 	if (sc->hpc_regs->revision == 3)
   1110       1.23    rumble 		sq_txring_hpc3(sc);
   1111       1.23    rumble 	else
   1112       1.23    rumble 		sq_txring_hpc1(sc);
   1113       1.23    rumble 
   1114       1.23    rumble 	/* If we have buffers free, let upper layers know */
   1115       1.23    rumble 	if (sc->sc_nfreetx > 0)
   1116       1.23    rumble 		ifp->if_flags &= ~IFF_OACTIVE;
   1117       1.23    rumble 
   1118       1.23    rumble 	/* If all packets have left the coop, cancel watchdog */
   1119       1.23    rumble 	if (sc->sc_nfreetx == SQ_NTXDESC)
   1120       1.23    rumble 		ifp->if_timer = 0;
   1121       1.23    rumble 
   1122       1.23    rumble 	SQ_TRACE(SQ_TXINTR_EXIT, sc, sc->sc_prevtx, status);
   1123       1.23    rumble 	sq_start(ifp);
   1124       1.23    rumble 
   1125       1.23    rumble 	return 1;
   1126       1.23    rumble }
   1127       1.23    rumble 
   1128       1.23    rumble /*
   1129       1.23    rumble  * Reclaim used transmit descriptors and restart the transmit DMA
   1130       1.23    rumble  * engine if necessary.
   1131       1.23    rumble  */
   1132       1.23    rumble static void
   1133       1.23    rumble sq_txring_hpc1(struct sq_softc *sc)
   1134       1.23    rumble {
   1135       1.23    rumble 	/*
   1136       1.23    rumble 	 * HPC1 doesn't tag transmitted descriptors, however,
   1137       1.23    rumble 	 * the NDBP register points to the next descriptor that
   1138       1.23    rumble 	 * has not yet been processed. If DMA is not in progress,
   1139       1.23    rumble 	 * we can safely reclaim all descriptors up to NDBP, and,
   1140       1.23    rumble 	 * if necessary, restart DMA at NDBP. Otherwise, if DMA
   1141       1.23    rumble 	 * is active, we can only safely reclaim up to CBP.
   1142       1.23    rumble 	 *
   1143       1.23    rumble 	 * For now, we'll only reclaim on inactive DMA and assume
   1144       1.23    rumble 	 * that a sufficiently large ring keeps us out of trouble.
   1145       1.23    rumble 	 */
   1146       1.23    rumble 	u_int32_t reclaimto, status;
   1147       1.23    rumble 	int reclaimall, i = sc->sc_prevtx;
   1148       1.23    rumble 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1149       1.23    rumble 
   1150       1.24    rumble 	status = sq_hpc_read(sc, HPC1_ENETX_CTL);
   1151       1.23    rumble 	if (status & HPC1_ENETX_CTL_ACTIVE) {
   1152       1.23    rumble 		SQ_TRACE(SQ_TXINTR_BUSY, sc, i, status);
   1153       1.23    rumble 		return;
   1154       1.24    rumble 	} else
   1155       1.24    rumble 		reclaimto = sq_hpc_read(sc, HPC1_ENETX_NDBP);
   1156       1.23    rumble 
   1157       1.23    rumble 	if (sc->sc_nfreetx == 0 && SQ_CDTXADDR(sc, i) == reclaimto)
   1158       1.23    rumble 		reclaimall = 1;
   1159       1.23    rumble 	else
   1160       1.23    rumble 		reclaimall = 0;
   1161       1.23    rumble 
   1162       1.23    rumble 	while (sc->sc_nfreetx < SQ_NTXDESC) {
   1163       1.23    rumble 		if (SQ_CDTXADDR(sc, i) == reclaimto && !reclaimall)
   1164       1.23    rumble 			break;
   1165       1.23    rumble 
   1166       1.23    rumble 		SQ_CDTXSYNC(sc, i, sc->sc_txmap[i]->dm_nsegs,
   1167       1.23    rumble 				BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1168       1.23    rumble 
   1169       1.23    rumble 		/* Sync the packet data, unload DMA map, free mbuf */
   1170       1.23    rumble 		bus_dmamap_sync(sc->sc_dmat, sc->sc_txmap[i], 0,
   1171       1.23    rumble 				sc->sc_txmap[i]->dm_mapsize,
   1172       1.23    rumble 				BUS_DMASYNC_POSTWRITE);
   1173       1.23    rumble 		bus_dmamap_unload(sc->sc_dmat, sc->sc_txmap[i]);
   1174       1.23    rumble 		m_freem(sc->sc_txmbuf[i]);
   1175       1.23    rumble 		sc->sc_txmbuf[i] = NULL;
   1176       1.23    rumble 
   1177       1.23    rumble 		ifp->if_opackets++;
   1178       1.23    rumble 		sc->sc_nfreetx++;
   1179       1.23    rumble 
   1180       1.23    rumble 		SQ_TRACE(SQ_DONE_DMA, sc, i, status);
   1181       1.23    rumble 
   1182       1.23    rumble 		i = SQ_NEXTTX(i);
   1183       1.23    rumble 	}
   1184       1.23    rumble 
   1185       1.23    rumble 	if (sc->sc_nfreetx < SQ_NTXDESC) {
   1186       1.23    rumble 		SQ_TRACE(SQ_RESTART_DMA, sc, i, status);
   1187       1.23    rumble 
   1188       1.23    rumble 		KASSERT(reclaimto == SQ_CDTXADDR(sc, i));
   1189       1.23    rumble 
   1190       1.24    rumble 		sq_hpc_write(sc, HPC1_ENETX_CFXBP, reclaimto);
   1191       1.24    rumble 		sq_hpc_write(sc, HPC1_ENETX_CBP, reclaimto);
   1192       1.23    rumble 
   1193       1.23    rumble 		/* Kick DMA channel into life */
   1194       1.24    rumble 		sq_hpc_write(sc, HPC1_ENETX_CTL, HPC1_ENETX_CTL_ACTIVE);
   1195       1.23    rumble 
   1196       1.23    rumble 		/*
   1197       1.23    rumble 		 * Set a watchdog timer in case the chip
   1198       1.23    rumble 		 * flakes out.
   1199       1.23    rumble 		 */
   1200       1.23    rumble 		ifp->if_timer = 5;
   1201       1.23    rumble 	}
   1202       1.23    rumble 
   1203       1.23    rumble 	sc->sc_prevtx = i;
   1204       1.23    rumble }
   1205       1.23    rumble 
   1206       1.23    rumble /*
   1207       1.23    rumble  * Reclaim used transmit descriptors and restart the transmit DMA
   1208       1.23    rumble  * engine if necessary.
   1209       1.23    rumble  */
   1210       1.23    rumble static void
   1211       1.23    rumble sq_txring_hpc3(struct sq_softc *sc)
   1212       1.23    rumble {
   1213       1.23    rumble 	/*
   1214       1.23    rumble 	 * HPC3 tags descriptors with a bit once they've been
   1215       1.23    rumble 	 * transmitted. We need only free each XMITDONE'd
   1216       1.23    rumble 	 * descriptor, and restart the DMA engine if any
   1217       1.23    rumble 	 * descriptors are left over.
   1218       1.23    rumble 	 */
   1219       1.23    rumble 	int i;
   1220       1.23    rumble 	u_int32_t status = 0;
   1221       1.23    rumble 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1222       1.23    rumble 
   1223        1.1   thorpej 	i = sc->sc_prevtx;
   1224        1.1   thorpej 	while (sc->sc_nfreetx < SQ_NTXDESC) {
   1225       1.10    simonb 		/*
   1226       1.10    simonb 		 * Check status first so we don't end up with a case of
   1227        1.2     rafal 		 * the buffer not being finished while the DMA channel
   1228        1.2     rafal 		 * has gone idle.
   1229        1.2     rafal 		 */
   1230       1.26    rumble 		status = sq_hpc_read(sc, HPC3_ENETX_CTL);
   1231        1.2     rafal 
   1232        1.1   thorpej 		SQ_CDTXSYNC(sc, i, sc->sc_txmap[i]->dm_nsegs,
   1233        1.1   thorpej 				BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1234        1.1   thorpej 
   1235       1.23    rumble 		/* Check for used descriptor and restart DMA chain if needed */
   1236       1.26    rumble 		if (!(sc->sc_txdesc[i].hpc3_hdd_ctl & HPC3_HDD_CTL_XMITDONE)) {
   1237       1.26    rumble 			if ((status & HPC3_ENETX_CTL_ACTIVE) == 0) {
   1238       1.22    rumble 				SQ_TRACE(SQ_RESTART_DMA, sc, i, status);
   1239        1.1   thorpej 
   1240       1.26    rumble 				sq_hpc_write(sc, HPC3_ENETX_NDBP,
   1241       1.24    rumble 				    SQ_CDTXADDR(sc, i));
   1242        1.1   thorpej 
   1243       1.10    simonb 				/* Kick DMA channel into life */
   1244       1.26    rumble 				sq_hpc_write(sc, HPC3_ENETX_CTL,
   1245       1.26    rumble 				    HPC3_ENETX_CTL_ACTIVE);
   1246        1.1   thorpej 
   1247       1.10    simonb 				/*
   1248       1.10    simonb 				 * Set a watchdog timer in case the chip
   1249       1.10    simonb 				 * flakes out.
   1250       1.10    simonb 				 */
   1251       1.10    simonb 				ifp->if_timer = 5;
   1252       1.23    rumble 			} else
   1253       1.22    rumble 				SQ_TRACE(SQ_TXINTR_BUSY, sc, i, status);
   1254       1.10    simonb 			break;
   1255        1.1   thorpej 		}
   1256        1.1   thorpej 
   1257        1.1   thorpej 		/* Sync the packet data, unload DMA map, free mbuf */
   1258       1.10    simonb 		bus_dmamap_sync(sc->sc_dmat, sc->sc_txmap[i], 0,
   1259       1.10    simonb 				sc->sc_txmap[i]->dm_mapsize,
   1260        1.1   thorpej 				BUS_DMASYNC_POSTWRITE);
   1261        1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, sc->sc_txmap[i]);
   1262        1.1   thorpej 		m_freem(sc->sc_txmbuf[i]);
   1263        1.1   thorpej 		sc->sc_txmbuf[i] = NULL;
   1264        1.1   thorpej 
   1265        1.1   thorpej 		ifp->if_opackets++;
   1266        1.1   thorpej 		sc->sc_nfreetx++;
   1267        1.1   thorpej 
   1268       1.22    rumble 		SQ_TRACE(SQ_DONE_DMA, sc, i, status);
   1269        1.1   thorpej 		i = SQ_NEXTTX(i);
   1270        1.1   thorpej 	}
   1271        1.1   thorpej 
   1272       1.23    rumble 	sc->sc_prevtx = i;
   1273        1.1   thorpej }
   1274        1.1   thorpej 
   1275       1.10    simonb void
   1276        1.1   thorpej sq_reset(struct sq_softc *sc)
   1277        1.1   thorpej {
   1278        1.1   thorpej 	/* Stop HPC dma channels */
   1279       1.24    rumble 	sq_hpc_write(sc, sc->hpc_regs->enetr_ctl, 0);
   1280       1.24    rumble 	sq_hpc_write(sc, sc->hpc_regs->enetx_ctl, 0);
   1281        1.1   thorpej 
   1282       1.24    rumble 	sq_hpc_write(sc, sc->hpc_regs->enetr_reset, 3);
   1283       1.10    simonb 	delay(20);
   1284       1.24    rumble 	sq_hpc_write(sc, sc->hpc_regs->enetr_reset, 0);
   1285        1.1   thorpej }
   1286        1.1   thorpej 
   1287       1.10    simonb /* sq_add_rxbuf: Add a receive buffer to the indicated descriptor. */
   1288        1.1   thorpej int
   1289        1.1   thorpej sq_add_rxbuf(struct sq_softc *sc, int idx)
   1290        1.1   thorpej {
   1291        1.1   thorpej 	int err;
   1292        1.1   thorpej 	struct mbuf *m;
   1293        1.1   thorpej 
   1294        1.1   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1295        1.1   thorpej 	if (m == NULL)
   1296        1.1   thorpej 		return (ENOBUFS);
   1297        1.1   thorpej 
   1298        1.1   thorpej 	MCLGET(m, M_DONTWAIT);
   1299        1.1   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   1300        1.1   thorpej 		m_freem(m);
   1301        1.1   thorpej 		return (ENOBUFS);
   1302        1.1   thorpej 	}
   1303        1.1   thorpej 
   1304        1.1   thorpej 	if (sc->sc_rxmbuf[idx] != NULL)
   1305        1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmap[idx]);
   1306        1.1   thorpej 
   1307        1.1   thorpej 	sc->sc_rxmbuf[idx] = m;
   1308        1.1   thorpej 
   1309       1.10    simonb 	if ((err = bus_dmamap_load(sc->sc_dmat, sc->sc_rxmap[idx],
   1310       1.10    simonb 				   m->m_ext.ext_buf, m->m_ext.ext_size,
   1311        1.1   thorpej 				   NULL, BUS_DMA_NOWAIT)) != 0) {
   1312        1.1   thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   1313        1.1   thorpej 		    sc->sc_dev.dv_xname, idx, err);
   1314        1.1   thorpej 		panic("sq_add_rxbuf");	/* XXX */
   1315        1.1   thorpej 	}
   1316        1.1   thorpej 
   1317       1.10    simonb 	bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[idx], 0,
   1318        1.1   thorpej 			sc->sc_rxmap[idx]->dm_mapsize, BUS_DMASYNC_PREREAD);
   1319        1.1   thorpej 
   1320        1.1   thorpej 	SQ_INIT_RXDESC(sc, idx);
   1321        1.1   thorpej 
   1322        1.1   thorpej 	return 0;
   1323        1.1   thorpej }
   1324        1.1   thorpej 
   1325       1.10    simonb void
   1326  1.33.62.1      matt sq_dump_buffer(paddr_t addr, psize_t len)
   1327        1.1   thorpej {
   1328       1.15   thorpej 	u_int i;
   1329       1.33  christos 	u_char* physaddr = (char*) MIPS_PHYS_TO_KSEG1((void *)addr);
   1330        1.1   thorpej 
   1331       1.10    simonb 	if (len == 0)
   1332        1.1   thorpej 		return;
   1333        1.1   thorpej 
   1334        1.1   thorpej 	printf("%p: ", physaddr);
   1335        1.1   thorpej 
   1336       1.24    rumble 	for (i = 0; i < len; i++) {
   1337        1.1   thorpej 		printf("%02x ", *(physaddr + i) & 0xff);
   1338        1.1   thorpej 		if ((i % 16) ==  15 && i != len - 1)
   1339        1.1   thorpej 		    printf("\n%p: ", physaddr + i);
   1340        1.1   thorpej 	}
   1341        1.1   thorpej 
   1342        1.1   thorpej 	printf("\n");
   1343        1.1   thorpej }
   1344        1.1   thorpej 
   1345       1.10    simonb void
   1346        1.1   thorpej enaddr_aton(const char* str, u_int8_t* eaddr)
   1347        1.1   thorpej {
   1348        1.1   thorpej 	int i;
   1349        1.1   thorpej 	char c;
   1350        1.1   thorpej 
   1351       1.24    rumble 	for (i = 0; i < ETHER_ADDR_LEN; i++) {
   1352        1.1   thorpej 		if (*str == ':')
   1353        1.1   thorpej 			str++;
   1354        1.1   thorpej 
   1355        1.1   thorpej 		c = *str++;
   1356        1.1   thorpej 		if (isdigit(c)) {
   1357        1.1   thorpej 			eaddr[i] = (c - '0');
   1358        1.1   thorpej 		} else if (isxdigit(c)) {
   1359        1.1   thorpej 			eaddr[i] = (toupper(c) + 10 - 'A');
   1360        1.1   thorpej 		}
   1361        1.1   thorpej 
   1362        1.1   thorpej 		c = *str++;
   1363        1.1   thorpej 		if (isdigit(c)) {
   1364        1.1   thorpej 			eaddr[i] = (eaddr[i] << 4) | (c - '0');
   1365        1.1   thorpej 		} else if (isxdigit(c)) {
   1366        1.1   thorpej 			eaddr[i] = (eaddr[i] << 4) | (toupper(c) + 10 - 'A');
   1367        1.1   thorpej 		}
   1368        1.1   thorpej 	}
   1369        1.1   thorpej }
   1370