if_sq.c revision 1.5 1 1.5 thorpej /* $NetBSD: if_sq.c,v 1.5 2001/07/08 20:30:14 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2001 Rafal K. Boni
5 1.1 thorpej * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
6 1.1 thorpej * All rights reserved.
7 1.1 thorpej *
8 1.1 thorpej * Portions of this code are derived from software contributed to The
9 1.1 thorpej * NetBSD Foundation by Jason R. Thorpe of the Numerical Aerospace
10 1.1 thorpej * Simulation Facility, NASA Ames Research Center.
11 1.1 thorpej *
12 1.1 thorpej * Redistribution and use in source and binary forms, with or without
13 1.1 thorpej * modification, are permitted provided that the following conditions
14 1.1 thorpej * are met:
15 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
16 1.1 thorpej * notice, this list of conditions and the following disclaimer.
17 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
19 1.1 thorpej * documentation and/or other materials provided with the distribution.
20 1.1 thorpej * 3. The name of the author may not be used to endorse or promote products
21 1.1 thorpej * derived from this software without specific prior written permission.
22 1.1 thorpej *
23 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 thorpej */
34 1.1 thorpej
35 1.1 thorpej #include "opt_inet.h"
36 1.1 thorpej #include "opt_ns.h"
37 1.1 thorpej #include "bpfilter.h"
38 1.1 thorpej
39 1.1 thorpej #include <sys/param.h>
40 1.1 thorpej #include <sys/systm.h>
41 1.1 thorpej #include <sys/device.h>
42 1.1 thorpej #include <sys/callout.h>
43 1.1 thorpej #include <sys/mbuf.h>
44 1.1 thorpej #include <sys/malloc.h>
45 1.1 thorpej #include <sys/kernel.h>
46 1.1 thorpej #include <sys/socket.h>
47 1.1 thorpej #include <sys/ioctl.h>
48 1.1 thorpej #include <sys/errno.h>
49 1.1 thorpej #include <sys/syslog.h>
50 1.1 thorpej
51 1.1 thorpej #include <uvm/uvm_extern.h>
52 1.1 thorpej
53 1.1 thorpej #include <machine/endian.h>
54 1.1 thorpej
55 1.1 thorpej #include <net/if.h>
56 1.1 thorpej #include <net/if_dl.h>
57 1.1 thorpej #include <net/if_media.h>
58 1.1 thorpej #include <net/if_ether.h>
59 1.1 thorpej
60 1.1 thorpej #if NBPFILTER > 0
61 1.1 thorpej #include <net/bpf.h>
62 1.1 thorpej #endif
63 1.1 thorpej
64 1.1 thorpej #ifdef INET
65 1.1 thorpej #include <netinet/in.h>
66 1.1 thorpej #include <netinet/if_inarp.h>
67 1.1 thorpej #endif
68 1.1 thorpej
69 1.1 thorpej #ifdef NS
70 1.1 thorpej #include <netns/ns.h>
71 1.1 thorpej #include <netns/ns_if.h>
72 1.1 thorpej #endif
73 1.1 thorpej
74 1.1 thorpej /* XXXrkb: cheap hack until parents pass in DMA tags */
75 1.1 thorpej #define _SGIMIPS_BUS_DMA_PRIVATE
76 1.1 thorpej
77 1.1 thorpej #include <machine/bus.h>
78 1.1 thorpej #include <machine/intr.h>
79 1.1 thorpej
80 1.1 thorpej #include <dev/ic/seeq8003reg.h>
81 1.1 thorpej
82 1.1 thorpej #include <sgimips/hpc/sqvar.h>
83 1.1 thorpej #include <sgimips/hpc/hpcvar.h>
84 1.1 thorpej #include <sgimips/hpc/hpcreg.h>
85 1.1 thorpej
86 1.5 thorpej #include <dev/arcbios/arcbios.h>
87 1.5 thorpej #include <dev/arcbios/arcbiosvar.h>
88 1.5 thorpej
89 1.1 thorpej #define static
90 1.1 thorpej
91 1.1 thorpej /*
92 1.1 thorpej * Short TODO list:
93 1.1 thorpej * (1) Do counters for bad-RX packets.
94 1.1 thorpej * (2) Inherit DMA tag via config machinery, don't hard-code it.
95 1.1 thorpej * (3) Allow multi-segment transmits, instead of copying to a single,
96 1.1 thorpej * contiguous mbuf.
97 1.1 thorpej * (4) Verify sq_stop() turns off enough stuff; I was still getting
98 1.1 thorpej * seeq interrupts after sq_stop().
99 1.1 thorpej * (5) Fix up printfs in driver (most should only fire ifdef SQ_DEBUG
100 1.1 thorpej * or something similar.
101 1.1 thorpej * (6) Implement EDLC modes: especially packet auto-pad and simplex
102 1.1 thorpej * mode.
103 1.1 thorpej * (7) Should the driver filter out its own transmissions in non-EDLC
104 1.1 thorpej * mode?
105 1.1 thorpej * (8) Multicast support -- multicast filter, address management, ...
106 1.1 thorpej * (9) Deal with RB0 (recv buffer overflow) on reception. Will need
107 1.1 thorpej * to figure out if RB0 is read-only as stated in one spot in the
108 1.1 thorpej * HPC spec or read-write (ie, is the 'write a one to clear it')
109 1.1 thorpej * the correct thing?
110 1.1 thorpej */
111 1.1 thorpej
112 1.1 thorpej static int sq_match(struct device *, struct cfdata *, void *);
113 1.1 thorpej static void sq_attach(struct device *, struct device *, void *);
114 1.1 thorpej static int sq_init(struct ifnet *);
115 1.1 thorpej static void sq_start(struct ifnet *);
116 1.1 thorpej static void sq_stop(struct ifnet *, int);
117 1.1 thorpej static void sq_watchdog(struct ifnet *);
118 1.1 thorpej static int sq_ioctl(struct ifnet *, u_long, caddr_t);
119 1.1 thorpej
120 1.3 thorpej static void sq_set_filter(struct sq_softc *);
121 1.1 thorpej static int sq_intr(void *);
122 1.1 thorpej static int sq_rxintr(struct sq_softc *);
123 1.1 thorpej static int sq_txintr(struct sq_softc *);
124 1.1 thorpej static void sq_reset(struct sq_softc *);
125 1.1 thorpej static int sq_add_rxbuf(struct sq_softc *, int);
126 1.1 thorpej static void sq_dump_buffer(u_int32_t addr, u_int32_t len);
127 1.1 thorpej
128 1.1 thorpej static void enaddr_aton(const char*, u_int8_t*);
129 1.1 thorpej
130 1.1 thorpej /* Actions */
131 1.1 thorpej #define SQ_RESET 1
132 1.1 thorpej #define SQ_ADD_TO_DMA 2
133 1.1 thorpej #define SQ_START_DMA 3
134 1.1 thorpej #define SQ_DONE_DMA 4
135 1.1 thorpej #define SQ_RESTART_DMA 5
136 1.1 thorpej #define SQ_TXINTR_ENTER 6
137 1.1 thorpej #define SQ_TXINTR_EXIT 7
138 1.1 thorpej #define SQ_TXINTR_BUSY 8
139 1.1 thorpej
140 1.1 thorpej struct sq_action_trace {
141 1.1 thorpej int action;
142 1.1 thorpej int bufno;
143 1.1 thorpej int status;
144 1.1 thorpej int freebuf;
145 1.1 thorpej };
146 1.1 thorpej
147 1.2 rafal #define SQ_TRACEBUF_SIZE 100
148 1.1 thorpej int sq_trace_idx = 0;
149 1.2 rafal struct sq_action_trace sq_trace[SQ_TRACEBUF_SIZE];
150 1.1 thorpej
151 1.1 thorpej void sq_trace_dump(struct sq_softc* sc);
152 1.1 thorpej
153 1.1 thorpej #define SQ_TRACE(act, buf, stat, free) do { \
154 1.1 thorpej sq_trace[sq_trace_idx].action = (act); \
155 1.1 thorpej sq_trace[sq_trace_idx].bufno = (buf); \
156 1.1 thorpej sq_trace[sq_trace_idx].status = (stat); \
157 1.1 thorpej sq_trace[sq_trace_idx].freebuf = (free); \
158 1.2 rafal if (++sq_trace_idx == SQ_TRACEBUF_SIZE) { \
159 1.1 thorpej bzero(&sq_trace, sizeof(sq_trace)); \
160 1.1 thorpej sq_trace_idx = 0; \
161 1.1 thorpej } \
162 1.1 thorpej } while (0)
163 1.1 thorpej
164 1.1 thorpej struct cfattach sq_ca = {
165 1.1 thorpej sizeof(struct sq_softc), sq_match, sq_attach
166 1.1 thorpej };
167 1.1 thorpej
168 1.1 thorpej static int
169 1.1 thorpej sq_match(struct device *parent, struct cfdata *match, void *aux)
170 1.1 thorpej {
171 1.1 thorpej /* XXX! */
172 1.1 thorpej return 1;
173 1.1 thorpej }
174 1.1 thorpej
175 1.1 thorpej static void
176 1.1 thorpej sq_attach(struct device *parent, struct device *self, void *aux)
177 1.1 thorpej {
178 1.1 thorpej int i, err;
179 1.1 thorpej char* macaddr;
180 1.1 thorpej struct sq_softc *sc = (void *)self;
181 1.1 thorpej struct hpc_attach_args *haa = aux;
182 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
183 1.1 thorpej
184 1.1 thorpej sc->sc_hpct = haa->ha_iot;
185 1.1 thorpej if ((err = bus_space_subregion(haa->ha_iot, haa->ha_ioh,
186 1.1 thorpej HPC_ENET_REGS,
187 1.1 thorpej HPC_ENET_REGS_SIZE,
188 1.1 thorpej &sc->sc_hpch)) != 0) {
189 1.1 thorpej printf(": unable to map HPC DMA registers, error = %d\n", err);
190 1.1 thorpej goto fail_0;
191 1.1 thorpej }
192 1.1 thorpej
193 1.1 thorpej sc->sc_regt = haa->ha_iot;
194 1.1 thorpej if ((err = bus_space_subregion(haa->ha_iot, haa->ha_ioh,
195 1.1 thorpej HPC_ENET_DEVREGS,
196 1.1 thorpej HPC_ENET_DEVREGS_SIZE,
197 1.1 thorpej &sc->sc_regh)) != 0) {
198 1.1 thorpej printf(": unable to map Seeq registers, error = %d\n", err);
199 1.1 thorpej goto fail_0;
200 1.1 thorpej }
201 1.1 thorpej
202 1.1 thorpej /* XXXrkb: should be inherited from parent bus, but works for now */
203 1.1 thorpej sc->sc_dmat = &sgimips_default_bus_dma_tag;
204 1.1 thorpej
205 1.1 thorpej if ((err = bus_dmamem_alloc(sc->sc_dmat, sizeof(struct sq_control),
206 1.1 thorpej PAGE_SIZE, PAGE_SIZE, &sc->sc_cdseg,
207 1.1 thorpej 1, &sc->sc_ncdseg, BUS_DMA_NOWAIT)) != 0) {
208 1.1 thorpej printf(": unable to allocate control data, error = %d\n", err);
209 1.1 thorpej goto fail_0;
210 1.1 thorpej }
211 1.1 thorpej
212 1.1 thorpej if ((err = bus_dmamem_map(sc->sc_dmat, &sc->sc_cdseg, sc->sc_ncdseg,
213 1.1 thorpej sizeof(struct sq_control),
214 1.1 thorpej (caddr_t *)&sc->sc_control,
215 1.1 thorpej BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
216 1.1 thorpej printf(": unable to map control data, error = %d\n", err);
217 1.1 thorpej goto fail_1;
218 1.1 thorpej }
219 1.1 thorpej
220 1.1 thorpej if ((err = bus_dmamap_create(sc->sc_dmat, sizeof(struct sq_control),
221 1.1 thorpej 1, sizeof(struct sq_control), PAGE_SIZE,
222 1.1 thorpej BUS_DMA_NOWAIT, &sc->sc_cdmap)) != 0) {
223 1.1 thorpej printf(": unable to create DMA map for control data, error "
224 1.1 thorpej "= %d\n", err);
225 1.1 thorpej goto fail_2;
226 1.1 thorpej }
227 1.1 thorpej
228 1.1 thorpej if ((err = bus_dmamap_load(sc->sc_dmat, sc->sc_cdmap, sc->sc_control,
229 1.1 thorpej sizeof(struct sq_control),
230 1.1 thorpej NULL, BUS_DMA_NOWAIT)) != 0) {
231 1.1 thorpej printf(": unable to load DMA map for control data, error "
232 1.1 thorpej "= %d\n", err);
233 1.1 thorpej goto fail_3;
234 1.1 thorpej }
235 1.1 thorpej
236 1.1 thorpej bzero(sc->sc_control, sizeof(struct sq_control));
237 1.1 thorpej
238 1.1 thorpej /* Create transmit buffer DMA maps */
239 1.1 thorpej for (i = 0; i < SQ_NTXDESC; i++) {
240 1.1 thorpej if ((err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
241 1.1 thorpej 0, BUS_DMA_NOWAIT,
242 1.1 thorpej &sc->sc_txmap[i])) != 0) {
243 1.1 thorpej printf(": unable to create tx DMA map %d, error = %d\n",
244 1.1 thorpej i, err);
245 1.1 thorpej goto fail_4;
246 1.1 thorpej }
247 1.1 thorpej }
248 1.1 thorpej
249 1.1 thorpej /* Create transmit buffer DMA maps */
250 1.1 thorpej for (i = 0; i < SQ_NRXDESC; i++) {
251 1.1 thorpej if ((err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
252 1.1 thorpej 0, BUS_DMA_NOWAIT,
253 1.1 thorpej &sc->sc_rxmap[i])) != 0) {
254 1.1 thorpej printf(": unable to create rx DMA map %d, error = %d\n",
255 1.1 thorpej i, err);
256 1.1 thorpej goto fail_5;
257 1.1 thorpej }
258 1.1 thorpej }
259 1.1 thorpej
260 1.1 thorpej /* Pre-allocate the receive buffers. */
261 1.1 thorpej for (i = 0; i < SQ_NRXDESC; i++) {
262 1.1 thorpej if ((err = sq_add_rxbuf(sc, i)) != 0) {
263 1.1 thorpej printf(": unable to allocate or map rx buffer %d\n,"
264 1.1 thorpej " error = %d\n", i, err);
265 1.1 thorpej goto fail_6;
266 1.1 thorpej }
267 1.1 thorpej }
268 1.1 thorpej
269 1.5 thorpej if ((macaddr = ARCBIOS->GetEnvironmentVariable("eaddr")) == NULL) {
270 1.1 thorpej printf(": unable to get MAC address!\n");
271 1.1 thorpej goto fail_6;
272 1.1 thorpej }
273 1.1 thorpej
274 1.1 thorpej if ((cpu_intr_establish(3, IPL_NET, sq_intr, sc)) == NULL) {
275 1.1 thorpej printf(": unable to establish interrupt!\n");
276 1.1 thorpej goto fail_6;
277 1.1 thorpej }
278 1.1 thorpej
279 1.3 thorpej /* Reset the chip to a known state. */
280 1.3 thorpej sq_reset(sc);
281 1.3 thorpej
282 1.3 thorpej /*
283 1.3 thorpej * Determine if we're an 8003 or 80c03 by setting the first
284 1.3 thorpej * MAC address register to non-zero, and then reading it back.
285 1.3 thorpej * If it's zero, we have an 80c03, because we will have read
286 1.3 thorpej * the TxCollLSB register.
287 1.3 thorpej */
288 1.3 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCOLLS0, 0xa5);
289 1.3 thorpej if (bus_space_read_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCOLLS0) == 0)
290 1.3 thorpej sc->sc_type = SQ_TYPE_80C03;
291 1.3 thorpej else
292 1.3 thorpej sc->sc_type = SQ_TYPE_8003;
293 1.3 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCOLLS0, 0x00);
294 1.1 thorpej
295 1.3 thorpej printf(": SGI Seeq %s\n",
296 1.3 thorpej sc->sc_type == SQ_TYPE_80C03 ? "80c03" : "8003");
297 1.1 thorpej
298 1.1 thorpej enaddr_aton(macaddr, sc->sc_enaddr);
299 1.1 thorpej
300 1.3 thorpej printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
301 1.1 thorpej ether_sprintf(sc->sc_enaddr));
302 1.1 thorpej
303 1.1 thorpej bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
304 1.1 thorpej ifp->if_softc = sc;
305 1.1 thorpej ifp->if_mtu = ETHERMTU;
306 1.1 thorpej ifp->if_init = sq_init;
307 1.1 thorpej ifp->if_stop = sq_stop;
308 1.1 thorpej ifp->if_start = sq_start;
309 1.1 thorpej ifp->if_ioctl = sq_ioctl;
310 1.1 thorpej ifp->if_watchdog = sq_watchdog;
311 1.3 thorpej ifp->if_flags = IFF_BROADCAST | IFF_NOTRAILERS | IFF_MULTICAST;
312 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
313 1.1 thorpej
314 1.1 thorpej if_attach(ifp);
315 1.1 thorpej ether_ifattach(ifp, sc->sc_enaddr);
316 1.1 thorpej
317 1.1 thorpej bzero(&sq_trace, sizeof(sq_trace));
318 1.1 thorpej /* Done! */
319 1.1 thorpej return;
320 1.1 thorpej
321 1.1 thorpej /*
322 1.1 thorpej * Free any resources we've allocated during the failed attach
323 1.1 thorpej * attempt. Do this in reverse order and fall through.
324 1.1 thorpej */
325 1.1 thorpej fail_6:
326 1.1 thorpej for (i = 0; i < SQ_NRXDESC; i++) {
327 1.1 thorpej if (sc->sc_rxmbuf[i] != NULL) {
328 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmap[i]);
329 1.1 thorpej m_freem(sc->sc_rxmbuf[i]);
330 1.1 thorpej }
331 1.1 thorpej }
332 1.1 thorpej fail_5:
333 1.1 thorpej for (i = 0; i < SQ_NRXDESC; i++) {
334 1.1 thorpej if (sc->sc_rxmap[i] != NULL)
335 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxmap[i]);
336 1.1 thorpej }
337 1.1 thorpej fail_4:
338 1.1 thorpej for (i = 0; i < SQ_NTXDESC; i++) {
339 1.1 thorpej if (sc->sc_txmap[i] != NULL)
340 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_txmap[i]);
341 1.1 thorpej }
342 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cdmap);
343 1.1 thorpej fail_3:
344 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cdmap);
345 1.1 thorpej fail_2:
346 1.1 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t) sc->sc_control,
347 1.1 thorpej sizeof(struct sq_control));
348 1.1 thorpej fail_1:
349 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_ncdseg);
350 1.1 thorpej fail_0:
351 1.1 thorpej return;
352 1.1 thorpej }
353 1.1 thorpej
354 1.1 thorpej /* Set up data to get the interface up and running. */
355 1.1 thorpej int
356 1.1 thorpej sq_init(struct ifnet *ifp)
357 1.1 thorpej {
358 1.1 thorpej int i;
359 1.1 thorpej u_int32_t reg;
360 1.1 thorpej struct sq_softc *sc = ifp->if_softc;
361 1.1 thorpej
362 1.1 thorpej /* Cancel any in-progress I/O */
363 1.1 thorpej sq_stop(ifp, 0);
364 1.1 thorpej
365 1.1 thorpej sc->sc_nextrx = 0;
366 1.1 thorpej
367 1.1 thorpej sc->sc_nfreetx = SQ_NTXDESC;
368 1.1 thorpej sc->sc_nexttx = sc->sc_prevtx = 0;
369 1.1 thorpej
370 1.1 thorpej SQ_TRACE(SQ_RESET, 0, 0, sc->sc_nfreetx);
371 1.1 thorpej
372 1.1 thorpej /* Set into 8003 mode, bank 0 to program ethernet address */
373 1.1 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCMD, TXCMD_BANK0);
374 1.1 thorpej
375 1.1 thorpej /* Now write the address */
376 1.1 thorpej for (i = 0; i < ETHER_ADDR_LEN; i++)
377 1.3 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, i,
378 1.3 thorpej sc->sc_enaddr[i]);
379 1.3 thorpej
380 1.3 thorpej sc->sc_rxcmd = RXCMD_IE_CRC |
381 1.3 thorpej RXCMD_IE_DRIB |
382 1.3 thorpej RXCMD_IE_SHORT |
383 1.3 thorpej RXCMD_IE_END |
384 1.3 thorpej RXCMD_IE_GOOD;
385 1.3 thorpej
386 1.3 thorpej /*
387 1.3 thorpej * Set the receive filter -- this will add some bits to the
388 1.3 thorpej * prototype RXCMD register. Do this before setting the
389 1.3 thorpej * transmit config register, since we might need to switch
390 1.3 thorpej * banks.
391 1.3 thorpej */
392 1.3 thorpej sq_set_filter(sc);
393 1.1 thorpej
394 1.1 thorpej /* Set up Seeq transmit command register */
395 1.1 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCMD,
396 1.1 thorpej TXCMD_IE_UFLOW |
397 1.1 thorpej TXCMD_IE_COLL |
398 1.1 thorpej TXCMD_IE_16COLL |
399 1.1 thorpej TXCMD_IE_GOOD);
400 1.1 thorpej
401 1.3 thorpej /* Now write the receive command register. */
402 1.3 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_RXCMD, sc->sc_rxcmd);
403 1.1 thorpej
404 1.1 thorpej /* Set up HPC ethernet DMA config */
405 1.1 thorpej reg = bus_space_read_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_DMACFG);
406 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_DMACFG,
407 1.2 rafal reg | ENETR_DMACFG_FIX_RXDC |
408 1.2 rafal ENETR_DMACFG_FIX_INTR |
409 1.2 rafal ENETR_DMACFG_FIX_EOP);
410 1.1 thorpej
411 1.1 thorpej /* Pass the start of the receive ring to the HPC */
412 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_NDBP,
413 1.1 thorpej SQ_CDRXADDR(sc, 0));
414 1.1 thorpej
415 1.1 thorpej /* And turn on the HPC ethernet receive channel */
416 1.2 rafal bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_CTL,
417 1.2 rafal ENETR_CTL_ACTIVE);
418 1.1 thorpej
419 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
420 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
421 1.1 thorpej
422 1.1 thorpej return 0;
423 1.1 thorpej }
424 1.1 thorpej
425 1.3 thorpej static void
426 1.3 thorpej sq_set_filter(struct sq_softc *sc)
427 1.3 thorpej {
428 1.3 thorpej struct ethercom *ec = &sc->sc_ethercom;
429 1.3 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
430 1.3 thorpej struct ether_multi *enm;
431 1.3 thorpej struct ether_multistep step;
432 1.3 thorpej
433 1.3 thorpej /*
434 1.3 thorpej * Check for promiscuous mode. Also implies
435 1.3 thorpej * all-multicast.
436 1.3 thorpej */
437 1.3 thorpej if (ifp->if_flags & IFF_PROMISC) {
438 1.3 thorpej sc->sc_rxcmd |= RXCMD_REC_ALL;
439 1.3 thorpej ifp->if_flags |= IFF_ALLMULTI;
440 1.3 thorpej return;
441 1.3 thorpej }
442 1.3 thorpej
443 1.3 thorpej /*
444 1.3 thorpej * The 8003 has no hash table. If we have any multicast
445 1.3 thorpej * addresses on the list, enable reception of all multicast
446 1.3 thorpej * frames.
447 1.3 thorpej *
448 1.3 thorpej * XXX The 80c03 has a hash table. We should use it.
449 1.3 thorpej */
450 1.3 thorpej
451 1.3 thorpej ETHER_FIRST_MULTI(step, ec, enm);
452 1.3 thorpej
453 1.3 thorpej if (enm == NULL) {
454 1.3 thorpej sc->sc_rxcmd |= RXCMD_REC_BROAD;
455 1.3 thorpej return;
456 1.3 thorpej }
457 1.3 thorpej
458 1.3 thorpej sc->sc_rxcmd |= RXCMD_REC_MULTI;
459 1.3 thorpej ifp->if_flags |= IFF_ALLMULTI;
460 1.3 thorpej }
461 1.3 thorpej
462 1.1 thorpej int
463 1.1 thorpej sq_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
464 1.1 thorpej {
465 1.1 thorpej int s, error = 0;
466 1.1 thorpej
467 1.1 thorpej s = splnet();
468 1.1 thorpej
469 1.1 thorpej error = ether_ioctl(ifp, cmd, data);
470 1.1 thorpej if (error == ENETRESET) {
471 1.1 thorpej /*
472 1.1 thorpej * Multicast list has changed; set the hardware filter
473 1.1 thorpej * accordingly.
474 1.1 thorpej */
475 1.1 thorpej error = 0;
476 1.1 thorpej }
477 1.1 thorpej
478 1.1 thorpej splx(s);
479 1.1 thorpej return (error);
480 1.1 thorpej }
481 1.1 thorpej
482 1.1 thorpej void
483 1.1 thorpej sq_start(struct ifnet *ifp)
484 1.1 thorpej {
485 1.1 thorpej struct sq_softc *sc = ifp->if_softc;
486 1.1 thorpej u_int32_t status;
487 1.1 thorpej struct mbuf *m0, *m;
488 1.1 thorpej bus_dmamap_t dmamap;
489 1.1 thorpej int err, totlen, nexttx, firsttx, lasttx, ofree, seg;
490 1.1 thorpej
491 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
492 1.1 thorpej return;
493 1.1 thorpej
494 1.1 thorpej /*
495 1.1 thorpej * Remember the previous number of free descriptors and
496 1.1 thorpej * the first descriptor we'll use.
497 1.1 thorpej */
498 1.1 thorpej ofree = sc->sc_nfreetx;
499 1.1 thorpej firsttx = sc->sc_nexttx;
500 1.1 thorpej
501 1.1 thorpej /*
502 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
503 1.1 thorpej * until we drain the queue, or use up all available transmit
504 1.1 thorpej * descriptors.
505 1.1 thorpej */
506 1.1 thorpej while (sc->sc_nfreetx != 0) {
507 1.1 thorpej /*
508 1.1 thorpej * Grab a packet off the queue.
509 1.1 thorpej */
510 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
511 1.1 thorpej if (m0 == NULL)
512 1.1 thorpej break;
513 1.1 thorpej m = NULL;
514 1.1 thorpej
515 1.1 thorpej dmamap = sc->sc_txmap[sc->sc_nexttx];
516 1.1 thorpej
517 1.1 thorpej /*
518 1.1 thorpej * Load the DMA map. If this fails, the packet either
519 1.1 thorpej * didn't fit in the alloted number of segments, or we were
520 1.1 thorpej * short on resources. In this case, we'll copy and try
521 1.1 thorpej * again.
522 1.1 thorpej */
523 1.1 thorpej if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
524 1.1 thorpej BUS_DMA_NOWAIT) != 0) {
525 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
526 1.1 thorpej if (m == NULL) {
527 1.1 thorpej printf("%s: unable to allocate Tx mbuf\n",
528 1.1 thorpej sc->sc_dev.dv_xname);
529 1.1 thorpej break;
530 1.1 thorpej }
531 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
532 1.1 thorpej MCLGET(m, M_DONTWAIT);
533 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
534 1.1 thorpej printf("%s: unable to allocate Tx "
535 1.1 thorpej "cluster\n", sc->sc_dev.dv_xname);
536 1.1 thorpej m_freem(m);
537 1.1 thorpej break;
538 1.1 thorpej }
539 1.1 thorpej }
540 1.1 thorpej
541 1.1 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
542 1.1 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
543 1.1 thorpej
544 1.1 thorpej if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
545 1.1 thorpej m, BUS_DMA_NOWAIT)) != 0) {
546 1.1 thorpej printf("%s: unable to load Tx buffer, "
547 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, err);
548 1.1 thorpej break;
549 1.1 thorpej }
550 1.1 thorpej }
551 1.1 thorpej
552 1.1 thorpej /*
553 1.1 thorpej * Ensure we have enough descriptors free to describe
554 1.1 thorpej * the packet.
555 1.1 thorpej */
556 1.1 thorpej if (dmamap->dm_nsegs > sc->sc_nfreetx) {
557 1.1 thorpej /*
558 1.1 thorpej * Not enough free descriptors to transmit this
559 1.1 thorpej * packet. We haven't committed to anything yet,
560 1.1 thorpej * so just unload the DMA map, put the packet
561 1.1 thorpej * back on the queue, and punt. Notify the upper
562 1.1 thorpej * layer that there are no more slots left.
563 1.1 thorpej *
564 1.1 thorpej * XXX We could allocate an mbuf and copy, but
565 1.1 thorpej * XXX it is worth it?
566 1.1 thorpej */
567 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
568 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
569 1.1 thorpej if (m != NULL)
570 1.1 thorpej m_freem(m);
571 1.1 thorpej break;
572 1.1 thorpej }
573 1.1 thorpej
574 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
575 1.1 thorpej if (m != NULL) {
576 1.1 thorpej m_freem(m0);
577 1.1 thorpej m0 = m;
578 1.1 thorpej }
579 1.1 thorpej
580 1.1 thorpej /*
581 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
582 1.1 thorpej */
583 1.1 thorpej
584 1.1 thorpej /* Sync the DMA map. */
585 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
586 1.1 thorpej BUS_DMASYNC_PREWRITE);
587 1.1 thorpej
588 1.1 thorpej /*
589 1.1 thorpej * Initialize the transmit descriptors.
590 1.1 thorpej */
591 1.1 thorpej for (nexttx = sc->sc_nexttx, seg = 0, totlen = 0;
592 1.1 thorpej seg < dmamap->dm_nsegs;
593 1.1 thorpej seg++, nexttx = SQ_NEXTTX(nexttx)) {
594 1.1 thorpej sc->sc_txdesc[nexttx].hdd_bufptr =
595 1.1 thorpej dmamap->dm_segs[seg].ds_addr;
596 1.1 thorpej sc->sc_txdesc[nexttx].hdd_ctl =
597 1.1 thorpej dmamap->dm_segs[seg].ds_len;
598 1.1 thorpej sc->sc_txdesc[nexttx].hdd_descptr=
599 1.1 thorpej SQ_CDTXADDR(sc, SQ_NEXTTX(nexttx));
600 1.1 thorpej lasttx = nexttx;
601 1.1 thorpej totlen += dmamap->dm_segs[seg].ds_len;
602 1.1 thorpej }
603 1.1 thorpej
604 1.1 thorpej /* Last descriptor gets end-of-packet */
605 1.1 thorpej sc->sc_txdesc[lasttx].hdd_ctl |= HDD_CTL_EOPACKET;
606 1.1 thorpej
607 1.1 thorpej /* XXXrkb: if not EDLC, pad to min len manually */
608 1.1 thorpej if (totlen < ETHER_MIN_LEN) {
609 1.1 thorpej sc->sc_txdesc[lasttx].hdd_ctl += (ETHER_MIN_LEN - totlen);
610 1.1 thorpej totlen = ETHER_MIN_LEN;
611 1.1 thorpej }
612 1.1 thorpej
613 1.1 thorpej #if 0
614 1.1 thorpej printf("%s: transmit %d-%d, len %d\n", sc->sc_dev.dv_xname,
615 1.1 thorpej sc->sc_nexttx, lasttx,
616 1.1 thorpej totlen);
617 1.1 thorpej #endif
618 1.1 thorpej
619 1.1 thorpej if (ifp->if_flags & IFF_DEBUG) {
620 1.1 thorpej printf(" transmit chain:\n");
621 1.1 thorpej for (seg = sc->sc_nexttx;; seg = SQ_NEXTTX(seg)) {
622 1.1 thorpej printf(" descriptor %d:\n", seg);
623 1.1 thorpej printf(" hdd_bufptr: 0x%08x\n",
624 1.1 thorpej sc->sc_txdesc[seg].hdd_bufptr);
625 1.1 thorpej printf(" hdd_ctl: 0x%08x\n",
626 1.1 thorpej sc->sc_txdesc[seg].hdd_ctl);
627 1.1 thorpej printf(" hdd_descptr: 0x%08x\n",
628 1.1 thorpej sc->sc_txdesc[seg].hdd_descptr);
629 1.1 thorpej
630 1.1 thorpej if (seg == lasttx)
631 1.1 thorpej break;
632 1.1 thorpej }
633 1.1 thorpej }
634 1.1 thorpej
635 1.1 thorpej /* Sync the descriptors we're using. */
636 1.1 thorpej SQ_CDTXSYNC(sc, sc->sc_nexttx, dmamap->dm_nsegs,
637 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
638 1.1 thorpej
639 1.1 thorpej /* Store a pointer to the packet so we can free it later */
640 1.1 thorpej sc->sc_txmbuf[sc->sc_nexttx] = m0;
641 1.1 thorpej
642 1.1 thorpej /* Advance the tx pointer. */
643 1.1 thorpej sc->sc_nfreetx -= dmamap->dm_nsegs;
644 1.1 thorpej sc->sc_nexttx = nexttx;
645 1.1 thorpej
646 1.1 thorpej #if NBPFILTER > 0
647 1.1 thorpej /*
648 1.1 thorpej * Pass the packet to any BPF listeners.
649 1.1 thorpej */
650 1.1 thorpej if (ifp->if_bpf)
651 1.1 thorpej bpf_mtap(ifp->if_bpf, m0);
652 1.1 thorpej #endif /* NBPFILTER > 0 */
653 1.1 thorpej }
654 1.1 thorpej
655 1.1 thorpej /* All transmit descriptors used up, let upper layers know */
656 1.1 thorpej if (sc->sc_nfreetx == 0)
657 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
658 1.1 thorpej
659 1.1 thorpej if (sc->sc_nfreetx != ofree) {
660 1.1 thorpej #if 0
661 1.1 thorpej printf("%s: %d packets enqueued, first %d, INTR on %d\n",
662 1.1 thorpej sc->sc_dev.dv_xname, lasttx - firsttx + 1,
663 1.1 thorpej firsttx, lasttx);
664 1.1 thorpej #endif
665 1.1 thorpej
666 1.1 thorpej /*
667 1.1 thorpej * Cause a transmit interrupt to happen on the
668 1.1 thorpej * last packet we enqueued, mark it as the last
669 1.1 thorpej * descriptor.
670 1.1 thorpej */
671 1.1 thorpej sc->sc_txdesc[lasttx].hdd_ctl |= (HDD_CTL_INTR |
672 1.1 thorpej HDD_CTL_EOCHAIN);
673 1.1 thorpej SQ_CDTXSYNC(sc, lasttx, 1,
674 1.1 thorpej BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
675 1.1 thorpej
676 1.1 thorpej /*
677 1.1 thorpej * There is a potential race condition here if the HPC
678 1.1 thorpej * DMA channel is active and we try and either update
679 1.1 thorpej * the 'next descriptor' pointer in the HPC PIO space
680 1.1 thorpej * or the 'next descriptor' pointer in a previous desc-
681 1.1 thorpej * riptor.
682 1.1 thorpej *
683 1.1 thorpej * To avoid this, if the channel is active, we rely on
684 1.1 thorpej * the transmit interrupt routine noticing that there
685 1.1 thorpej * are more packets to send and restarting the HPC DMA
686 1.1 thorpej * engine, rather than mucking with the DMA state here.
687 1.1 thorpej */
688 1.1 thorpej status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
689 1.1 thorpej HPC_ENETX_CTL);
690 1.1 thorpej
691 1.2 rafal if ((status & ENETX_CTL_ACTIVE) != 0) {
692 1.1 thorpej SQ_TRACE(SQ_ADD_TO_DMA, firsttx, status, sc->sc_nfreetx);
693 1.1 thorpej
694 1.1 thorpej sc->sc_txdesc[SQ_PREVTX(firsttx)].hdd_ctl &=
695 1.1 thorpej ~HDD_CTL_EOCHAIN;
696 1.1 thorpej SQ_CDTXSYNC(sc, SQ_PREVTX(firsttx), 1,
697 1.1 thorpej BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
698 1.1 thorpej } else {
699 1.1 thorpej SQ_TRACE(SQ_START_DMA, firsttx, status, sc->sc_nfreetx);
700 1.1 thorpej
701 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
702 1.1 thorpej HPC_ENETX_NDBP, SQ_CDTXADDR(sc, firsttx));
703 1.1 thorpej
704 1.1 thorpej /* Kick DMA channel into life */
705 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
706 1.2 rafal HPC_ENETX_CTL, ENETX_CTL_ACTIVE);
707 1.2 rafal }
708 1.1 thorpej
709 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
710 1.1 thorpej ifp->if_timer = 5;
711 1.1 thorpej }
712 1.1 thorpej }
713 1.1 thorpej
714 1.1 thorpej void
715 1.1 thorpej sq_stop(struct ifnet *ifp, int disable)
716 1.1 thorpej {
717 1.1 thorpej int i;
718 1.1 thorpej struct sq_softc *sc = ifp->if_softc;
719 1.1 thorpej
720 1.1 thorpej for (i =0; i < SQ_NTXDESC; i++) {
721 1.1 thorpej if (sc->sc_txmbuf[i] != NULL) {
722 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_txmap[i]);
723 1.1 thorpej m_freem(sc->sc_txmbuf[i]);
724 1.1 thorpej sc->sc_txmbuf[i] = NULL;
725 1.1 thorpej }
726 1.1 thorpej }
727 1.1 thorpej
728 1.1 thorpej /* Clear Seeq transmit/receive command registers */
729 1.1 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_TXCMD, 0);
730 1.1 thorpej bus_space_write_1(sc->sc_regt, sc->sc_regh, SEEQ_RXCMD, 0);
731 1.1 thorpej
732 1.1 thorpej sq_reset(sc);
733 1.1 thorpej
734 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
735 1.1 thorpej ifp->if_timer = 0;
736 1.1 thorpej }
737 1.1 thorpej
738 1.1 thorpej /* Device timeout/watchdog routine. */
739 1.1 thorpej void
740 1.1 thorpej sq_watchdog(struct ifnet *ifp)
741 1.1 thorpej {
742 1.1 thorpej u_int32_t status;
743 1.1 thorpej struct sq_softc *sc = ifp->if_softc;
744 1.1 thorpej
745 1.1 thorpej status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETX_CTL);
746 1.1 thorpej log(LOG_ERR, "%s: device timeout (prev %d, next %d, free %d, "
747 1.1 thorpej "status %08x)\n", sc->sc_dev.dv_xname, sc->sc_prevtx,
748 1.1 thorpej sc->sc_nexttx, sc->sc_nfreetx, status);
749 1.1 thorpej
750 1.1 thorpej sq_trace_dump(sc);
751 1.1 thorpej
752 1.1 thorpej bzero(&sq_trace, sizeof(sq_trace));
753 1.1 thorpej sq_trace_idx = 0;
754 1.1 thorpej
755 1.1 thorpej ++ifp->if_oerrors;
756 1.1 thorpej
757 1.1 thorpej sq_init(ifp);
758 1.1 thorpej }
759 1.1 thorpej
760 1.1 thorpej void sq_trace_dump(struct sq_softc* sc)
761 1.1 thorpej {
762 1.1 thorpej int i;
763 1.1 thorpej
764 1.1 thorpej for(i = 0; i < sq_trace_idx; i++) {
765 1.1 thorpej printf("%s: [%d] action %d, buf %d, free %d, status %08x\n",
766 1.1 thorpej sc->sc_dev.dv_xname, i, sq_trace[i].action,
767 1.1 thorpej sq_trace[i].bufno, sq_trace[i].freebuf,
768 1.1 thorpej sq_trace[i].status);
769 1.1 thorpej }
770 1.1 thorpej }
771 1.1 thorpej
772 1.1 thorpej static int
773 1.1 thorpej sq_intr(void * arg)
774 1.1 thorpej {
775 1.1 thorpej struct sq_softc *sc = arg;
776 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
777 1.1 thorpej int handled = 0;
778 1.1 thorpej u_int32_t stat;
779 1.1 thorpej
780 1.1 thorpej stat = bus_space_read_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_RESET);
781 1.1 thorpej
782 1.1 thorpej if ((stat & 2) == 0) {
783 1.1 thorpej printf("%s: Unexpected interrupt!\n", sc->sc_dev.dv_xname);
784 1.1 thorpej return 0;
785 1.1 thorpej }
786 1.1 thorpej
787 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_RESET, 2);
788 1.1 thorpej
789 1.1 thorpej /*
790 1.1 thorpej * If the interface isn't running, the interrupt couldn't
791 1.1 thorpej * possibly have come from us.
792 1.1 thorpej */
793 1.1 thorpej if ((ifp->if_flags & IFF_RUNNING) == 0)
794 1.1 thorpej return 0;
795 1.1 thorpej
796 1.1 thorpej /* Always check for received packets */
797 1.1 thorpej if (sq_rxintr(sc) != 0)
798 1.1 thorpej handled++;
799 1.1 thorpej
800 1.1 thorpej /* Only handle transmit interrupts if we actually sent something */
801 1.1 thorpej if (sc->sc_nfreetx < SQ_NTXDESC) {
802 1.1 thorpej sq_txintr(sc);
803 1.1 thorpej handled++;
804 1.1 thorpej }
805 1.1 thorpej
806 1.1 thorpej #if NRND > 0
807 1.1 thorpej if (handled)
808 1.3 thorpej rnd_add_uint32(&sc->rnd_source, stat);
809 1.1 thorpej #endif
810 1.1 thorpej return (handled);
811 1.1 thorpej }
812 1.1 thorpej
813 1.1 thorpej static int
814 1.1 thorpej sq_rxintr(struct sq_softc *sc)
815 1.1 thorpej {
816 1.1 thorpej int count = 0;
817 1.1 thorpej struct mbuf* m;
818 1.1 thorpej int i, framelen;
819 1.1 thorpej u_int8_t pktstat;
820 1.1 thorpej u_int32_t status;
821 1.1 thorpej int new_end, orig_end;
822 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
823 1.1 thorpej
824 1.1 thorpej for(i = sc->sc_nextrx;; i = SQ_NEXTRX(i)) {
825 1.1 thorpej SQ_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
826 1.1 thorpej
827 1.1 thorpej /* If this is a CPU-owned buffer, we're at the end of the list */
828 1.1 thorpej if (sc->sc_rxdesc[i].hdd_ctl & HDD_CTL_OWN) {
829 1.2 rafal #if 0
830 1.1 thorpej u_int32_t reg;
831 1.1 thorpej
832 1.1 thorpej reg = bus_space_read_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_CTL);
833 1.1 thorpej printf("%s: rxintr: done at %d (ctl %08x)\n",
834 1.1 thorpej sc->sc_dev.dv_xname, i, reg);
835 1.1 thorpej #endif
836 1.1 thorpej break;
837 1.1 thorpej }
838 1.1 thorpej
839 1.1 thorpej count++;
840 1.1 thorpej
841 1.1 thorpej m = sc->sc_rxmbuf[i];
842 1.1 thorpej framelen = m->m_ext.ext_size -
843 1.1 thorpej HDD_CTL_BYTECNT(sc->sc_rxdesc[i].hdd_ctl) - 3;
844 1.1 thorpej
845 1.1 thorpej /* Now sync the actual packet data */
846 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
847 1.1 thorpej sc->sc_rxmap[i]->dm_mapsize, BUS_DMASYNC_POSTREAD);
848 1.1 thorpej
849 1.1 thorpej pktstat = *((u_int8_t*)m->m_data + framelen + 2);
850 1.1 thorpej
851 1.1 thorpej if ((pktstat & RXSTAT_GOOD) == 0) {
852 1.2 rafal ifp->if_ierrors++;
853 1.2 rafal
854 1.2 rafal if (pktstat & RXSTAT_OFLOW)
855 1.2 rafal printf("%s: receive FIFO overflow\n", sc->sc_dev.dv_xname);
856 1.1 thorpej
857 1.4 thorpej bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
858 1.4 thorpej sc->sc_rxmap[i]->dm_mapsize,
859 1.4 thorpej BUS_DMASYNC_PREREAD);
860 1.1 thorpej SQ_INIT_RXDESC(sc, i);
861 1.1 thorpej continue;
862 1.1 thorpej }
863 1.1 thorpej
864 1.1 thorpej if (sq_add_rxbuf(sc, i) != 0) {
865 1.1 thorpej ifp->if_ierrors++;
866 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[i], 0,
867 1.1 thorpej sc->sc_rxmap[i]->dm_mapsize,
868 1.1 thorpej BUS_DMASYNC_PREREAD);
869 1.4 thorpej SQ_INIT_RXDESC(sc, i);
870 1.1 thorpej continue;
871 1.1 thorpej }
872 1.1 thorpej
873 1.1 thorpej
874 1.1 thorpej m->m_data += 2;
875 1.1 thorpej m->m_pkthdr.rcvif = ifp;
876 1.1 thorpej m->m_pkthdr.len = m->m_len = framelen;
877 1.1 thorpej
878 1.1 thorpej ifp->if_ipackets++;
879 1.1 thorpej
880 1.1 thorpej #if 0
881 1.1 thorpej printf("%s: sq_rxintr: buf %d len %d\n", sc->sc_dev.dv_xname,
882 1.1 thorpej i, framelen);
883 1.1 thorpej #endif
884 1.1 thorpej
885 1.1 thorpej #if NBPFILTER > 0
886 1.1 thorpej if (ifp->if_bpf)
887 1.1 thorpej bpf_mtap(ifp->if_bpf, m);
888 1.1 thorpej #endif
889 1.1 thorpej (*ifp->if_input)(ifp, m);
890 1.1 thorpej }
891 1.1 thorpej
892 1.1 thorpej
893 1.1 thorpej /* If anything happened, move ring start/end pointers to new spot */
894 1.1 thorpej if (i != sc->sc_nextrx) {
895 1.1 thorpej new_end = SQ_PREVRX(i);
896 1.1 thorpej sc->sc_rxdesc[new_end].hdd_ctl |= HDD_CTL_EOCHAIN;
897 1.1 thorpej SQ_CDRXSYNC(sc, new_end, BUS_DMASYNC_PREREAD |
898 1.1 thorpej BUS_DMASYNC_PREWRITE);
899 1.1 thorpej
900 1.1 thorpej orig_end = SQ_PREVRX(sc->sc_nextrx);
901 1.1 thorpej sc->sc_rxdesc[orig_end].hdd_ctl &= ~HDD_CTL_EOCHAIN;
902 1.1 thorpej SQ_CDRXSYNC(sc, orig_end, BUS_DMASYNC_PREREAD |
903 1.1 thorpej BUS_DMASYNC_PREWRITE);
904 1.1 thorpej
905 1.1 thorpej sc->sc_nextrx = i;
906 1.1 thorpej }
907 1.1 thorpej
908 1.1 thorpej status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
909 1.1 thorpej HPC_ENETR_CTL);
910 1.1 thorpej
911 1.1 thorpej /* If receive channel is stopped, restart it... */
912 1.2 rafal if ((status & ENETR_CTL_ACTIVE) == 0) {
913 1.1 thorpej /* Pass the start of the receive ring to the HPC */
914 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
915 1.1 thorpej HPC_ENETR_NDBP, SQ_CDRXADDR(sc, sc->sc_nextrx));
916 1.1 thorpej
917 1.1 thorpej /* And turn on the HPC ethernet receive channel */
918 1.2 rafal bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_CTL,
919 1.2 rafal ENETR_CTL_ACTIVE);
920 1.1 thorpej }
921 1.1 thorpej
922 1.1 thorpej return count;
923 1.1 thorpej }
924 1.1 thorpej
925 1.1 thorpej static int
926 1.1 thorpej sq_txintr(struct sq_softc *sc)
927 1.1 thorpej {
928 1.1 thorpej int i;
929 1.1 thorpej u_int32_t status;
930 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
931 1.1 thorpej
932 1.1 thorpej status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETX_CTL);
933 1.1 thorpej
934 1.1 thorpej SQ_TRACE(SQ_TXINTR_ENTER, sc->sc_prevtx, status, sc->sc_nfreetx);
935 1.1 thorpej
936 1.2 rafal if ((status & (ENETX_CTL_ACTIVE | TXSTAT_GOOD)) == 0) {
937 1.1 thorpej if (status & TXSTAT_COLL)
938 1.1 thorpej ifp->if_collisions++;
939 1.1 thorpej
940 1.1 thorpej if (status & TXSTAT_UFLOW) {
941 1.1 thorpej printf("%s: transmit underflow\n", sc->sc_dev.dv_xname);
942 1.1 thorpej ifp->if_oerrors++;
943 1.1 thorpej }
944 1.1 thorpej
945 1.1 thorpej if (status & TXSTAT_16COLL) {
946 1.1 thorpej printf("%s: max collisions reached\n", sc->sc_dev.dv_xname);
947 1.1 thorpej ifp->if_oerrors++;
948 1.1 thorpej ifp->if_collisions += 16;
949 1.1 thorpej }
950 1.1 thorpej }
951 1.1 thorpej
952 1.1 thorpej i = sc->sc_prevtx;
953 1.1 thorpej while (sc->sc_nfreetx < SQ_NTXDESC) {
954 1.2 rafal /*
955 1.2 rafal * Check status first so we don't end up with a case of
956 1.2 rafal * the buffer not being finished while the DMA channel
957 1.2 rafal * has gone idle.
958 1.2 rafal */
959 1.2 rafal status = bus_space_read_4(sc->sc_hpct, sc->sc_hpch,
960 1.2 rafal HPC_ENETX_CTL);
961 1.2 rafal
962 1.1 thorpej SQ_CDTXSYNC(sc, i, sc->sc_txmap[i]->dm_nsegs,
963 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
964 1.1 thorpej
965 1.1 thorpej /* If not yet transmitted, try and start DMA engine again */
966 1.1 thorpej if ((sc->sc_txdesc[i].hdd_ctl & HDD_CTL_XMITDONE) == 0) {
967 1.2 rafal if ((status & ENETX_CTL_ACTIVE) == 0) {
968 1.1 thorpej SQ_TRACE(SQ_RESTART_DMA, i, status, sc->sc_nfreetx);
969 1.1 thorpej
970 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
971 1.1 thorpej HPC_ENETX_NDBP, SQ_CDTXADDR(sc, i));
972 1.1 thorpej
973 1.1 thorpej /* Kick DMA channel into life */
974 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch,
975 1.2 rafal HPC_ENETX_CTL, ENETX_CTL_ACTIVE);
976 1.1 thorpej
977 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
978 1.1 thorpej ifp->if_timer = 5;
979 1.1 thorpej } else {
980 1.1 thorpej SQ_TRACE(SQ_TXINTR_BUSY, i, status, sc->sc_nfreetx);
981 1.1 thorpej }
982 1.1 thorpej break;
983 1.1 thorpej }
984 1.1 thorpej
985 1.1 thorpej /* Sync the packet data, unload DMA map, free mbuf */
986 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, sc->sc_txmap[i], 0,
987 1.1 thorpej sc->sc_txmap[i]->dm_mapsize,
988 1.1 thorpej BUS_DMASYNC_POSTWRITE);
989 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_txmap[i]);
990 1.1 thorpej m_freem(sc->sc_txmbuf[i]);
991 1.1 thorpej sc->sc_txmbuf[i] = NULL;
992 1.1 thorpej
993 1.1 thorpej ifp->if_opackets++;
994 1.1 thorpej sc->sc_nfreetx++;
995 1.1 thorpej
996 1.1 thorpej SQ_TRACE(SQ_DONE_DMA, i, status, sc->sc_nfreetx);
997 1.1 thorpej i = SQ_NEXTTX(i);
998 1.1 thorpej }
999 1.1 thorpej
1000 1.1 thorpej /* prevtx now points to next xmit packet not yet finished */
1001 1.1 thorpej sc->sc_prevtx = i;
1002 1.1 thorpej
1003 1.1 thorpej /* If we have buffers free, let upper layers know */
1004 1.1 thorpej if (sc->sc_nfreetx > 0)
1005 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1006 1.1 thorpej
1007 1.1 thorpej /* If all packets have left the coop, cancel watchdog */
1008 1.1 thorpej if (sc->sc_nfreetx == SQ_NTXDESC)
1009 1.1 thorpej ifp->if_timer = 0;
1010 1.1 thorpej
1011 1.1 thorpej SQ_TRACE(SQ_TXINTR_EXIT, sc->sc_prevtx, status, sc->sc_nfreetx);
1012 1.1 thorpej sq_start(ifp);
1013 1.1 thorpej
1014 1.1 thorpej return 1;
1015 1.1 thorpej }
1016 1.1 thorpej
1017 1.1 thorpej
1018 1.1 thorpej void
1019 1.1 thorpej sq_reset(struct sq_softc *sc)
1020 1.1 thorpej {
1021 1.1 thorpej /* Stop HPC dma channels */
1022 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_CTL, 0);
1023 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETX_CTL, 0);
1024 1.1 thorpej
1025 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_RESET, 3);
1026 1.1 thorpej delay(20);
1027 1.1 thorpej bus_space_write_4(sc->sc_hpct, sc->sc_hpch, HPC_ENETR_RESET, 0);
1028 1.1 thorpej }
1029 1.1 thorpej
1030 1.1 thorpej /* sq_add_rxbuf: Add a receive buffer to the indicated descriptor. */
1031 1.1 thorpej int
1032 1.1 thorpej sq_add_rxbuf(struct sq_softc *sc, int idx)
1033 1.1 thorpej {
1034 1.1 thorpej int err;
1035 1.1 thorpej struct mbuf *m;
1036 1.1 thorpej
1037 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1038 1.1 thorpej if (m == NULL)
1039 1.1 thorpej return (ENOBUFS);
1040 1.1 thorpej
1041 1.1 thorpej MCLGET(m, M_DONTWAIT);
1042 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
1043 1.1 thorpej m_freem(m);
1044 1.1 thorpej return (ENOBUFS);
1045 1.1 thorpej }
1046 1.1 thorpej
1047 1.1 thorpej if (sc->sc_rxmbuf[idx] != NULL)
1048 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_rxmap[idx]);
1049 1.1 thorpej
1050 1.1 thorpej sc->sc_rxmbuf[idx] = m;
1051 1.1 thorpej
1052 1.1 thorpej if ((err = bus_dmamap_load(sc->sc_dmat, sc->sc_rxmap[idx],
1053 1.1 thorpej m->m_ext.ext_buf, m->m_ext.ext_size,
1054 1.1 thorpej NULL, BUS_DMA_NOWAIT)) != 0) {
1055 1.1 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
1056 1.1 thorpej sc->sc_dev.dv_xname, idx, err);
1057 1.1 thorpej panic("sq_add_rxbuf"); /* XXX */
1058 1.1 thorpej }
1059 1.1 thorpej
1060 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, sc->sc_rxmap[idx], 0,
1061 1.1 thorpej sc->sc_rxmap[idx]->dm_mapsize, BUS_DMASYNC_PREREAD);
1062 1.1 thorpej
1063 1.1 thorpej SQ_INIT_RXDESC(sc, idx);
1064 1.1 thorpej
1065 1.1 thorpej return 0;
1066 1.1 thorpej }
1067 1.1 thorpej
1068 1.1 thorpej void
1069 1.1 thorpej sq_dump_buffer(u_int32_t addr, u_int32_t len)
1070 1.1 thorpej {
1071 1.1 thorpej int i;
1072 1.1 thorpej u_char* physaddr = (char*) MIPS_PHYS_TO_KSEG1((caddr_t)addr);
1073 1.1 thorpej
1074 1.1 thorpej if (len == 0)
1075 1.1 thorpej return;
1076 1.1 thorpej
1077 1.1 thorpej printf("%p: ", physaddr);
1078 1.1 thorpej
1079 1.1 thorpej for(i = 0; i < len; i++) {
1080 1.1 thorpej printf("%02x ", *(physaddr + i) & 0xff);
1081 1.1 thorpej if ((i % 16) == 15 && i != len - 1)
1082 1.1 thorpej printf("\n%p: ", physaddr + i);
1083 1.1 thorpej }
1084 1.1 thorpej
1085 1.1 thorpej printf("\n");
1086 1.1 thorpej }
1087 1.1 thorpej
1088 1.1 thorpej
1089 1.1 thorpej void
1090 1.1 thorpej enaddr_aton(const char* str, u_int8_t* eaddr)
1091 1.1 thorpej {
1092 1.1 thorpej int i;
1093 1.1 thorpej char c;
1094 1.1 thorpej
1095 1.1 thorpej for(i = 0; i < ETHER_ADDR_LEN; i++) {
1096 1.1 thorpej if (*str == ':')
1097 1.1 thorpej str++;
1098 1.1 thorpej
1099 1.1 thorpej c = *str++;
1100 1.1 thorpej if (isdigit(c)) {
1101 1.1 thorpej eaddr[i] = (c - '0');
1102 1.1 thorpej } else if (isxdigit(c)) {
1103 1.1 thorpej eaddr[i] = (toupper(c) + 10 - 'A');
1104 1.1 thorpej }
1105 1.1 thorpej
1106 1.1 thorpej c = *str++;
1107 1.1 thorpej if (isdigit(c)) {
1108 1.1 thorpej eaddr[i] = (eaddr[i] << 4) | (c - '0');
1109 1.1 thorpej } else if (isxdigit(c)) {
1110 1.1 thorpej eaddr[i] = (eaddr[i] << 4) | (toupper(c) + 10 - 'A');
1111 1.1 thorpej }
1112 1.1 thorpej }
1113 1.1 thorpej }
1114