Home | History | Annotate | Line # | Download | only in mace
if_mec.c revision 1.14
      1  1.14   tsutsui /* $NetBSD: if_mec.c,v 1.14 2007/12/29 17:53:23 tsutsui Exp $ */
      2   1.1   tsutsui 
      3   1.1   tsutsui /*
      4   1.1   tsutsui  * Copyright (c) 2004 Izumi Tsutsui.
      5   1.1   tsutsui  * All rights reserved.
      6   1.1   tsutsui  *
      7   1.1   tsutsui  * Redistribution and use in source and binary forms, with or without
      8   1.1   tsutsui  * modification, are permitted provided that the following conditions
      9   1.1   tsutsui  * are met:
     10   1.1   tsutsui  * 1. Redistributions of source code must retain the above copyright
     11   1.1   tsutsui  *    notice, this list of conditions and the following disclaimer.
     12   1.1   tsutsui  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1   tsutsui  *    notice, this list of conditions and the following disclaimer in the
     14   1.1   tsutsui  *    documentation and/or other materials provided with the distribution.
     15   1.1   tsutsui  * 3. The name of the author may not be used to endorse or promote products
     16   1.1   tsutsui  *    derived from this software without specific prior written permission.
     17   1.1   tsutsui  *
     18   1.1   tsutsui  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19   1.1   tsutsui  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20   1.1   tsutsui  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21   1.1   tsutsui  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22   1.1   tsutsui  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     23   1.1   tsutsui  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     24   1.1   tsutsui  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     25   1.1   tsutsui  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     26   1.1   tsutsui  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     27   1.1   tsutsui  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     28   1.1   tsutsui  */
     29   1.1   tsutsui 
     30   1.1   tsutsui /*
     31   1.1   tsutsui  * Copyright (c) 2003 Christopher SEKIYA
     32   1.1   tsutsui  * All rights reserved.
     33   1.1   tsutsui  *
     34   1.1   tsutsui  * Redistribution and use in source and binary forms, with or without
     35   1.1   tsutsui  * modification, are permitted provided that the following conditions
     36   1.1   tsutsui  * are met:
     37   1.1   tsutsui  * 1. Redistributions of source code must retain the above copyright
     38   1.1   tsutsui  *    notice, this list of conditions and the following disclaimer.
     39   1.1   tsutsui  * 2. Redistributions in binary form must reproduce the above copyright
     40   1.1   tsutsui  *    notice, this list of conditions and the following disclaimer in the
     41   1.1   tsutsui  *    documentation and/or other materials provided with the distribution.
     42   1.1   tsutsui  * 3. All advertising materials mentioning features or use of this software
     43   1.1   tsutsui  *    must display the following acknowledgement:
     44   1.1   tsutsui  *          This product includes software developed for the
     45   1.1   tsutsui  *          NetBSD Project.  See http://www.NetBSD.org/ for
     46   1.1   tsutsui  *          information about NetBSD.
     47   1.1   tsutsui  * 4. The name of the author may not be used to endorse or promote products
     48   1.1   tsutsui  *    derived from this software without specific prior written permission.
     49   1.1   tsutsui  *
     50   1.1   tsutsui  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     51   1.1   tsutsui  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     52   1.1   tsutsui  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     53   1.1   tsutsui  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     54   1.1   tsutsui  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     55   1.1   tsutsui  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     56   1.1   tsutsui  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     57   1.1   tsutsui  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     58   1.1   tsutsui  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     59   1.1   tsutsui  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     60   1.1   tsutsui  */
     61   1.1   tsutsui 
     62   1.1   tsutsui /*
     63  1.14   tsutsui  * MACE MAC-110 Ethernet driver
     64   1.1   tsutsui  */
     65   1.1   tsutsui 
     66   1.1   tsutsui #include <sys/cdefs.h>
     67  1.14   tsutsui __KERNEL_RCSID(0, "$NetBSD: if_mec.c,v 1.14 2007/12/29 17:53:23 tsutsui Exp $");
     68   1.1   tsutsui 
     69   1.1   tsutsui #include "opt_ddb.h"
     70   1.1   tsutsui #include "bpfilter.h"
     71   1.1   tsutsui #include "rnd.h"
     72   1.1   tsutsui 
     73   1.1   tsutsui #include <sys/param.h>
     74   1.1   tsutsui #include <sys/systm.h>
     75   1.1   tsutsui #include <sys/device.h>
     76   1.1   tsutsui #include <sys/callout.h>
     77   1.1   tsutsui #include <sys/mbuf.h>
     78   1.1   tsutsui #include <sys/malloc.h>
     79   1.1   tsutsui #include <sys/kernel.h>
     80   1.1   tsutsui #include <sys/socket.h>
     81   1.1   tsutsui #include <sys/ioctl.h>
     82   1.1   tsutsui #include <sys/errno.h>
     83   1.1   tsutsui 
     84   1.1   tsutsui #if NRND > 0
     85   1.1   tsutsui #include <sys/rnd.h>
     86   1.1   tsutsui #endif
     87   1.1   tsutsui 
     88   1.1   tsutsui #include <net/if.h>
     89   1.1   tsutsui #include <net/if_dl.h>
     90   1.1   tsutsui #include <net/if_media.h>
     91   1.1   tsutsui #include <net/if_ether.h>
     92   1.1   tsutsui 
     93   1.1   tsutsui #if NBPFILTER > 0
     94   1.1   tsutsui #include <net/bpf.h>
     95   1.1   tsutsui #endif
     96   1.1   tsutsui 
     97   1.1   tsutsui #include <machine/bus.h>
     98   1.1   tsutsui #include <machine/intr.h>
     99   1.1   tsutsui #include <machine/machtype.h>
    100   1.1   tsutsui 
    101   1.1   tsutsui #include <dev/mii/mii.h>
    102   1.1   tsutsui #include <dev/mii/miivar.h>
    103   1.1   tsutsui 
    104   1.1   tsutsui #include <sgimips/mace/macevar.h>
    105   1.1   tsutsui #include <sgimips/mace/if_mecreg.h>
    106   1.1   tsutsui 
    107   1.1   tsutsui #include <dev/arcbios/arcbios.h>
    108   1.1   tsutsui #include <dev/arcbios/arcbiosvar.h>
    109   1.1   tsutsui 
    110   1.1   tsutsui /* #define MEC_DEBUG */
    111   1.1   tsutsui 
    112   1.1   tsutsui #ifdef MEC_DEBUG
    113   1.1   tsutsui #define MEC_DEBUG_RESET		0x01
    114   1.1   tsutsui #define MEC_DEBUG_START		0x02
    115   1.1   tsutsui #define MEC_DEBUG_STOP		0x04
    116   1.1   tsutsui #define MEC_DEBUG_INTR		0x08
    117   1.1   tsutsui #define MEC_DEBUG_RXINTR	0x10
    118   1.1   tsutsui #define MEC_DEBUG_TXINTR	0x20
    119   1.1   tsutsui uint32_t mec_debug = 0;
    120   1.1   tsutsui #define DPRINTF(x, y)	if (mec_debug & (x)) printf y
    121   1.1   tsutsui #else
    122   1.1   tsutsui #define DPRINTF(x, y)	/* nothing */
    123   1.1   tsutsui #endif
    124   1.1   tsutsui 
    125   1.1   tsutsui /*
    126   1.1   tsutsui  * Transmit descriptor list size
    127   1.1   tsutsui  */
    128   1.1   tsutsui #define MEC_NTXDESC		64
    129   1.1   tsutsui #define MEC_NTXDESC_MASK	(MEC_NTXDESC - 1)
    130   1.1   tsutsui #define MEC_NEXTTX(x)		(((x) + 1) & MEC_NTXDESC_MASK)
    131   1.1   tsutsui 
    132   1.1   tsutsui /*
    133   1.1   tsutsui  * software state for TX
    134   1.1   tsutsui  */
    135   1.1   tsutsui struct mec_txsoft {
    136   1.1   tsutsui 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    137   1.1   tsutsui 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    138   1.1   tsutsui 	uint32_t txs_flags;
    139   1.1   tsutsui #define MEC_TXS_BUFLEN_MASK	0x0000007f	/* data len in txd_buf */
    140   1.1   tsutsui #define MEC_TXS_TXDBUF		0x00000080	/* txd_buf is used */
    141   1.1   tsutsui #define MEC_TXS_TXDPTR1		0x00000100	/* txd_ptr[0] is used */
    142   1.1   tsutsui };
    143   1.1   tsutsui 
    144   1.1   tsutsui /*
    145   1.1   tsutsui  * Transmit buffer descriptor
    146   1.1   tsutsui  */
    147   1.1   tsutsui #define MEC_TXDESCSIZE		128
    148   1.1   tsutsui #define MEC_NTXPTR		3
    149   1.1   tsutsui #define MEC_TXD_BUFOFFSET	\
    150   1.1   tsutsui 	(sizeof(uint64_t) + MEC_NTXPTR * sizeof(uint64_t))
    151   1.1   tsutsui #define MEC_TXD_BUFSIZE		(MEC_TXDESCSIZE - MEC_TXD_BUFOFFSET)
    152   1.1   tsutsui #define MEC_TXD_BUFSTART(len)	(MEC_TXD_BUFSIZE - (len))
    153   1.1   tsutsui #define MEC_TXD_ALIGN		8
    154   1.1   tsutsui #define MEC_TXD_ROUNDUP(addr)	\
    155   1.1   tsutsui 	(((addr) + (MEC_TXD_ALIGN - 1)) & ~((uint64_t)MEC_TXD_ALIGN - 1))
    156   1.1   tsutsui 
    157   1.1   tsutsui struct mec_txdesc {
    158   1.1   tsutsui 	volatile uint64_t txd_cmd;
    159   1.1   tsutsui #define MEC_TXCMD_DATALEN	0x000000000000ffff	/* data length */
    160   1.1   tsutsui #define MEC_TXCMD_BUFSTART	0x00000000007f0000	/* start byte offset */
    161   1.1   tsutsui #define  TXCMD_BUFSTART(x)	((x) << 16)
    162   1.1   tsutsui #define MEC_TXCMD_TERMDMA	0x0000000000800000	/* stop DMA on abort */
    163   1.1   tsutsui #define MEC_TXCMD_TXINT		0x0000000001000000	/* INT after TX done */
    164   1.1   tsutsui #define MEC_TXCMD_PTR1		0x0000000002000000	/* valid 1st txd_ptr */
    165   1.1   tsutsui #define MEC_TXCMD_PTR2		0x0000000004000000	/* valid 2nd txd_ptr */
    166   1.1   tsutsui #define MEC_TXCMD_PTR3		0x0000000008000000	/* valid 3rd txd_ptr */
    167   1.1   tsutsui #define MEC_TXCMD_UNUSED	0xfffffffff0000000ULL	/* should be zero */
    168   1.1   tsutsui 
    169   1.1   tsutsui #define txd_stat	txd_cmd
    170   1.1   tsutsui #define MEC_TXSTAT_LEN		0x000000000000ffff	/* TX length */
    171   1.1   tsutsui #define MEC_TXSTAT_COLCNT	0x00000000000f0000	/* collision count */
    172   1.1   tsutsui #define MEC_TXSTAT_COLCNT_SHIFT	16
    173   1.1   tsutsui #define MEC_TXSTAT_LATE_COL	0x0000000000100000	/* late collision */
    174   1.1   tsutsui #define MEC_TXSTAT_CRCERROR	0x0000000000200000	/* */
    175   1.1   tsutsui #define MEC_TXSTAT_DEFERRED	0x0000000000400000	/* */
    176   1.1   tsutsui #define MEC_TXSTAT_SUCCESS	0x0000000000800000	/* TX complete */
    177   1.1   tsutsui #define MEC_TXSTAT_TOOBIG	0x0000000001000000	/* */
    178   1.1   tsutsui #define MEC_TXSTAT_UNDERRUN	0x0000000002000000	/* */
    179   1.1   tsutsui #define MEC_TXSTAT_COLLISIONS	0x0000000004000000	/* */
    180   1.1   tsutsui #define MEC_TXSTAT_EXDEFERRAL	0x0000000008000000	/* */
    181   1.1   tsutsui #define MEC_TXSTAT_COLLIDED	0x0000000010000000	/* */
    182   1.1   tsutsui #define MEC_TXSTAT_UNUSED	0x7fffffffe0000000ULL	/* should be zero */
    183   1.1   tsutsui #define MEC_TXSTAT_SENT		0x8000000000000000ULL	/* packet sent */
    184   1.1   tsutsui 
    185   1.1   tsutsui 	uint64_t txd_ptr[MEC_NTXPTR];
    186   1.1   tsutsui #define MEC_TXPTR_UNUSED2	0x0000000000000007	/* should be zero */
    187   1.1   tsutsui #define MEC_TXPTR_DMAADDR	0x00000000fffffff8	/* TX DMA address */
    188   1.1   tsutsui #define MEC_TXPTR_LEN		0x0000ffff00000000ULL	/* buffer length */
    189   1.1   tsutsui #define  TXPTR_LEN(x)		((uint64_t)(x) << 32)
    190   1.1   tsutsui #define MEC_TXPTR_UNUSED1	0xffff000000000000ULL	/* should be zero */
    191   1.1   tsutsui 
    192   1.1   tsutsui 	uint8_t txd_buf[MEC_TXD_BUFSIZE];
    193   1.1   tsutsui };
    194   1.1   tsutsui 
    195   1.1   tsutsui /*
    196   1.1   tsutsui  * Receive buffer size
    197   1.1   tsutsui  */
    198   1.1   tsutsui #define MEC_NRXDESC		16
    199   1.1   tsutsui #define MEC_NRXDESC_MASK	(MEC_NRXDESC - 1)
    200   1.1   tsutsui #define MEC_NEXTRX(x)		(((x) + 1) & MEC_NRXDESC_MASK)
    201   1.1   tsutsui 
    202   1.1   tsutsui /*
    203   1.1   tsutsui  * Receive buffer description
    204   1.1   tsutsui  */
    205   1.1   tsutsui #define MEC_RXDESCSIZE		4096	/* umm, should be 4kbyte aligned */
    206   1.1   tsutsui #define MEC_RXD_NRXPAD		3
    207   1.1   tsutsui #define MEC_RXD_DMAOFFSET	(1 + MEC_RXD_NRXPAD)
    208   1.1   tsutsui #define MEC_RXD_BUFOFFSET	(MEC_RXD_DMAOFFSET * sizeof(uint64_t))
    209   1.1   tsutsui #define MEC_RXD_BUFSIZE		(MEC_RXDESCSIZE - MEC_RXD_BUFOFFSET)
    210   1.1   tsutsui 
    211   1.1   tsutsui struct mec_rxdesc {
    212   1.1   tsutsui 	volatile uint64_t rxd_stat;
    213   1.1   tsutsui #define MEC_RXSTAT_LEN		0x000000000000ffff	/* data length */
    214   1.1   tsutsui #define MEC_RXSTAT_VIOLATION	0x0000000000010000	/* code violation (?) */
    215   1.1   tsutsui #define MEC_RXSTAT_UNUSED2	0x0000000000020000	/* unknown (?) */
    216   1.1   tsutsui #define MEC_RXSTAT_CRCERROR	0x0000000000040000	/* CRC error */
    217   1.1   tsutsui #define MEC_RXSTAT_MULTICAST	0x0000000000080000	/* multicast packet */
    218   1.1   tsutsui #define MEC_RXSTAT_BROADCAST	0x0000000000100000	/* broadcast packet */
    219   1.1   tsutsui #define MEC_RXSTAT_INVALID	0x0000000000200000	/* invalid preamble */
    220   1.1   tsutsui #define MEC_RXSTAT_LONGEVENT	0x0000000000400000	/* long packet */
    221   1.1   tsutsui #define MEC_RXSTAT_BADPACKET	0x0000000000800000	/* bad packet */
    222   1.1   tsutsui #define MEC_RXSTAT_CAREVENT	0x0000000001000000	/* carrier event */
    223   1.1   tsutsui #define MEC_RXSTAT_MATCHMCAST	0x0000000002000000	/* match multicast */
    224   1.1   tsutsui #define MEC_RXSTAT_MATCHMAC	0x0000000004000000	/* match MAC */
    225   1.1   tsutsui #define MEC_RXSTAT_SEQNUM	0x00000000f8000000	/* sequence number */
    226   1.1   tsutsui #define MEC_RXSTAT_CKSUM	0x0000ffff00000000ULL	/* IP checksum */
    227   1.1   tsutsui #define MEC_RXSTAT_UNUSED1	0x7fff000000000000ULL	/* should be zero */
    228   1.1   tsutsui #define MEC_RXSTAT_RECEIVED	0x8000000000000000ULL	/* set to 1 on RX */
    229   1.1   tsutsui 	uint64_t rxd_pad1[MEC_RXD_NRXPAD];
    230   1.1   tsutsui 	uint8_t  rxd_buf[MEC_RXD_BUFSIZE];
    231   1.1   tsutsui };
    232   1.1   tsutsui 
    233   1.1   tsutsui /*
    234   1.1   tsutsui  * control structures for DMA ops
    235   1.1   tsutsui  */
    236   1.1   tsutsui struct mec_control_data {
    237   1.1   tsutsui 	/*
    238   1.1   tsutsui 	 * TX descriptors and buffers
    239   1.1   tsutsui 	 */
    240   1.1   tsutsui 	struct mec_txdesc mcd_txdesc[MEC_NTXDESC];
    241   1.1   tsutsui 
    242   1.1   tsutsui 	/*
    243   1.1   tsutsui 	 * RX descriptors and buffers
    244   1.1   tsutsui 	 */
    245   1.1   tsutsui 	struct mec_rxdesc mcd_rxdesc[MEC_NRXDESC];
    246   1.1   tsutsui };
    247   1.1   tsutsui 
    248   1.1   tsutsui /*
    249   1.1   tsutsui  * It _seems_ there are some restrictions on descriptor address:
    250   1.1   tsutsui  *
    251   1.1   tsutsui  * - Base address of txdescs should be 8kbyte aligned
    252   1.1   tsutsui  * - Each txdesc should be 128byte aligned
    253   1.1   tsutsui  * - Each rxdesc should be 4kbyte aligned
    254   1.1   tsutsui  *
    255   1.3   tsutsui  * So we should specify 8k align to allocalte txdescs.
    256   1.1   tsutsui  * In this case, sizeof(struct mec_txdesc) * MEC_NTXDESC is 8192
    257   1.1   tsutsui  * so rxdescs are also allocated at 4kbyte aligned.
    258   1.1   tsutsui  */
    259   1.1   tsutsui #define MEC_CONTROL_DATA_ALIGN	(8 * 1024)
    260   1.1   tsutsui 
    261   1.1   tsutsui #define MEC_CDOFF(x)	offsetof(struct mec_control_data, x)
    262   1.1   tsutsui #define MEC_CDTXOFF(x)	MEC_CDOFF(mcd_txdesc[(x)])
    263   1.1   tsutsui #define MEC_CDRXOFF(x)	MEC_CDOFF(mcd_rxdesc[(x)])
    264   1.1   tsutsui 
    265   1.1   tsutsui /*
    266   1.1   tsutsui  * software state per device
    267   1.1   tsutsui  */
    268   1.1   tsutsui struct mec_softc {
    269   1.1   tsutsui 	struct device sc_dev;		/* generic device structures */
    270   1.1   tsutsui 
    271   1.1   tsutsui 	bus_space_tag_t sc_st;		/* bus_space tag */
    272   1.1   tsutsui 	bus_space_handle_t sc_sh;	/* bus_space handle */
    273   1.1   tsutsui 	bus_dma_tag_t sc_dmat;		/* bus_dma tag */
    274  1.14   tsutsui 	void *sc_sdhook;		/* shutdown hook */
    275   1.1   tsutsui 
    276   1.1   tsutsui 	struct ethercom sc_ethercom;	/* Ethernet common part */
    277   1.1   tsutsui 
    278   1.1   tsutsui 	struct mii_data sc_mii;		/* MII/media information */
    279   1.1   tsutsui 	int sc_phyaddr;			/* MII address */
    280   1.1   tsutsui 	struct callout sc_tick_ch;	/* tick callout */
    281   1.1   tsutsui 
    282   1.1   tsutsui 	uint8_t sc_enaddr[ETHER_ADDR_LEN]; /* MAC address */
    283   1.1   tsutsui 
    284   1.1   tsutsui 	bus_dmamap_t sc_cddmamap;	/* bus_dma map for control data */
    285   1.1   tsutsui #define sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    286   1.1   tsutsui 
    287  1.14   tsutsui 	/* pointer to allocated control data */
    288   1.1   tsutsui 	struct mec_control_data *sc_control_data;
    289   1.1   tsutsui #define sc_txdesc	sc_control_data->mcd_txdesc
    290   1.1   tsutsui #define sc_rxdesc	sc_control_data->mcd_rxdesc
    291   1.1   tsutsui 
    292   1.1   tsutsui 	/* software state for TX descs */
    293   1.1   tsutsui 	struct mec_txsoft sc_txsoft[MEC_NTXDESC];
    294   1.1   tsutsui 
    295   1.1   tsutsui 	int sc_txpending;		/* number of TX requests pending */
    296   1.1   tsutsui 	int sc_txdirty;			/* first dirty TX descriptor */
    297   1.1   tsutsui 	int sc_txlast;			/* last used TX descriptor */
    298   1.1   tsutsui 
    299   1.1   tsutsui 	int sc_rxptr;			/* next ready RX buffer */
    300   1.1   tsutsui 
    301   1.1   tsutsui #if NRND > 0
    302   1.1   tsutsui 	rndsource_element_t sc_rnd_source; /* random source */
    303   1.1   tsutsui #endif
    304   1.1   tsutsui };
    305   1.1   tsutsui 
    306   1.1   tsutsui #define MEC_CDTXADDR(sc, x)	((sc)->sc_cddma + MEC_CDTXOFF(x))
    307   1.1   tsutsui #define MEC_CDRXADDR(sc, x)	((sc)->sc_cddma + MEC_CDRXOFF(x))
    308   1.1   tsutsui 
    309   1.1   tsutsui #define MEC_TXDESCSYNC(sc, x, ops)					\
    310   1.1   tsutsui 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    311   1.1   tsutsui 	    MEC_CDTXOFF(x), MEC_TXDESCSIZE, (ops))
    312   1.1   tsutsui #define MEC_TXCMDSYNC(sc, x, ops)					\
    313   1.1   tsutsui 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    314   1.1   tsutsui 	    MEC_CDTXOFF(x), sizeof(uint64_t), (ops))
    315   1.1   tsutsui 
    316   1.1   tsutsui #define MEC_RXSTATSYNC(sc, x, ops)					\
    317   1.1   tsutsui 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    318   1.1   tsutsui 	    MEC_CDRXOFF(x), sizeof(uint64_t), (ops))
    319   1.1   tsutsui #define MEC_RXBUFSYNC(sc, x, len, ops)					\
    320   1.1   tsutsui 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    321   1.1   tsutsui 	    MEC_CDRXOFF(x) + MEC_RXD_BUFOFFSET,				\
    322   1.1   tsutsui 	    MEC_ETHER_ALIGN + (len), (ops))
    323   1.1   tsutsui 
    324   1.1   tsutsui /* XXX these values should be moved to <net/if_ether.h> ? */
    325   1.1   tsutsui #define ETHER_PAD_LEN	(ETHER_MIN_LEN - ETHER_CRC_LEN)
    326   1.1   tsutsui #define MEC_ETHER_ALIGN	2
    327   1.1   tsutsui 
    328   1.1   tsutsui #ifdef DDB
    329   1.1   tsutsui #define STATIC
    330   1.1   tsutsui #else
    331   1.1   tsutsui #define STATIC static
    332   1.1   tsutsui #endif
    333   1.1   tsutsui 
    334   1.1   tsutsui STATIC int	mec_match(struct device *, struct cfdata *, void *);
    335   1.1   tsutsui STATIC void	mec_attach(struct device *, struct device *, void *);
    336   1.1   tsutsui 
    337   1.1   tsutsui STATIC int	mec_mii_readreg(struct device *, int, int);
    338   1.1   tsutsui STATIC void	mec_mii_writereg(struct device *, int, int, int);
    339   1.1   tsutsui STATIC int	mec_mii_wait(struct mec_softc *);
    340   1.1   tsutsui STATIC void	mec_statchg(struct device *);
    341   1.1   tsutsui STATIC void	mec_mediastatus(struct ifnet *, struct ifmediareq *);
    342   1.1   tsutsui STATIC int	mec_mediachange(struct ifnet *);
    343   1.1   tsutsui 
    344   1.1   tsutsui static void	enaddr_aton(const char *, uint8_t *);
    345   1.1   tsutsui 
    346   1.1   tsutsui STATIC int	mec_init(struct ifnet * ifp);
    347   1.1   tsutsui STATIC void	mec_start(struct ifnet *);
    348   1.1   tsutsui STATIC void	mec_watchdog(struct ifnet *);
    349   1.1   tsutsui STATIC void	mec_tick(void *);
    350  1.10  christos STATIC int	mec_ioctl(struct ifnet *, u_long, void *);
    351   1.1   tsutsui STATIC void	mec_reset(struct mec_softc *);
    352   1.1   tsutsui STATIC void	mec_setfilter(struct mec_softc *);
    353   1.1   tsutsui STATIC int	mec_intr(void *arg);
    354   1.1   tsutsui STATIC void	mec_stop(struct ifnet *, int);
    355   1.1   tsutsui STATIC void	mec_rxintr(struct mec_softc *);
    356   1.1   tsutsui STATIC void	mec_txintr(struct mec_softc *);
    357   1.1   tsutsui STATIC void	mec_shutdown(void *);
    358   1.1   tsutsui 
    359   1.1   tsutsui CFATTACH_DECL(mec, sizeof(struct mec_softc),
    360   1.1   tsutsui     mec_match, mec_attach, NULL, NULL);
    361   1.1   tsutsui 
    362   1.1   tsutsui static int mec_matched = 0;
    363   1.1   tsutsui 
    364   1.1   tsutsui STATIC int
    365   1.1   tsutsui mec_match(struct device *parent, struct cfdata *match, void *aux)
    366   1.1   tsutsui {
    367   1.1   tsutsui 
    368   1.1   tsutsui 	/* allow only one device */
    369   1.1   tsutsui 	if (mec_matched)
    370   1.1   tsutsui 		return 0;
    371   1.1   tsutsui 
    372   1.1   tsutsui 	mec_matched = 1;
    373   1.1   tsutsui 	return 1;
    374   1.1   tsutsui }
    375   1.1   tsutsui 
    376   1.1   tsutsui STATIC void
    377   1.1   tsutsui mec_attach(struct device *parent, struct device *self, void *aux)
    378   1.1   tsutsui {
    379   1.1   tsutsui 	struct mec_softc *sc = (void *)self;
    380   1.1   tsutsui 	struct mace_attach_args *maa = aux;
    381   1.1   tsutsui 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    382   1.1   tsutsui 	uint32_t command;
    383   1.6    martin 	const char *macaddr;
    384   1.1   tsutsui 	struct mii_softc *child;
    385   1.1   tsutsui 	bus_dma_segment_t seg;
    386   1.1   tsutsui 	int i, err, rseg;
    387   1.1   tsutsui 
    388   1.1   tsutsui 	sc->sc_st = maa->maa_st;
    389   1.1   tsutsui 	if (bus_space_subregion(sc->sc_st, maa->maa_sh,
    390   1.1   tsutsui 	    maa->maa_offset, 0,	&sc->sc_sh) != 0) {
    391   1.1   tsutsui 		printf(": can't map i/o space\n");
    392   1.1   tsutsui 		return;
    393   1.1   tsutsui 	}
    394   1.1   tsutsui 
    395   1.1   tsutsui 	/* set up DMA structures */
    396   1.1   tsutsui 	sc->sc_dmat = maa->maa_dmat;
    397   1.1   tsutsui 
    398   1.1   tsutsui 	/*
    399   1.1   tsutsui 	 * Allocate the control data structures, and create and load the
    400   1.1   tsutsui 	 * DMA map for it.
    401   1.1   tsutsui 	 */
    402   1.1   tsutsui 	if ((err = bus_dmamem_alloc(sc->sc_dmat,
    403   1.1   tsutsui 	    sizeof(struct mec_control_data), MEC_CONTROL_DATA_ALIGN, 0,
    404   1.1   tsutsui 	    &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    405   1.1   tsutsui 		printf(": unable to allocate control data, error = %d\n", err);
    406   1.1   tsutsui 		goto fail_0;
    407   1.1   tsutsui 	}
    408   1.1   tsutsui 	/*
    409   1.1   tsutsui 	 * XXX needs re-think...
    410   1.1   tsutsui 	 * control data structures contain whole RX data buffer, so
    411   1.1   tsutsui 	 * BUS_DMA_COHERENT (which disables cache) may cause some performance
    412   1.1   tsutsui 	 * issue on copying data from the RX buffer to mbuf on normal memory,
    413   1.1   tsutsui 	 * though we have to make sure all bus_dmamap_sync(9) ops are called
    414  1.14   tsutsui 	 * properly in that case.
    415   1.1   tsutsui 	 */
    416   1.1   tsutsui 	if ((err = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    417   1.1   tsutsui 	    sizeof(struct mec_control_data),
    418  1.10  christos 	    (void **)&sc->sc_control_data, /*BUS_DMA_COHERENT*/ 0)) != 0) {
    419   1.1   tsutsui 		printf(": unable to map control data, error = %d\n", err);
    420   1.1   tsutsui 		goto fail_1;
    421   1.1   tsutsui 	}
    422   1.1   tsutsui 	memset(sc->sc_control_data, 0, sizeof(struct mec_control_data));
    423   1.1   tsutsui 
    424   1.1   tsutsui 	if ((err = bus_dmamap_create(sc->sc_dmat,
    425   1.1   tsutsui 	    sizeof(struct mec_control_data), 1,
    426   1.1   tsutsui 	    sizeof(struct mec_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
    427   1.1   tsutsui 		printf(": unable to create control data DMA map, error = %d\n",
    428   1.1   tsutsui 		    err);
    429   1.1   tsutsui 		goto fail_2;
    430   1.1   tsutsui 	}
    431   1.1   tsutsui 	if ((err = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    432   1.1   tsutsui 	    sc->sc_control_data, sizeof(struct mec_control_data), NULL,
    433   1.1   tsutsui 	    BUS_DMA_NOWAIT)) != 0) {
    434   1.1   tsutsui 		printf(": unable to load control data DMA map, error = %d\n",
    435   1.1   tsutsui 		    err);
    436   1.1   tsutsui 		goto fail_3;
    437   1.1   tsutsui 	}
    438   1.1   tsutsui 
    439   1.1   tsutsui 	/* create TX buffer DMA maps */
    440   1.1   tsutsui 	for (i = 0; i < MEC_NTXDESC; i++) {
    441   1.1   tsutsui 		if ((err = bus_dmamap_create(sc->sc_dmat,
    442   1.1   tsutsui 		    MCLBYTES, 1, MCLBYTES, 0, 0,
    443   1.1   tsutsui 		    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
    444   1.1   tsutsui 			printf(": unable to create tx DMA map %d, error = %d\n",
    445   1.1   tsutsui 			    i, err);
    446   1.1   tsutsui 			goto fail_4;
    447   1.1   tsutsui 		}
    448   1.1   tsutsui 	}
    449   1.1   tsutsui 
    450  1.11        ad 	callout_init(&sc->sc_tick_ch, 0);
    451   1.1   tsutsui 
    452  1.14   tsutsui 	/* get Ethernet address from ARCBIOS */
    453   1.1   tsutsui 	if ((macaddr = ARCBIOS->GetEnvironmentVariable("eaddr")) == NULL) {
    454   1.1   tsutsui 		printf(": unable to get MAC address!\n");
    455   1.1   tsutsui 		goto fail_4;
    456   1.1   tsutsui 	}
    457   1.1   tsutsui 	enaddr_aton(macaddr, sc->sc_enaddr);
    458   1.1   tsutsui 
    459   1.1   tsutsui 	/* reset device */
    460   1.1   tsutsui 	mec_reset(sc);
    461   1.1   tsutsui 
    462   1.1   tsutsui 	command = bus_space_read_8(sc->sc_st, sc->sc_sh, MEC_MAC_CONTROL);
    463   1.1   tsutsui 
    464   1.1   tsutsui 	printf(": MAC-110 Ethernet, rev %d\n",
    465   1.1   tsutsui 	    (command & MEC_MAC_REVISION) >> MEC_MAC_REVISION_SHIFT);
    466   1.1   tsutsui 
    467   1.1   tsutsui 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    468   1.1   tsutsui 	    ether_sprintf(sc->sc_enaddr));
    469   1.1   tsutsui 
    470   1.1   tsutsui 	/* Done, now attach everything */
    471   1.1   tsutsui 
    472   1.1   tsutsui 	sc->sc_mii.mii_ifp = ifp;
    473   1.1   tsutsui 	sc->sc_mii.mii_readreg = mec_mii_readreg;
    474   1.1   tsutsui 	sc->sc_mii.mii_writereg = mec_mii_writereg;
    475   1.1   tsutsui 	sc->sc_mii.mii_statchg = mec_statchg;
    476   1.1   tsutsui 
    477   1.1   tsutsui 	/* Set up PHY properties */
    478   1.1   tsutsui 	ifmedia_init(&sc->sc_mii.mii_media, 0, mec_mediachange,
    479   1.1   tsutsui 	    mec_mediastatus);
    480   1.1   tsutsui 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    481   1.1   tsutsui 	    MII_OFFSET_ANY, 0);
    482   1.1   tsutsui 
    483   1.1   tsutsui 	child = LIST_FIRST(&sc->sc_mii.mii_phys);
    484   1.1   tsutsui 	if (child == NULL) {
    485   1.1   tsutsui 		/* No PHY attached */
    486   1.1   tsutsui 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL,
    487   1.1   tsutsui 		    0, NULL);
    488   1.1   tsutsui 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL);
    489   1.1   tsutsui 	} else {
    490   1.1   tsutsui 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
    491   1.1   tsutsui 		sc->sc_phyaddr = child->mii_phy;
    492   1.1   tsutsui 	}
    493   1.1   tsutsui 
    494   1.1   tsutsui 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    495   1.1   tsutsui 	ifp->if_softc = sc;
    496   1.1   tsutsui 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    497   1.1   tsutsui 	ifp->if_ioctl = mec_ioctl;
    498   1.1   tsutsui 	ifp->if_start = mec_start;
    499   1.1   tsutsui 	ifp->if_watchdog = mec_watchdog;
    500   1.1   tsutsui 	ifp->if_init = mec_init;
    501   1.1   tsutsui 	ifp->if_stop = mec_stop;
    502   1.1   tsutsui 	ifp->if_mtu = ETHERMTU;
    503   1.1   tsutsui 	IFQ_SET_READY(&ifp->if_snd);
    504   1.1   tsutsui 
    505   1.1   tsutsui 	if_attach(ifp);
    506   1.1   tsutsui 	ether_ifattach(ifp, sc->sc_enaddr);
    507   1.1   tsutsui 
    508   1.1   tsutsui 	/* establish interrupt */
    509   1.1   tsutsui 	cpu_intr_establish(maa->maa_intr, maa->maa_intrmask, mec_intr, sc);
    510   1.1   tsutsui 
    511   1.1   tsutsui #if NRND > 0
    512   1.1   tsutsui 	rnd_attach_source(&sc->sc_rnd_source, sc->sc_dev.dv_xname,
    513   1.1   tsutsui 	    RND_TYPE_NET, 0);
    514   1.1   tsutsui #endif
    515   1.1   tsutsui 
    516   1.1   tsutsui 	/* set shutdown hook to reset interface on powerdown */
    517   1.1   tsutsui 	sc->sc_sdhook = shutdownhook_establish(mec_shutdown, sc);
    518   1.1   tsutsui 
    519   1.1   tsutsui 	return;
    520   1.1   tsutsui 
    521   1.1   tsutsui 	/*
    522   1.1   tsutsui 	 * Free any resources we've allocated during the failed attach
    523   1.1   tsutsui 	 * attempt.  Do this in reverse order and fall though.
    524   1.1   tsutsui 	 */
    525   1.1   tsutsui  fail_4:
    526   1.1   tsutsui 	for (i = 0; i < MEC_NTXDESC; i++) {
    527   1.1   tsutsui 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
    528   1.1   tsutsui 			bus_dmamap_destroy(sc->sc_dmat,
    529   1.1   tsutsui 			    sc->sc_txsoft[i].txs_dmamap);
    530   1.1   tsutsui 	}
    531   1.1   tsutsui 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
    532   1.1   tsutsui  fail_3:
    533   1.1   tsutsui 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
    534   1.1   tsutsui  fail_2:
    535  1.10  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
    536   1.1   tsutsui 	    sizeof(struct mec_control_data));
    537   1.1   tsutsui  fail_1:
    538   1.1   tsutsui 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    539   1.1   tsutsui  fail_0:
    540   1.1   tsutsui 	return;
    541   1.1   tsutsui }
    542   1.1   tsutsui 
    543   1.1   tsutsui STATIC int
    544   1.1   tsutsui mec_mii_readreg(struct device *self, int phy, int reg)
    545   1.1   tsutsui {
    546   1.1   tsutsui 	struct mec_softc *sc = (void *)self;
    547   1.1   tsutsui 	bus_space_tag_t st = sc->sc_st;
    548   1.1   tsutsui 	bus_space_handle_t sh = sc->sc_sh;
    549   1.7   tsutsui 	uint64_t val;
    550   1.1   tsutsui 	int i;
    551   1.1   tsutsui 
    552   1.1   tsutsui 	if (mec_mii_wait(sc) != 0)
    553   1.1   tsutsui 		return 0;
    554   1.1   tsutsui 
    555   1.7   tsutsui 	bus_space_write_8(st, sh, MEC_PHY_ADDRESS,
    556   1.1   tsutsui 	    (phy << MEC_PHY_ADDR_DEVSHIFT) | (reg & MEC_PHY_ADDR_REGISTER));
    557  1.12  macallan 	delay(25);
    558   1.1   tsutsui 	bus_space_write_8(st, sh, MEC_PHY_READ_INITIATE, 1);
    559   1.1   tsutsui 	delay(25);
    560  1.12  macallan 	mec_mii_wait(sc);
    561   1.1   tsutsui 
    562   1.1   tsutsui 	for (i = 0; i < 20; i++) {
    563   1.1   tsutsui 		delay(30);
    564   1.1   tsutsui 
    565   1.7   tsutsui 		val = bus_space_read_8(st, sh, MEC_PHY_DATA);
    566   1.1   tsutsui 
    567   1.1   tsutsui 		if ((val & MEC_PHY_DATA_BUSY) == 0)
    568   1.1   tsutsui 			return val & MEC_PHY_DATA_VALUE;
    569   1.1   tsutsui 	}
    570   1.1   tsutsui 	return 0;
    571   1.1   tsutsui }
    572   1.1   tsutsui 
    573   1.1   tsutsui STATIC void
    574   1.1   tsutsui mec_mii_writereg(struct device *self, int phy, int reg, int val)
    575   1.1   tsutsui {
    576   1.1   tsutsui 	struct mec_softc *sc = (void *)self;
    577   1.1   tsutsui 	bus_space_tag_t st = sc->sc_st;
    578   1.1   tsutsui 	bus_space_handle_t sh = sc->sc_sh;
    579   1.1   tsutsui 
    580   1.1   tsutsui 	if (mec_mii_wait(sc) != 0) {
    581   1.1   tsutsui 		printf("timed out writing %x: %x\n", reg, val);
    582   1.1   tsutsui 		return;
    583   1.1   tsutsui 	}
    584   1.1   tsutsui 
    585   1.7   tsutsui 	bus_space_write_8(st, sh, MEC_PHY_ADDRESS,
    586   1.1   tsutsui 	    (phy << MEC_PHY_ADDR_DEVSHIFT) | (reg & MEC_PHY_ADDR_REGISTER));
    587   1.1   tsutsui 
    588   1.1   tsutsui 	delay(60);
    589   1.1   tsutsui 
    590   1.7   tsutsui 	bus_space_write_8(st, sh, MEC_PHY_DATA, val & MEC_PHY_DATA_VALUE);
    591   1.1   tsutsui 
    592   1.1   tsutsui 	delay(60);
    593   1.1   tsutsui 
    594   1.1   tsutsui 	mec_mii_wait(sc);
    595   1.1   tsutsui }
    596   1.1   tsutsui 
    597   1.1   tsutsui STATIC int
    598   1.1   tsutsui mec_mii_wait(struct mec_softc *sc)
    599   1.1   tsutsui {
    600   1.1   tsutsui 	uint32_t busy;
    601   1.1   tsutsui 	int i, s;
    602   1.1   tsutsui 
    603   1.1   tsutsui 	for (i = 0; i < 100; i++) {
    604   1.1   tsutsui 		delay(30);
    605   1.1   tsutsui 
    606   1.1   tsutsui 		s = splhigh();
    607   1.7   tsutsui 		busy = bus_space_read_8(sc->sc_st, sc->sc_sh, MEC_PHY_DATA);
    608   1.1   tsutsui 		splx(s);
    609   1.1   tsutsui 
    610   1.1   tsutsui 		if ((busy & MEC_PHY_DATA_BUSY) == 0)
    611   1.1   tsutsui 			return 0;
    612  1.12  macallan #if 0
    613   1.1   tsutsui 		if (busy == 0xffff) /* XXX ? */
    614   1.1   tsutsui 			return 0;
    615  1.12  macallan #endif
    616   1.1   tsutsui 	}
    617   1.1   tsutsui 
    618   1.1   tsutsui 	printf("%s: MII timed out\n", sc->sc_dev.dv_xname);
    619   1.1   tsutsui 	return 1;
    620   1.1   tsutsui }
    621   1.1   tsutsui 
    622   1.1   tsutsui STATIC void
    623   1.1   tsutsui mec_statchg(struct device *self)
    624   1.1   tsutsui {
    625   1.1   tsutsui 	struct mec_softc *sc = (void *)self;
    626   1.1   tsutsui 	bus_space_tag_t st = sc->sc_st;
    627   1.1   tsutsui 	bus_space_handle_t sh = sc->sc_sh;
    628   1.1   tsutsui 	uint32_t control;
    629   1.1   tsutsui 
    630   1.1   tsutsui 	control = bus_space_read_8(st, sh, MEC_MAC_CONTROL);
    631   1.1   tsutsui 	control &= ~(MEC_MAC_IPGT | MEC_MAC_IPGR1 | MEC_MAC_IPGR2 |
    632   1.1   tsutsui 	    MEC_MAC_FULL_DUPLEX | MEC_MAC_SPEED_SELECT);
    633   1.1   tsutsui 
    634   1.1   tsutsui 	/* must also set IPG here for duplex stuff ... */
    635   1.1   tsutsui 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0) {
    636   1.1   tsutsui 		control |= MEC_MAC_FULL_DUPLEX;
    637   1.1   tsutsui 	} else {
    638   1.1   tsutsui 		/* set IPG */
    639   1.1   tsutsui 		control |= MEC_MAC_IPG_DEFAULT;
    640   1.1   tsutsui 	}
    641   1.1   tsutsui 
    642   1.1   tsutsui 	bus_space_write_8(st, sh, MEC_MAC_CONTROL, control);
    643   1.1   tsutsui }
    644   1.1   tsutsui 
    645   1.1   tsutsui STATIC void
    646   1.1   tsutsui mec_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
    647   1.1   tsutsui {
    648   1.1   tsutsui 	struct mec_softc *sc = ifp->if_softc;
    649   1.1   tsutsui 
    650   1.1   tsutsui 	if ((ifp->if_flags & IFF_UP) == 0)
    651   1.1   tsutsui 		return;
    652   1.1   tsutsui 
    653   1.1   tsutsui 	mii_pollstat(&sc->sc_mii);
    654   1.1   tsutsui 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
    655   1.1   tsutsui 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
    656   1.1   tsutsui }
    657   1.1   tsutsui 
    658   1.1   tsutsui STATIC int
    659   1.1   tsutsui mec_mediachange(struct ifnet *ifp)
    660   1.1   tsutsui {
    661   1.1   tsutsui 	struct mec_softc *sc = ifp->if_softc;
    662   1.1   tsutsui 
    663   1.1   tsutsui 	if ((ifp->if_flags & IFF_UP) == 0)
    664   1.1   tsutsui 		return 0;
    665   1.1   tsutsui 
    666   1.1   tsutsui 	return mii_mediachg(&sc->sc_mii);
    667   1.1   tsutsui }
    668   1.1   tsutsui 
    669   1.1   tsutsui /*
    670   1.1   tsutsui  * XXX
    671   1.1   tsutsui  * maybe this function should be moved to common part
    672   1.1   tsutsui  * (sgimips/machdep.c or elsewhere) for all on-board network devices.
    673   1.1   tsutsui  */
    674   1.1   tsutsui static void
    675   1.1   tsutsui enaddr_aton(const char *str, uint8_t *eaddr)
    676   1.1   tsutsui {
    677   1.1   tsutsui 	int i;
    678   1.1   tsutsui 	char c;
    679   1.1   tsutsui 
    680   1.1   tsutsui 	for (i = 0; i < ETHER_ADDR_LEN; i++) {
    681   1.1   tsutsui 		if (*str == ':')
    682   1.1   tsutsui 			str++;
    683   1.1   tsutsui 
    684   1.1   tsutsui 		c = *str++;
    685   1.1   tsutsui 		if (isdigit(c)) {
    686   1.1   tsutsui 			eaddr[i] = (c - '0');
    687   1.1   tsutsui 		} else if (isxdigit(c)) {
    688   1.1   tsutsui 			eaddr[i] = (toupper(c) + 10 - 'A');
    689   1.1   tsutsui 		}
    690   1.1   tsutsui 		c = *str++;
    691   1.1   tsutsui 		if (isdigit(c)) {
    692   1.1   tsutsui 			eaddr[i] = (eaddr[i] << 4) | (c - '0');
    693   1.1   tsutsui 		} else if (isxdigit(c)) {
    694   1.1   tsutsui 			eaddr[i] = (eaddr[i] << 4) | (toupper(c) + 10 - 'A');
    695   1.1   tsutsui 		}
    696   1.1   tsutsui 	}
    697   1.1   tsutsui }
    698   1.1   tsutsui 
    699   1.1   tsutsui STATIC int
    700   1.1   tsutsui mec_init(struct ifnet *ifp)
    701   1.1   tsutsui {
    702   1.1   tsutsui 	struct mec_softc *sc = ifp->if_softc;
    703   1.1   tsutsui 	bus_space_tag_t st = sc->sc_st;
    704   1.1   tsutsui 	bus_space_handle_t sh = sc->sc_sh;
    705   1.1   tsutsui 	struct mec_rxdesc *rxd;
    706   1.1   tsutsui 	int i;
    707   1.1   tsutsui 
    708   1.1   tsutsui 	/* cancel any pending I/O */
    709   1.1   tsutsui 	mec_stop(ifp, 0);
    710   1.1   tsutsui 
    711   1.1   tsutsui 	/* reset device */
    712   1.1   tsutsui 	mec_reset(sc);
    713   1.1   tsutsui 
    714   1.1   tsutsui 	/* setup filter for multicast or promisc mode */
    715   1.1   tsutsui 	mec_setfilter(sc);
    716   1.1   tsutsui 
    717   1.1   tsutsui 	/* set the TX ring pointer to the base address */
    718   1.1   tsutsui 	bus_space_write_8(st, sh, MEC_TX_RING_BASE, MEC_CDTXADDR(sc, 0));
    719   1.1   tsutsui 
    720   1.1   tsutsui 	sc->sc_txpending = 0;
    721   1.1   tsutsui 	sc->sc_txdirty = 0;
    722   1.1   tsutsui 	sc->sc_txlast = MEC_NTXDESC - 1;
    723   1.1   tsutsui 
    724   1.1   tsutsui 	/* put RX buffers into FIFO */
    725   1.1   tsutsui 	for (i = 0; i < MEC_NRXDESC; i++) {
    726   1.1   tsutsui 		rxd = &sc->sc_rxdesc[i];
    727   1.1   tsutsui 		rxd->rxd_stat = 0;
    728   1.1   tsutsui 		MEC_RXSTATSYNC(sc, i, BUS_DMASYNC_PREREAD);
    729   1.1   tsutsui 		MEC_RXBUFSYNC(sc, i, ETHER_MAX_LEN, BUS_DMASYNC_PREREAD);
    730   1.1   tsutsui 		bus_space_write_8(st, sh, MEC_MCL_RX_FIFO, MEC_CDRXADDR(sc, i));
    731   1.1   tsutsui 	}
    732   1.1   tsutsui 	sc->sc_rxptr = 0;
    733   1.1   tsutsui 
    734   1.1   tsutsui #if 0	/* XXX no info */
    735   1.1   tsutsui 	bus_space_write_8(st, sh, MEC_TIMER, 0);
    736   1.1   tsutsui #endif
    737   1.1   tsutsui 
    738   1.1   tsutsui 	/*
    739   1.1   tsutsui 	 * MEC_DMA_TX_INT_ENABLE will be set later otherwise it causes
    740   1.1   tsutsui 	 * spurious interrupts when TX buffers are empty
    741   1.1   tsutsui 	 */
    742   1.1   tsutsui 	bus_space_write_8(st, sh, MEC_DMA_CONTROL,
    743   1.1   tsutsui 	    (MEC_RXD_DMAOFFSET << MEC_DMA_RX_DMA_OFFSET_SHIFT) |
    744   1.1   tsutsui 	    (MEC_NRXDESC << MEC_DMA_RX_INT_THRESH_SHIFT) |
    745   1.1   tsutsui 	    MEC_DMA_TX_DMA_ENABLE | /* MEC_DMA_TX_INT_ENABLE | */
    746   1.1   tsutsui 	    MEC_DMA_RX_DMA_ENABLE | MEC_DMA_RX_INT_ENABLE);
    747   1.1   tsutsui 
    748   1.1   tsutsui 	callout_reset(&sc->sc_tick_ch, hz, mec_tick, sc);
    749   1.1   tsutsui 
    750   1.1   tsutsui 	ifp->if_flags |= IFF_RUNNING;
    751   1.1   tsutsui 	ifp->if_flags &= ~IFF_OACTIVE;
    752   1.1   tsutsui 	mec_start(ifp);
    753   1.1   tsutsui 
    754   1.1   tsutsui 	mii_mediachg(&sc->sc_mii);
    755   1.1   tsutsui 
    756   1.1   tsutsui 	return 0;
    757   1.1   tsutsui }
    758   1.1   tsutsui 
    759   1.1   tsutsui STATIC void
    760   1.1   tsutsui mec_reset(struct mec_softc *sc)
    761   1.1   tsutsui {
    762   1.1   tsutsui 	bus_space_tag_t st = sc->sc_st;
    763   1.1   tsutsui 	bus_space_handle_t sh = sc->sc_sh;
    764   1.1   tsutsui 	uint64_t address, control;
    765   1.1   tsutsui 	int i;
    766   1.1   tsutsui 
    767   1.1   tsutsui 	/* reset chip */
    768   1.1   tsutsui 	bus_space_write_8(st, sh, MEC_MAC_CONTROL, MEC_MAC_CORE_RESET);
    769   1.8   tsutsui 	delay(1000);
    770   1.1   tsutsui 	bus_space_write_8(st, sh, MEC_MAC_CONTROL, 0);
    771   1.1   tsutsui 	delay(1000);
    772   1.1   tsutsui 
    773  1.14   tsutsui 	/* set Ethernet address */
    774   1.1   tsutsui 	address = 0;
    775   1.1   tsutsui 	for (i = 0; i < ETHER_ADDR_LEN; i++) {
    776   1.1   tsutsui 		address = address << 8;
    777   1.1   tsutsui 		address += sc->sc_enaddr[i];
    778   1.1   tsutsui 	}
    779   1.1   tsutsui 	bus_space_write_8(st, sh, MEC_STATION, address);
    780   1.1   tsutsui 
    781  1.14   tsutsui 	/* Default to 100/half and let auto-negotiation work its magic */
    782   1.1   tsutsui 	control = MEC_MAC_SPEED_SELECT | MEC_MAC_FILTER_MATCHMULTI |
    783   1.1   tsutsui 	    MEC_MAC_IPG_DEFAULT;
    784   1.1   tsutsui 
    785   1.1   tsutsui 	bus_space_write_8(st, sh, MEC_MAC_CONTROL, control);
    786   1.1   tsutsui 	bus_space_write_8(st, sh, MEC_DMA_CONTROL, 0);
    787   1.1   tsutsui 
    788   1.1   tsutsui 	DPRINTF(MEC_DEBUG_RESET, ("mec: control now %llx\n",
    789   1.1   tsutsui 	    bus_space_read_8(st, sh, MEC_MAC_CONTROL)));
    790   1.1   tsutsui }
    791   1.1   tsutsui 
    792   1.1   tsutsui STATIC void
    793   1.1   tsutsui mec_start(struct ifnet *ifp)
    794   1.1   tsutsui {
    795   1.1   tsutsui 	struct mec_softc *sc = ifp->if_softc;
    796   1.1   tsutsui 	struct mbuf *m0, *m;
    797   1.1   tsutsui 	struct mec_txdesc *txd;
    798   1.1   tsutsui 	struct mec_txsoft *txs;
    799   1.1   tsutsui 	bus_dmamap_t dmamap;
    800   1.1   tsutsui 	bus_space_tag_t st = sc->sc_st;
    801   1.1   tsutsui 	bus_space_handle_t sh = sc->sc_sh;
    802   1.1   tsutsui 	uint64_t txdaddr;
    803   1.1   tsutsui 	int error, firsttx, nexttx, opending;
    804   1.1   tsutsui 	int len, bufoff, buflen, unaligned, txdlen;
    805   1.1   tsutsui 
    806   1.1   tsutsui 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    807   1.1   tsutsui 		return;
    808   1.1   tsutsui 
    809   1.1   tsutsui 	/*
    810   1.1   tsutsui 	 * Remember the previous txpending and the first transmit descriptor.
    811   1.1   tsutsui 	 */
    812   1.1   tsutsui 	opending = sc->sc_txpending;
    813   1.1   tsutsui 	firsttx = MEC_NEXTTX(sc->sc_txlast);
    814   1.1   tsutsui 
    815   1.1   tsutsui 	DPRINTF(MEC_DEBUG_START,
    816   1.1   tsutsui 	    ("mec_start: opending = %d, firsttx = %d\n", opending, firsttx));
    817   1.1   tsutsui 
    818   1.1   tsutsui 	for (;;) {
    819   1.1   tsutsui 		/* Grab a packet off the queue. */
    820   1.1   tsutsui 		IFQ_POLL(&ifp->if_snd, m0);
    821   1.1   tsutsui 		if (m0 == NULL)
    822   1.1   tsutsui 			break;
    823   1.1   tsutsui 		m = NULL;
    824   1.1   tsutsui 
    825   1.1   tsutsui 		if (sc->sc_txpending == MEC_NTXDESC) {
    826   1.1   tsutsui 			break;
    827   1.1   tsutsui 		}
    828   1.1   tsutsui 
    829   1.1   tsutsui 		/*
    830   1.1   tsutsui 		 * Get the next available transmit descriptor.
    831   1.1   tsutsui 		 */
    832   1.1   tsutsui 		nexttx = MEC_NEXTTX(sc->sc_txlast);
    833   1.1   tsutsui 		txd = &sc->sc_txdesc[nexttx];
    834   1.1   tsutsui 		txs = &sc->sc_txsoft[nexttx];
    835   1.1   tsutsui 
    836   1.1   tsutsui 		buflen = 0;
    837   1.1   tsutsui 		bufoff = 0;
    838   1.1   tsutsui 		txdaddr = 0; /* XXX gcc */
    839   1.1   tsutsui 		txdlen = 0; /* XXX gcc */
    840   1.1   tsutsui 
    841   1.1   tsutsui 		len = m0->m_pkthdr.len;
    842   1.1   tsutsui 
    843   1.1   tsutsui 		DPRINTF(MEC_DEBUG_START,
    844   1.1   tsutsui 		    ("mec_start: len = %d, nexttx = %d\n", len, nexttx));
    845   1.1   tsutsui 
    846   1.1   tsutsui 		if (len < ETHER_PAD_LEN) {
    847   1.1   tsutsui 			/*
    848   1.1   tsutsui 			 * I don't know if MEC chip does auto padding,
    849   1.1   tsutsui 			 * so if the packet is small enough,
    850   1.1   tsutsui 			 * just copy it to the buffer in txdesc.
    851   1.1   tsutsui 			 * Maybe this is the simple way.
    852   1.1   tsutsui 			 */
    853   1.1   tsutsui 			DPRINTF(MEC_DEBUG_START, ("mec_start: short packet\n"));
    854   1.1   tsutsui 
    855   1.1   tsutsui 			IFQ_DEQUEUE(&ifp->if_snd, m0);
    856   1.1   tsutsui 			bufoff = MEC_TXD_BUFSTART(ETHER_PAD_LEN);
    857   1.1   tsutsui 			m_copydata(m0, 0, m0->m_pkthdr.len,
    858   1.1   tsutsui 			    txd->txd_buf + bufoff);
    859   1.1   tsutsui 			memset(txd->txd_buf + bufoff + len, 0,
    860   1.1   tsutsui 			    ETHER_PAD_LEN - len);
    861   1.1   tsutsui 			len = buflen = ETHER_PAD_LEN;
    862   1.1   tsutsui 
    863   1.1   tsutsui 			txs->txs_flags = MEC_TXS_TXDBUF | buflen;
    864   1.1   tsutsui 		} else {
    865   1.1   tsutsui 			/*
    866   1.1   tsutsui 			 * If the packet won't fit the buffer in txdesc,
    867  1.14   tsutsui 			 * we have to use concatenate pointer to handle it.
    868   1.1   tsutsui 			 * While MEC can handle up to three segments to
    869  1.14   tsutsui 			 * concatenate, MEC requires that both the second and
    870   1.1   tsutsui 			 * third segments have to be 8 byte aligned.
    871   1.1   tsutsui 			 * Since it's unlikely for mbuf clusters, we use
    872  1.14   tsutsui 			 * only the first concatenate pointer. If the packet
    873   1.1   tsutsui 			 * doesn't fit in one DMA segment, allocate new mbuf
    874   1.1   tsutsui 			 * and copy the packet to it.
    875   1.1   tsutsui 			 *
    876   1.1   tsutsui 			 * Besides, if the start address of the first segments
    877   1.1   tsutsui 			 * is not 8 byte aligned, such part have to be copied
    878   1.1   tsutsui 			 * to the txdesc buffer. (XXX see below comments)
    879   1.1   tsutsui 	                 */
    880   1.1   tsutsui 			DPRINTF(MEC_DEBUG_START, ("mec_start: long packet\n"));
    881   1.1   tsutsui 
    882   1.1   tsutsui 			dmamap = txs->txs_dmamap;
    883   1.1   tsutsui 			if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    884   1.1   tsutsui 			    BUS_DMA_WRITE | BUS_DMA_NOWAIT) != 0) {
    885   1.1   tsutsui 				DPRINTF(MEC_DEBUG_START,
    886   1.1   tsutsui 				    ("mec_start: re-allocating mbuf\n"));
    887   1.1   tsutsui 				MGETHDR(m, M_DONTWAIT, MT_DATA);
    888   1.1   tsutsui 				if (m == NULL) {
    889   1.1   tsutsui 					printf("%s: unable to allocate "
    890   1.1   tsutsui 					    "TX mbuf\n", sc->sc_dev.dv_xname);
    891   1.1   tsutsui 					break;
    892   1.1   tsutsui 				}
    893   1.1   tsutsui 				if (len > (MHLEN - MEC_ETHER_ALIGN)) {
    894   1.1   tsutsui 					MCLGET(m, M_DONTWAIT);
    895   1.1   tsutsui 					if ((m->m_flags & M_EXT) == 0) {
    896   1.1   tsutsui 						printf("%s: unable to allocate "
    897   1.1   tsutsui 						    "TX cluster\n",
    898   1.1   tsutsui 						    sc->sc_dev.dv_xname);
    899   1.1   tsutsui 						m_freem(m);
    900   1.1   tsutsui 						break;
    901   1.1   tsutsui 					}
    902   1.1   tsutsui 				}
    903   1.1   tsutsui 				/*
    904   1.1   tsutsui 				 * Each packet has the Ethernet header, so
    905   1.1   tsutsui 				 * in many case the header isn't 4-byte aligned
    906   1.1   tsutsui 				 * and data after the header is 4-byte aligned.
    907   1.1   tsutsui 				 * Thus adding 2-byte offset before copying to
    908   1.1   tsutsui 				 * new mbuf avoids unaligned copy and this may
    909   1.1   tsutsui 				 * improve some performance.
    910   1.1   tsutsui 				 * As noted above, unaligned part has to be
    911   1.1   tsutsui 				 * copied to txdesc buffer so this may cause
    912   1.1   tsutsui 				 * extra copy ops, but for now MEC always
    913   1.1   tsutsui 				 * requires some data in txdesc buffer,
    914   1.1   tsutsui 				 * so we always have to copy some data anyway.
    915   1.1   tsutsui 				 */
    916   1.1   tsutsui 				m->m_data += MEC_ETHER_ALIGN;
    917  1.10  christos 				m_copydata(m0, 0, len, mtod(m, void *));
    918   1.1   tsutsui 				m->m_pkthdr.len = m->m_len = len;
    919   1.1   tsutsui 				error = bus_dmamap_load_mbuf(sc->sc_dmat,
    920   1.1   tsutsui 				    dmamap, m, BUS_DMA_WRITE | BUS_DMA_NOWAIT);
    921   1.1   tsutsui 				if (error) {
    922   1.1   tsutsui 					printf("%s: unable to load TX buffer, "
    923   1.1   tsutsui 					    "error = %d\n",
    924   1.1   tsutsui 					    sc->sc_dev.dv_xname, error);
    925   1.1   tsutsui 					break;
    926   1.1   tsutsui 				}
    927   1.1   tsutsui 			}
    928   1.1   tsutsui 			IFQ_DEQUEUE(&ifp->if_snd, m0);
    929   1.1   tsutsui 			if (m != NULL) {
    930   1.1   tsutsui 				m_freem(m0);
    931   1.1   tsutsui 				m0 = m;
    932   1.1   tsutsui 			}
    933   1.1   tsutsui 
    934   1.1   tsutsui 			/* handle unaligned part */
    935   1.1   tsutsui 			txdaddr = MEC_TXD_ROUNDUP(dmamap->dm_segs[0].ds_addr);
    936   1.1   tsutsui 			txs->txs_flags = MEC_TXS_TXDPTR1;
    937   1.1   tsutsui 			unaligned =
    938   1.1   tsutsui 			    dmamap->dm_segs[0].ds_addr & (MEC_TXD_ALIGN - 1);
    939   1.1   tsutsui 			DPRINTF(MEC_DEBUG_START,
    940   1.1   tsutsui 			    ("mec_start: ds_addr = 0x%08x, unaligned = %d\n",
    941   1.1   tsutsui 			    (u_int)dmamap->dm_segs[0].ds_addr, unaligned));
    942   1.1   tsutsui 			if (unaligned != 0) {
    943   1.1   tsutsui 				buflen = MEC_TXD_ALIGN - unaligned;
    944   1.1   tsutsui 				bufoff = MEC_TXD_BUFSTART(buflen);
    945   1.1   tsutsui 				DPRINTF(MEC_DEBUG_START,
    946   1.1   tsutsui 				    ("mec_start: unaligned, "
    947   1.1   tsutsui 				    "buflen = %d, bufoff = %d\n",
    948   1.1   tsutsui 				    buflen, bufoff));
    949   1.1   tsutsui 				memcpy(txd->txd_buf + bufoff,
    950  1.10  christos 				    mtod(m0, void *), buflen);
    951   1.1   tsutsui 				txs->txs_flags |= MEC_TXS_TXDBUF | buflen;
    952   1.1   tsutsui 			}
    953   1.1   tsutsui #if 1
    954   1.1   tsutsui 			else {
    955   1.1   tsutsui 				/*
    956   1.1   tsutsui 				 * XXX needs hardware info XXX
    957   1.1   tsutsui 				 * It seems MEC always requires some data
    958   1.1   tsutsui 				 * in txd_buf[] even if buffer is
    959   1.1   tsutsui 				 * 8-byte aligned otherwise DMA abort error
    960   1.1   tsutsui 				 * occurs later...
    961   1.1   tsutsui 				 */
    962   1.1   tsutsui 				buflen = MEC_TXD_ALIGN;
    963   1.1   tsutsui 				bufoff = MEC_TXD_BUFSTART(buflen);
    964   1.1   tsutsui 				memcpy(txd->txd_buf + bufoff,
    965  1.10  christos 				    mtod(m0, void *), buflen);
    966   1.1   tsutsui 				DPRINTF(MEC_DEBUG_START,
    967   1.1   tsutsui 				    ("mec_start: aligned, "
    968   1.1   tsutsui 				    "buflen = %d, bufoff = %d\n",
    969   1.1   tsutsui 				    buflen, bufoff));
    970   1.1   tsutsui 				txs->txs_flags |= MEC_TXS_TXDBUF | buflen;
    971   1.1   tsutsui 				txdaddr += MEC_TXD_ALIGN;
    972   1.1   tsutsui 			}
    973   1.1   tsutsui #endif
    974   1.1   tsutsui 			txdlen  = len - buflen;
    975   1.1   tsutsui 			DPRINTF(MEC_DEBUG_START,
    976   1.1   tsutsui 			    ("mec_start: txdaddr = 0x%08llx, txdlen = %d\n",
    977   1.1   tsutsui 			    txdaddr, txdlen));
    978   1.1   tsutsui 
    979   1.1   tsutsui 			/*
    980   1.1   tsutsui 			 * sync the DMA map for TX mbuf
    981   1.1   tsutsui 			 *
    982   1.1   tsutsui 			 * XXX unaligned part doesn't have to be sync'ed,
    983   1.1   tsutsui 			 *     but it's harmless...
    984   1.1   tsutsui 			 */
    985   1.1   tsutsui 			bus_dmamap_sync(sc->sc_dmat, dmamap, 0,
    986   1.1   tsutsui 			    dmamap->dm_mapsize,	BUS_DMASYNC_PREWRITE);
    987   1.1   tsutsui 		}
    988   1.1   tsutsui 
    989   1.1   tsutsui #if NBPFILTER > 0
    990   1.1   tsutsui 		/*
    991   1.1   tsutsui 		 * Pass packet to bpf if there is a listener.
    992   1.1   tsutsui 		 */
    993   1.1   tsutsui 		if (ifp->if_bpf)
    994   1.1   tsutsui 			bpf_mtap(ifp->if_bpf, m0);
    995   1.1   tsutsui #endif
    996   1.1   tsutsui 
    997   1.1   tsutsui 		/*
    998   1.1   tsutsui 		 * setup the transmit descriptor.
    999   1.1   tsutsui 		 */
   1000   1.1   tsutsui 
   1001   1.1   tsutsui 		/* TXINT bit will be set later on the last packet */
   1002   1.1   tsutsui 		txd->txd_cmd = (len - 1);
   1003   1.1   tsutsui 		/* but also set TXINT bit on a half of TXDESC */
   1004   1.1   tsutsui 		if (sc->sc_txpending == (MEC_NTXDESC / 2))
   1005   1.1   tsutsui 			txd->txd_cmd |= MEC_TXCMD_TXINT;
   1006   1.1   tsutsui 
   1007   1.1   tsutsui 		if (txs->txs_flags & MEC_TXS_TXDBUF)
   1008   1.1   tsutsui 			txd->txd_cmd |= TXCMD_BUFSTART(MEC_TXDESCSIZE - buflen);
   1009   1.1   tsutsui 		if (txs->txs_flags & MEC_TXS_TXDPTR1) {
   1010   1.1   tsutsui 			txd->txd_cmd |= MEC_TXCMD_PTR1;
   1011   1.1   tsutsui 			txd->txd_ptr[0] = TXPTR_LEN(txdlen - 1) | txdaddr;
   1012   1.1   tsutsui 			/*
   1013   1.1   tsutsui 			 * Store a pointer to the packet so we can
   1014   1.1   tsutsui 			 * free it later.
   1015   1.1   tsutsui 			 */
   1016   1.1   tsutsui 			txs->txs_mbuf = m0;
   1017   1.1   tsutsui 		} else {
   1018   1.1   tsutsui 			txd->txd_ptr[0] = 0;
   1019   1.1   tsutsui 			/*
   1020   1.1   tsutsui 			 * In this case all data are copied to buffer in txdesc,
   1021   1.1   tsutsui 			 * we can free TX mbuf here.
   1022   1.1   tsutsui 			 */
   1023   1.1   tsutsui 			m_freem(m0);
   1024   1.1   tsutsui 		}
   1025   1.1   tsutsui 
   1026   1.1   tsutsui 		DPRINTF(MEC_DEBUG_START,
   1027   1.1   tsutsui 		    ("mec_start: txd_cmd = 0x%016llx, txd_ptr = 0x%016llx\n",
   1028   1.1   tsutsui 		    txd->txd_cmd, txd->txd_ptr[0]));
   1029   1.1   tsutsui 		DPRINTF(MEC_DEBUG_START,
   1030   1.1   tsutsui 		    ("mec_start: len = %d (0x%04x), buflen = %d (0x%02x)\n",
   1031   1.1   tsutsui 		    len, len, buflen, buflen));
   1032   1.1   tsutsui 
   1033   1.1   tsutsui 		/* sync TX descriptor */
   1034   1.1   tsutsui 		MEC_TXDESCSYNC(sc, nexttx,
   1035   1.1   tsutsui 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1036   1.1   tsutsui 
   1037   1.1   tsutsui 		/* advance the TX pointer. */
   1038   1.1   tsutsui 		sc->sc_txpending++;
   1039   1.1   tsutsui 		sc->sc_txlast = nexttx;
   1040   1.1   tsutsui 	}
   1041   1.1   tsutsui 
   1042   1.1   tsutsui 	if (sc->sc_txpending == MEC_NTXDESC) {
   1043   1.1   tsutsui 		/* No more slots; notify upper layer. */
   1044   1.1   tsutsui 		ifp->if_flags |= IFF_OACTIVE;
   1045   1.1   tsutsui 	}
   1046   1.1   tsutsui 
   1047   1.1   tsutsui 	if (sc->sc_txpending != opending) {
   1048   1.1   tsutsui 		/*
   1049   1.1   tsutsui 		 * Cause a TX interrupt to happen on the last packet
   1050   1.1   tsutsui 		 * we enqueued.
   1051   1.1   tsutsui 		 */
   1052   1.1   tsutsui 		sc->sc_txdesc[sc->sc_txlast].txd_cmd |= MEC_TXCMD_TXINT;
   1053   1.1   tsutsui 		MEC_TXCMDSYNC(sc, sc->sc_txlast,
   1054   1.1   tsutsui 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1055   1.1   tsutsui 
   1056   1.1   tsutsui 		/* start TX */
   1057   1.1   tsutsui 		bus_space_write_8(st, sh, MEC_TX_RING_PTR,
   1058   1.1   tsutsui 		    MEC_NEXTTX(sc->sc_txlast));
   1059   1.1   tsutsui 
   1060   1.1   tsutsui 		/*
   1061   1.1   tsutsui 		 * If the transmitter was idle,
   1062  1.14   tsutsui 		 * reset the txdirty pointer and re-enable TX interrupt.
   1063   1.1   tsutsui 		 */
   1064   1.1   tsutsui 		if (opending == 0) {
   1065   1.1   tsutsui 			sc->sc_txdirty = firsttx;
   1066   1.1   tsutsui 			bus_space_write_8(st, sh, MEC_TX_ALIAS,
   1067   1.1   tsutsui 			    MEC_TX_ALIAS_INT_ENABLE);
   1068   1.1   tsutsui 		}
   1069   1.1   tsutsui 
   1070   1.1   tsutsui 		/* Set a watchdog timer in case the chip flakes out. */
   1071   1.1   tsutsui 		ifp->if_timer = 5;
   1072   1.1   tsutsui 	}
   1073   1.1   tsutsui }
   1074   1.1   tsutsui 
   1075   1.1   tsutsui STATIC void
   1076   1.1   tsutsui mec_stop(struct ifnet *ifp, int disable)
   1077   1.1   tsutsui {
   1078   1.1   tsutsui 	struct mec_softc *sc = ifp->if_softc;
   1079   1.1   tsutsui 	struct mec_txsoft *txs;
   1080   1.1   tsutsui 	int i;
   1081   1.1   tsutsui 
   1082   1.1   tsutsui 	DPRINTF(MEC_DEBUG_STOP, ("mec_stop\n"));
   1083   1.1   tsutsui 
   1084   1.1   tsutsui 	ifp->if_timer = 0;
   1085   1.1   tsutsui 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1086   1.1   tsutsui 
   1087   1.1   tsutsui 	callout_stop(&sc->sc_tick_ch);
   1088   1.1   tsutsui 	mii_down(&sc->sc_mii);
   1089   1.1   tsutsui 
   1090   1.1   tsutsui 	/* release any TX buffers */
   1091   1.1   tsutsui 	for (i = 0; i < MEC_NTXDESC; i++) {
   1092   1.1   tsutsui 		txs = &sc->sc_txsoft[i];
   1093   1.1   tsutsui 		if ((txs->txs_flags & MEC_TXS_TXDPTR1) != 0) {
   1094   1.1   tsutsui 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1095   1.1   tsutsui 			m_freem(txs->txs_mbuf);
   1096   1.1   tsutsui 			txs->txs_mbuf = NULL;
   1097   1.1   tsutsui 		}
   1098   1.1   tsutsui 	}
   1099   1.1   tsutsui }
   1100   1.1   tsutsui 
   1101   1.1   tsutsui STATIC int
   1102  1.10  christos mec_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1103   1.1   tsutsui {
   1104   1.1   tsutsui 	struct mec_softc *sc = ifp->if_softc;
   1105   1.1   tsutsui 	struct ifreq *ifr = (void *)data;
   1106   1.1   tsutsui 	int s, error;
   1107   1.1   tsutsui 
   1108   1.1   tsutsui 	s = splnet();
   1109   1.1   tsutsui 
   1110   1.1   tsutsui 	switch (cmd) {
   1111   1.1   tsutsui 	case SIOCSIFMEDIA:
   1112   1.1   tsutsui 	case SIOCGIFMEDIA:
   1113   1.1   tsutsui 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1114   1.1   tsutsui 		break;
   1115   1.1   tsutsui 
   1116   1.1   tsutsui 	default:
   1117   1.1   tsutsui 		error = ether_ioctl(ifp, cmd, data);
   1118   1.1   tsutsui 		if (error == ENETRESET) {
   1119   1.1   tsutsui 			/*
   1120   1.1   tsutsui 			 * Multicast list has changed; set the hardware filter
   1121   1.1   tsutsui 			 * accordingly.
   1122   1.1   tsutsui 			 */
   1123   1.2   thorpej 			if (ifp->if_flags & IFF_RUNNING)
   1124   1.2   thorpej 				error = mec_init(ifp);
   1125   1.2   thorpej 			else
   1126   1.2   thorpej 				error = 0;
   1127   1.1   tsutsui 		}
   1128   1.1   tsutsui 		break;
   1129   1.1   tsutsui 	}
   1130   1.1   tsutsui 
   1131   1.1   tsutsui 	/* Try to get more packets going. */
   1132   1.1   tsutsui 	mec_start(ifp);
   1133   1.1   tsutsui 
   1134   1.1   tsutsui 	splx(s);
   1135   1.1   tsutsui 	return error;
   1136   1.1   tsutsui }
   1137   1.1   tsutsui 
   1138   1.1   tsutsui STATIC void
   1139   1.1   tsutsui mec_watchdog(struct ifnet *ifp)
   1140   1.1   tsutsui {
   1141   1.1   tsutsui 	struct mec_softc *sc = ifp->if_softc;
   1142   1.1   tsutsui 
   1143   1.1   tsutsui 	printf("%s: device timeout\n", sc->sc_dev.dv_xname);
   1144   1.1   tsutsui 	ifp->if_oerrors++;
   1145   1.1   tsutsui 
   1146   1.1   tsutsui 	mec_init(ifp);
   1147   1.1   tsutsui }
   1148   1.1   tsutsui 
   1149   1.1   tsutsui STATIC void
   1150   1.1   tsutsui mec_tick(void *arg)
   1151   1.1   tsutsui {
   1152   1.1   tsutsui 	struct mec_softc *sc = arg;
   1153   1.1   tsutsui 	int s;
   1154   1.1   tsutsui 
   1155   1.1   tsutsui 	s = splnet();
   1156   1.1   tsutsui 	mii_tick(&sc->sc_mii);
   1157   1.1   tsutsui 	splx(s);
   1158   1.1   tsutsui 
   1159   1.1   tsutsui 	callout_reset(&sc->sc_tick_ch, hz, mec_tick, sc);
   1160   1.1   tsutsui }
   1161   1.1   tsutsui 
   1162   1.1   tsutsui STATIC void
   1163   1.1   tsutsui mec_setfilter(struct mec_softc *sc)
   1164   1.1   tsutsui {
   1165   1.1   tsutsui 	struct ethercom *ec = &sc->sc_ethercom;
   1166   1.1   tsutsui 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1167   1.1   tsutsui 	struct ether_multi *enm;
   1168   1.1   tsutsui 	struct ether_multistep step;
   1169   1.1   tsutsui 	bus_space_tag_t st = sc->sc_st;
   1170   1.1   tsutsui 	bus_space_handle_t sh = sc->sc_sh;
   1171   1.1   tsutsui 	uint64_t mchash;
   1172   1.1   tsutsui 	uint32_t control, hash;
   1173   1.1   tsutsui 	int mcnt;
   1174   1.1   tsutsui 
   1175   1.1   tsutsui 	control = bus_space_read_8(st, sh, MEC_MAC_CONTROL);
   1176   1.1   tsutsui 	control &= ~MEC_MAC_FILTER_MASK;
   1177   1.1   tsutsui 
   1178   1.1   tsutsui 	if (ifp->if_flags & IFF_PROMISC) {
   1179   1.1   tsutsui 		control |= MEC_MAC_FILTER_PROMISC;
   1180   1.1   tsutsui 		bus_space_write_8(st, sh, MEC_MULTICAST, 0xffffffffffffffffULL);
   1181   1.1   tsutsui 		bus_space_write_8(st, sh, MEC_MAC_CONTROL, control);
   1182   1.1   tsutsui 		return;
   1183   1.1   tsutsui 	}
   1184   1.1   tsutsui 
   1185   1.1   tsutsui 	mcnt = 0;
   1186   1.1   tsutsui 	mchash = 0;
   1187   1.1   tsutsui 	ETHER_FIRST_MULTI(step, ec, enm);
   1188   1.1   tsutsui 	while (enm != NULL) {
   1189   1.1   tsutsui 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1190   1.1   tsutsui 			/* set allmulti for a range of multicast addresses */
   1191   1.1   tsutsui 			control |= MEC_MAC_FILTER_ALLMULTI;
   1192   1.1   tsutsui 			bus_space_write_8(st, sh, MEC_MULTICAST,
   1193   1.1   tsutsui 			    0xffffffffffffffffULL);
   1194   1.1   tsutsui 			bus_space_write_8(st, sh, MEC_MAC_CONTROL, control);
   1195   1.1   tsutsui 			return;
   1196   1.1   tsutsui 		}
   1197   1.1   tsutsui 
   1198   1.1   tsutsui #define mec_calchash(addr)	(ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
   1199   1.1   tsutsui 
   1200   1.1   tsutsui 		hash = mec_calchash(enm->enm_addrlo);
   1201   1.1   tsutsui 		mchash |= 1 << hash;
   1202   1.1   tsutsui 		mcnt++;
   1203   1.1   tsutsui 		ETHER_NEXT_MULTI(step, enm);
   1204   1.1   tsutsui 	}
   1205   1.1   tsutsui 
   1206   1.1   tsutsui 	ifp->if_flags &= ~IFF_ALLMULTI;
   1207   1.1   tsutsui 
   1208   1.1   tsutsui 	if (mcnt > 0)
   1209   1.1   tsutsui 		control |= MEC_MAC_FILTER_MATCHMULTI;
   1210   1.1   tsutsui 
   1211   1.1   tsutsui 	bus_space_write_8(st, sh, MEC_MULTICAST, mchash);
   1212   1.1   tsutsui 	bus_space_write_8(st, sh, MEC_MAC_CONTROL, control);
   1213   1.1   tsutsui }
   1214   1.1   tsutsui 
   1215   1.1   tsutsui STATIC int
   1216   1.1   tsutsui mec_intr(void *arg)
   1217   1.1   tsutsui {
   1218   1.1   tsutsui 	struct mec_softc *sc = arg;
   1219   1.1   tsutsui 	bus_space_tag_t st = sc->sc_st;
   1220   1.1   tsutsui 	bus_space_handle_t sh = sc->sc_sh;
   1221   1.1   tsutsui 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1222   1.1   tsutsui 	uint32_t statreg, statack, dmac;
   1223   1.1   tsutsui 	int handled, sent;
   1224   1.1   tsutsui 
   1225   1.1   tsutsui 	DPRINTF(MEC_DEBUG_INTR, ("mec_intr: called\n"));
   1226   1.1   tsutsui 
   1227   1.1   tsutsui 	handled = sent = 0;
   1228   1.1   tsutsui 
   1229   1.1   tsutsui 	for (;;) {
   1230   1.1   tsutsui 		statreg = bus_space_read_8(st, sh, MEC_INT_STATUS);
   1231   1.1   tsutsui 
   1232   1.1   tsutsui 		DPRINTF(MEC_DEBUG_INTR,
   1233   1.1   tsutsui 		    ("mec_intr: INT_STAT = 0x%08x\n", statreg));
   1234   1.1   tsutsui 
   1235   1.1   tsutsui 		statack = statreg & MEC_INT_STATUS_MASK;
   1236   1.1   tsutsui 		if (statack == 0)
   1237   1.1   tsutsui 			break;
   1238   1.1   tsutsui 		bus_space_write_8(st, sh, MEC_INT_STATUS, statack);
   1239   1.1   tsutsui 
   1240   1.1   tsutsui 		handled = 1;
   1241   1.1   tsutsui 
   1242   1.1   tsutsui 		if (statack &
   1243   1.1   tsutsui 		    (MEC_INT_RX_THRESHOLD |
   1244   1.1   tsutsui 		     MEC_INT_RX_FIFO_UNDERFLOW)) {
   1245   1.1   tsutsui 			mec_rxintr(sc);
   1246   1.1   tsutsui 		}
   1247   1.1   tsutsui 
   1248   1.1   tsutsui 		dmac = bus_space_read_8(st, sh, MEC_DMA_CONTROL);
   1249   1.1   tsutsui 		DPRINTF(MEC_DEBUG_INTR,
   1250   1.1   tsutsui 		    ("mec_intr: DMA_CONT = 0x%08x\n", dmac));
   1251   1.1   tsutsui 
   1252   1.1   tsutsui 		if (statack &
   1253   1.1   tsutsui 		    (MEC_INT_TX_EMPTY |
   1254   1.1   tsutsui 		     MEC_INT_TX_PACKET_SENT |
   1255   1.1   tsutsui 		     MEC_INT_TX_ABORT)) {
   1256   1.1   tsutsui 			mec_txintr(sc);
   1257   1.1   tsutsui 			sent = 1;
   1258   1.1   tsutsui 			if ((statack & MEC_INT_TX_EMPTY) != 0 &&
   1259   1.1   tsutsui 			    (dmac & MEC_DMA_TX_INT_ENABLE) != 0) {
   1260   1.1   tsutsui 				/*
   1261   1.1   tsutsui 				 * disable TX interrupt to stop
   1262   1.1   tsutsui 				 * TX empty interrupt
   1263   1.1   tsutsui 				 */
   1264   1.1   tsutsui 				bus_space_write_8(st, sh, MEC_TX_ALIAS, 0);
   1265   1.1   tsutsui 				DPRINTF(MEC_DEBUG_INTR,
   1266   1.1   tsutsui 				    ("mec_intr: disable TX_INT\n"));
   1267   1.1   tsutsui 			}
   1268   1.1   tsutsui 		}
   1269   1.1   tsutsui 
   1270   1.1   tsutsui 		if (statack &
   1271   1.1   tsutsui 		    (MEC_INT_TX_LINK_FAIL |
   1272   1.1   tsutsui 		     MEC_INT_TX_MEM_ERROR |
   1273   1.1   tsutsui 		     MEC_INT_TX_ABORT |
   1274   1.1   tsutsui 		     MEC_INT_RX_FIFO_UNDERFLOW |
   1275   1.1   tsutsui 		     MEC_INT_RX_DMA_UNDERFLOW)) {
   1276   1.1   tsutsui 			printf("%s: mec_intr: interrupt status = 0x%08x\n",
   1277   1.1   tsutsui 			    sc->sc_dev.dv_xname, statreg);
   1278   1.1   tsutsui 		}
   1279   1.1   tsutsui 	}
   1280   1.1   tsutsui 
   1281   1.1   tsutsui 	if (sent) {
   1282   1.1   tsutsui 		/* try to get more packets going */
   1283   1.1   tsutsui 		mec_start(ifp);
   1284   1.1   tsutsui 	}
   1285   1.1   tsutsui 
   1286   1.1   tsutsui #if NRND > 0
   1287   1.1   tsutsui 	if (handled)
   1288   1.1   tsutsui 		rnd_add_uint32(&sc->sc_rnd_source, statreg);
   1289   1.1   tsutsui #endif
   1290   1.1   tsutsui 
   1291   1.1   tsutsui 	return handled;
   1292   1.1   tsutsui }
   1293   1.1   tsutsui 
   1294   1.1   tsutsui STATIC void
   1295   1.1   tsutsui mec_rxintr(struct mec_softc *sc)
   1296   1.1   tsutsui {
   1297   1.1   tsutsui 	bus_space_tag_t st = sc->sc_st;
   1298   1.1   tsutsui 	bus_space_handle_t sh = sc->sc_sh;
   1299   1.1   tsutsui 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1300   1.1   tsutsui 	struct mbuf *m;
   1301   1.1   tsutsui 	struct mec_rxdesc *rxd;
   1302   1.1   tsutsui 	uint64_t rxstat;
   1303   1.1   tsutsui 	u_int len;
   1304   1.1   tsutsui 	int i;
   1305   1.1   tsutsui 
   1306   1.1   tsutsui 	DPRINTF(MEC_DEBUG_RXINTR, ("mec_rxintr: called\n"));
   1307   1.1   tsutsui 
   1308   1.1   tsutsui 	for (i = sc->sc_rxptr;; i = MEC_NEXTRX(i)) {
   1309   1.1   tsutsui 		rxd = &sc->sc_rxdesc[i];
   1310   1.1   tsutsui 
   1311   1.1   tsutsui 		MEC_RXSTATSYNC(sc, i, BUS_DMASYNC_POSTREAD);
   1312   1.1   tsutsui 		rxstat = rxd->rxd_stat;
   1313   1.1   tsutsui 
   1314   1.1   tsutsui 		DPRINTF(MEC_DEBUG_RXINTR,
   1315   1.1   tsutsui 		    ("mec_rxintr: rxstat = 0x%016llx, rxptr = %d\n",
   1316   1.1   tsutsui 		    rxstat, i));
   1317   1.1   tsutsui 		DPRINTF(MEC_DEBUG_RXINTR, ("mec_rxintr: rxfifo = 0x%08x\n",
   1318   1.1   tsutsui 		    (u_int)bus_space_read_8(st, sh, MEC_RX_FIFO)));
   1319   1.1   tsutsui 
   1320   1.1   tsutsui 		if ((rxstat & MEC_RXSTAT_RECEIVED) == 0) {
   1321   1.1   tsutsui 			MEC_RXSTATSYNC(sc, i, BUS_DMASYNC_PREREAD);
   1322   1.1   tsutsui 			break;
   1323   1.1   tsutsui 		}
   1324   1.1   tsutsui 
   1325   1.1   tsutsui 		len = rxstat & MEC_RXSTAT_LEN;
   1326   1.1   tsutsui 
   1327   1.1   tsutsui 		if (len < ETHER_MIN_LEN ||
   1328   1.9   tsutsui 		    len > (MCLBYTES - MEC_ETHER_ALIGN)) {
   1329   1.1   tsutsui 			/* invalid length packet; drop it. */
   1330   1.1   tsutsui 			DPRINTF(MEC_DEBUG_RXINTR,
   1331   1.1   tsutsui 			    ("mec_rxintr: wrong packet\n"));
   1332   1.1   tsutsui  dropit:
   1333   1.1   tsutsui 			ifp->if_ierrors++;
   1334   1.1   tsutsui 			rxd->rxd_stat = 0;
   1335   1.1   tsutsui 			MEC_RXSTATSYNC(sc, i, BUS_DMASYNC_PREREAD);
   1336   1.1   tsutsui 			bus_space_write_8(st, sh, MEC_MCL_RX_FIFO,
   1337   1.1   tsutsui 			    MEC_CDRXADDR(sc, i));
   1338   1.1   tsutsui 			continue;
   1339   1.1   tsutsui 		}
   1340   1.1   tsutsui 
   1341   1.1   tsutsui 		if (rxstat &
   1342   1.1   tsutsui 		    (MEC_RXSTAT_BADPACKET |
   1343   1.1   tsutsui 		     MEC_RXSTAT_LONGEVENT |
   1344   1.1   tsutsui 		     MEC_RXSTAT_INVALID   |
   1345   1.1   tsutsui 		     MEC_RXSTAT_CRCERROR  |
   1346   1.1   tsutsui 		     MEC_RXSTAT_VIOLATION)) {
   1347   1.1   tsutsui 			printf("%s: mec_rxintr: status = 0x%016llx\n",
   1348   1.1   tsutsui 			    sc->sc_dev.dv_xname, rxstat);
   1349   1.1   tsutsui 			goto dropit;
   1350   1.1   tsutsui 		}
   1351   1.1   tsutsui 
   1352   1.1   tsutsui 		/*
   1353   1.4   thorpej 		 * The MEC includes the CRC with every packet.  Trim
   1354   1.4   thorpej 		 * it off here.
   1355   1.4   thorpej 		 */
   1356   1.4   thorpej 		len -= ETHER_CRC_LEN;
   1357   1.4   thorpej 
   1358   1.4   thorpej 		/*
   1359   1.1   tsutsui 		 * now allocate an mbuf (and possibly a cluster) to hold
   1360   1.1   tsutsui 		 * the received packet.
   1361   1.1   tsutsui 		 */
   1362   1.1   tsutsui 		MGETHDR(m, M_DONTWAIT, MT_DATA);
   1363   1.1   tsutsui 		if (m == NULL) {
   1364   1.1   tsutsui 			printf("%s: unable to allocate RX mbuf\n",
   1365   1.1   tsutsui 			    sc->sc_dev.dv_xname);
   1366   1.1   tsutsui 			goto dropit;
   1367   1.1   tsutsui 		}
   1368   1.1   tsutsui 		if (len > (MHLEN - MEC_ETHER_ALIGN)) {
   1369   1.1   tsutsui 			MCLGET(m, M_DONTWAIT);
   1370   1.1   tsutsui 			if ((m->m_flags & M_EXT) == 0) {
   1371   1.1   tsutsui 				printf("%s: unable to allocate RX cluster\n",
   1372   1.1   tsutsui 				    sc->sc_dev.dv_xname);
   1373   1.1   tsutsui 				m_freem(m);
   1374   1.1   tsutsui 				m = NULL;
   1375   1.1   tsutsui 				goto dropit;
   1376   1.1   tsutsui 			}
   1377   1.1   tsutsui 		}
   1378   1.1   tsutsui 
   1379   1.1   tsutsui 		/*
   1380   1.1   tsutsui 		 * Note MEC chip seems to insert 2 byte padding at the top of
   1381   1.1   tsutsui 		 * RX buffer, but we copy whole buffer to avoid unaligned copy.
   1382   1.1   tsutsui 		 */
   1383   1.1   tsutsui 		MEC_RXBUFSYNC(sc, i, len, BUS_DMASYNC_POSTREAD);
   1384  1.10  christos 		memcpy(mtod(m, void *), rxd->rxd_buf, MEC_ETHER_ALIGN + len);
   1385   1.1   tsutsui 		MEC_RXBUFSYNC(sc, i, ETHER_MAX_LEN, BUS_DMASYNC_PREREAD);
   1386   1.1   tsutsui 		m->m_data += MEC_ETHER_ALIGN;
   1387   1.1   tsutsui 
   1388   1.1   tsutsui 		/* put RX buffer into FIFO again */
   1389   1.1   tsutsui 		rxd->rxd_stat = 0;
   1390   1.1   tsutsui 		MEC_RXSTATSYNC(sc, i, BUS_DMASYNC_PREREAD);
   1391   1.1   tsutsui 		bus_space_write_8(st, sh, MEC_MCL_RX_FIFO, MEC_CDRXADDR(sc, i));
   1392   1.1   tsutsui 
   1393   1.1   tsutsui 		m->m_pkthdr.rcvif = ifp;
   1394   1.1   tsutsui 		m->m_pkthdr.len = m->m_len = len;
   1395   1.1   tsutsui 
   1396   1.1   tsutsui 		ifp->if_ipackets++;
   1397   1.1   tsutsui 
   1398   1.1   tsutsui #if NBPFILTER > 0
   1399   1.1   tsutsui 		/*
   1400   1.1   tsutsui 		 * Pass this up to any BPF listeners, but only
   1401  1.14   tsutsui 		 * pass it up the stack if it's for us.
   1402   1.1   tsutsui 		 */
   1403   1.1   tsutsui 		if (ifp->if_bpf)
   1404   1.1   tsutsui 			bpf_mtap(ifp->if_bpf, m);
   1405   1.1   tsutsui #endif
   1406   1.1   tsutsui 
   1407   1.1   tsutsui 		/* Pass it on. */
   1408   1.1   tsutsui 		(*ifp->if_input)(ifp, m);
   1409   1.1   tsutsui 	}
   1410   1.1   tsutsui 
   1411   1.1   tsutsui 	/* update RX pointer */
   1412   1.1   tsutsui 	sc->sc_rxptr = i;
   1413   1.1   tsutsui }
   1414   1.1   tsutsui 
   1415   1.1   tsutsui STATIC void
   1416   1.1   tsutsui mec_txintr(struct mec_softc *sc)
   1417   1.1   tsutsui {
   1418   1.1   tsutsui 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1419   1.1   tsutsui 	struct mec_txdesc *txd;
   1420   1.1   tsutsui 	struct mec_txsoft *txs;
   1421   1.1   tsutsui 	bus_dmamap_t dmamap;
   1422   1.1   tsutsui 	uint64_t txstat;
   1423   1.1   tsutsui 	int i;
   1424   1.1   tsutsui 	u_int col;
   1425   1.1   tsutsui 
   1426   1.1   tsutsui 	ifp->if_flags &= ~IFF_OACTIVE;
   1427   1.1   tsutsui 
   1428   1.1   tsutsui 	DPRINTF(MEC_DEBUG_TXINTR, ("mec_txintr: called\n"));
   1429   1.1   tsutsui 
   1430   1.1   tsutsui 	for (i = sc->sc_txdirty; sc->sc_txpending != 0;
   1431   1.1   tsutsui 	    i = MEC_NEXTTX(i), sc->sc_txpending--) {
   1432   1.1   tsutsui 		txd = &sc->sc_txdesc[i];
   1433   1.1   tsutsui 
   1434   1.1   tsutsui 		MEC_TXDESCSYNC(sc, i,
   1435   1.1   tsutsui 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1436   1.1   tsutsui 
   1437   1.1   tsutsui 		txstat = txd->txd_stat;
   1438   1.1   tsutsui 		DPRINTF(MEC_DEBUG_TXINTR,
   1439   1.1   tsutsui 		    ("mec_txintr: dirty = %d, txstat = 0x%016llx\n",
   1440   1.1   tsutsui 		    i, txstat));
   1441   1.1   tsutsui 		if ((txstat & MEC_TXSTAT_SENT) == 0) {
   1442   1.1   tsutsui 			MEC_TXCMDSYNC(sc, i, BUS_DMASYNC_PREREAD);
   1443   1.1   tsutsui 			break;
   1444   1.1   tsutsui 		}
   1445   1.1   tsutsui 
   1446   1.1   tsutsui 		if ((txstat & MEC_TXSTAT_SUCCESS) == 0) {
   1447   1.1   tsutsui 			printf("%s: TX error: txstat = 0x%016llx\n",
   1448   1.1   tsutsui 			    sc->sc_dev.dv_xname, txstat);
   1449   1.1   tsutsui 			ifp->if_oerrors++;
   1450   1.1   tsutsui 			continue;
   1451   1.1   tsutsui 		}
   1452   1.1   tsutsui 
   1453   1.1   tsutsui 		txs = &sc->sc_txsoft[i];
   1454   1.1   tsutsui 		if ((txs->txs_flags & MEC_TXS_TXDPTR1) != 0) {
   1455   1.1   tsutsui 			dmamap = txs->txs_dmamap;
   1456   1.1   tsutsui 			bus_dmamap_sync(sc->sc_dmat, dmamap, 0,
   1457   1.1   tsutsui 			    dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1458   1.1   tsutsui 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   1459   1.1   tsutsui 			m_freem(txs->txs_mbuf);
   1460   1.1   tsutsui 			txs->txs_mbuf = NULL;
   1461   1.1   tsutsui 		}
   1462   1.1   tsutsui 
   1463   1.1   tsutsui 		col = (txstat & MEC_TXSTAT_COLCNT) >> MEC_TXSTAT_COLCNT_SHIFT;
   1464   1.1   tsutsui 		ifp->if_collisions += col;
   1465   1.1   tsutsui 		ifp->if_opackets++;
   1466   1.1   tsutsui 	}
   1467   1.1   tsutsui 
   1468   1.1   tsutsui 	/* update the dirty TX buffer pointer */
   1469   1.1   tsutsui 	sc->sc_txdirty = i;
   1470   1.1   tsutsui 	DPRINTF(MEC_DEBUG_INTR,
   1471   1.1   tsutsui 	    ("mec_txintr: sc_txdirty = %2d, sc_txpending = %2d\n",
   1472   1.1   tsutsui 	    sc->sc_txdirty, sc->sc_txpending));
   1473   1.1   tsutsui 
   1474   1.1   tsutsui 	/* cancel the watchdog timer if there are no pending TX packets */
   1475   1.1   tsutsui 	if (sc->sc_txpending == 0)
   1476   1.1   tsutsui 		ifp->if_timer = 0;
   1477   1.1   tsutsui }
   1478   1.1   tsutsui 
   1479   1.1   tsutsui STATIC void
   1480   1.1   tsutsui mec_shutdown(void *arg)
   1481   1.1   tsutsui {
   1482   1.1   tsutsui 	struct mec_softc *sc = arg;
   1483   1.1   tsutsui 
   1484   1.1   tsutsui 	mec_stop(&sc->sc_ethercom.ec_if, 1);
   1485   1.1   tsutsui }
   1486