Home | History | Annotate | Line # | Download | only in mace
pci_mace.c revision 1.3
      1  1.3  drochner /*	$NetBSD: pci_mace.c,v 1.3 2004/08/30 15:05:18 drochner Exp $	*/
      2  1.1    sekiya 
      3  1.1    sekiya /*
      4  1.1    sekiya  * Copyright (c) 2001,2003 Christopher Sekiya
      5  1.1    sekiya  * Copyright (c) 2000 Soren S. Jorvang
      6  1.1    sekiya  * All rights reserved.
      7  1.1    sekiya  *
      8  1.1    sekiya  * Redistribution and use in source and binary forms, with or without
      9  1.1    sekiya  * modification, are permitted provided that the following conditions
     10  1.1    sekiya  * are met:
     11  1.1    sekiya  * 1. Redistributions of source code must retain the above copyright
     12  1.1    sekiya  *    notice, this list of conditions and the following disclaimer.
     13  1.1    sekiya  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1    sekiya  *    notice, this list of conditions and the following disclaimer in the
     15  1.1    sekiya  *    documentation and/or other materials provided with the distribution.
     16  1.1    sekiya  * 3. All advertising materials mentioning features or use of this software
     17  1.1    sekiya  *    must display the following acknowledgement:
     18  1.1    sekiya  *          This product includes software developed for the
     19  1.1    sekiya  *          NetBSD Project.  See http://www.NetBSD.org/ for
     20  1.1    sekiya  *          information about NetBSD.
     21  1.1    sekiya  * 4. The name of the author may not be used to endorse or promote products
     22  1.1    sekiya  *    derived from this software without specific prior written permission.
     23  1.1    sekiya  *
     24  1.1    sekiya  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     25  1.1    sekiya  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26  1.1    sekiya  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27  1.1    sekiya  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     28  1.1    sekiya  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     29  1.1    sekiya  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     30  1.1    sekiya  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     31  1.1    sekiya  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     32  1.1    sekiya  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     33  1.1    sekiya  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34  1.1    sekiya  */
     35  1.1    sekiya 
     36  1.1    sekiya #include <sys/cdefs.h>
     37  1.3  drochner __KERNEL_RCSID(0, "$NetBSD: pci_mace.c,v 1.3 2004/08/30 15:05:18 drochner Exp $");
     38  1.1    sekiya 
     39  1.1    sekiya #include <sys/param.h>
     40  1.1    sekiya #include <sys/device.h>
     41  1.1    sekiya #include <sys/systm.h>
     42  1.1    sekiya 
     43  1.1    sekiya #include <machine/cpu.h>
     44  1.1    sekiya #include <machine/locore.h>
     45  1.1    sekiya #include <machine/autoconf.h>
     46  1.1    sekiya #include <machine/vmparam.h>
     47  1.1    sekiya #include <machine/bus.h>
     48  1.1    sekiya #include <machine/machtype.h>
     49  1.1    sekiya 
     50  1.1    sekiya #include <dev/pci/pcivar.h>
     51  1.1    sekiya #include <dev/pci/pcireg.h>
     52  1.1    sekiya #include <dev/pci/pcidevs.h>
     53  1.1    sekiya 
     54  1.1    sekiya #include <sgimips/mace/macereg.h>
     55  1.1    sekiya #include <sgimips/mace/macevar.h>
     56  1.1    sekiya 
     57  1.1    sekiya #include <sgimips/mace/pcireg_mace.h>
     58  1.1    sekiya #include <sgimips/pci/pci_addr_fixup.h>
     59  1.1    sekiya 
     60  1.1    sekiya #define PCIBIOS_PRINTV(arg) \
     61  1.1    sekiya 	do { \
     62  1.1    sekiya 		printf arg; \
     63  1.1    sekiya 	} while (0)
     64  1.1    sekiya #define PCIBIOS_PRINTVN(n, arg) \
     65  1.1    sekiya 	do { \
     66  1.1    sekiya 		printf arg; \
     67  1.1    sekiya 	} while (0)
     68  1.1    sekiya 
     69  1.1    sekiya 
     70  1.1    sekiya #define PAGE_ALIGN(x)	(((x) + PAGE_SIZE - 1) & ~(PAGE_SIZE - 1))
     71  1.1    sekiya #define MEG_ALIGN(x)	(((x) + 0x100000 - 1) & ~(0x100000 - 1))
     72  1.1    sekiya 
     73  1.1    sekiya #include "pci.h"
     74  1.1    sekiya 
     75  1.1    sekiya struct macepci_softc {
     76  1.1    sekiya 	struct device sc_dev;
     77  1.1    sekiya 
     78  1.1    sekiya 	struct sgimips_pci_chipset sc_pc;
     79  1.1    sekiya };
     80  1.1    sekiya 
     81  1.1    sekiya static int	macepci_match(struct device *, struct cfdata *, void *);
     82  1.1    sekiya static void	macepci_attach(struct device *, struct device *, void *);
     83  1.1    sekiya pcireg_t	macepci_conf_read(pci_chipset_tag_t, pcitag_t, int);
     84  1.1    sekiya void		macepci_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
     85  1.1    sekiya int		macepci_intr(void *);
     86  1.1    sekiya 
     87  1.1    sekiya struct pciaddr pciaddr;
     88  1.1    sekiya 
     89  1.1    sekiya bus_addr_t pciaddr_ioaddr(u_int32_t val);
     90  1.1    sekiya 
     91  1.1    sekiya int pciaddr_do_resource_allocate(pci_chipset_tag_t pc, pcitag_t tag, int mapreg, void *ctx, int type, bus_addr_t *addr, bus_size_t size);
     92  1.1    sekiya 
     93  1.1    sekiya unsigned int ioaddr_base = 0x1000;
     94  1.1    sekiya unsigned int memaddr_base = 0x80100000;
     95  1.1    sekiya 
     96  1.1    sekiya CFATTACH_DECL(macepci, sizeof(struct macepci_softc),
     97  1.1    sekiya     macepci_match, macepci_attach, NULL, NULL);
     98  1.1    sekiya 
     99  1.1    sekiya static int
    100  1.1    sekiya macepci_match(parent, match, aux)
    101  1.1    sekiya 	struct device *parent;
    102  1.1    sekiya 	struct cfdata *match;
    103  1.1    sekiya 	void *aux;
    104  1.1    sekiya {
    105  1.1    sekiya 
    106  1.2    sekiya 	return (1);
    107  1.1    sekiya }
    108  1.1    sekiya 
    109  1.1    sekiya static void
    110  1.1    sekiya macepci_attach(parent, self, aux)
    111  1.1    sekiya 	struct device *parent;
    112  1.1    sekiya 	struct device *self;
    113  1.1    sekiya 	void *aux;
    114  1.1    sekiya {
    115  1.1    sekiya 	struct macepci_softc *sc = (struct macepci_softc *)self;
    116  1.1    sekiya 	pci_chipset_tag_t pc = &sc->sc_pc;
    117  1.1    sekiya 	struct mace_attach_args *maa = aux;
    118  1.1    sekiya 	struct pcibus_attach_args pba;
    119  1.1    sekiya 	u_int32_t control;
    120  1.1    sekiya 	pcitag_t devtag;
    121  1.1    sekiya 	int device, rev;
    122  1.1    sekiya 
    123  1.1    sekiya 	if (bus_space_subregion(maa->maa_st, maa->maa_sh,
    124  1.1    sekiya 	    maa->maa_offset, 0, &pc->ioh) )
    125  1.1    sekiya 		panic("macepci_attach: couldn't map");
    126  1.1    sekiya 
    127  1.1    sekiya 	pc->iot = maa->maa_st;
    128  1.1    sekiya 
    129  1.1    sekiya 	rev = bus_space_read_4(pc->iot, pc->ioh, MACEPCI_REVISION);
    130  1.1    sekiya 	printf(": rev %d\n", rev);
    131  1.1    sekiya 
    132  1.1    sekiya 	pc->pc_conf_read = macepci_conf_read;
    133  1.1    sekiya 	pc->pc_conf_write = macepci_conf_write;
    134  1.1    sekiya 
    135  1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_ERROR_ADDR, 0);
    136  1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_ERROR_FLAGS, 0);
    137  1.1    sekiya 
    138  1.1    sekiya 	/* Turn on PCI error interrupts */
    139  1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_CONTROL,
    140  1.1    sekiya 	    MACE_PCI_CONTROL_SERR_ENA |
    141  1.1    sekiya 	    MACE_PCI_CONTROL_PARITY_ERR |
    142  1.1    sekiya 	    MACE_PCI_CONTROL_PARK_LIU |
    143  1.1    sekiya 	    MACE_PCI_CONTROL_OVERRUN_INT |
    144  1.1    sekiya 	    MACE_PCI_CONTROL_PARITY_INT |
    145  1.1    sekiya 	    MACE_PCI_CONTROL_SERR_INT |
    146  1.1    sekiya 	    MACE_PCI_CONTROL_IT_INT |
    147  1.1    sekiya 	    MACE_PCI_CONTROL_RE_INT |
    148  1.1    sekiya 	    MACE_PCI_CONTROL_DPED_INT |
    149  1.1    sekiya 	    MACE_PCI_CONTROL_TAR_INT |
    150  1.1    sekiya 	    MACE_PCI_CONTROL_MAR_INT);
    151  1.1    sekiya 
    152  1.1    sekiya 	/* Must fix up all PCI devices, ahc_pci expects proper i/o mapping */
    153  1.1    sekiya 	for (device = 1; device < 4; device++) {
    154  1.1    sekiya 		const struct pci_quirkdata *qd;
    155  1.1    sekiya 		int function, nfuncs;
    156  1.1    sekiya 		pcireg_t bhlcr, id;
    157  1.1    sekiya 
    158  1.1    sekiya 		devtag = pci_make_tag(pc, 0, device, 0);
    159  1.1    sekiya 		id = pci_conf_read(pc, devtag, PCI_ID_REG);
    160  1.1    sekiya 
    161  1.1    sekiya 		/* Invalid vendor ID value? */
    162  1.1    sekiya 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    163  1.1    sekiya 			continue;
    164  1.1    sekiya 		/* XXX Not invalid, but we've done this ~forever. */
    165  1.1    sekiya 		if (PCI_VENDOR(id) == 0)
    166  1.1    sekiya 			continue;
    167  1.1    sekiya 
    168  1.1    sekiya 		qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
    169  1.1    sekiya 		bhlcr = pci_conf_read(pc, devtag, PCI_BHLC_REG);
    170  1.1    sekiya 
    171  1.1    sekiya 		if (PCI_HDRTYPE_MULTIFN(bhlcr) ||
    172  1.1    sekiya 		    (qd != NULL &&
    173  1.1    sekiya 		     (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0))
    174  1.1    sekiya 			nfuncs = 8;
    175  1.1    sekiya 		else
    176  1.1    sekiya 			nfuncs = 1;
    177  1.1    sekiya 
    178  1.1    sekiya 		for (function = 0; function < nfuncs; function++) {
    179  1.1    sekiya 			devtag = pci_make_tag(pc, 0, device, function);
    180  1.1    sekiya 			id = pci_conf_read(pc, devtag, PCI_ID_REG);
    181  1.1    sekiya 
    182  1.1    sekiya 			/* Invalid vendor ID value? */
    183  1.1    sekiya 			if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    184  1.1    sekiya 				continue;
    185  1.1    sekiya 			/* Not invalid, but we've done this ~forever */
    186  1.1    sekiya 			if (PCI_VENDOR(id) == 0)
    187  1.1    sekiya 				continue;
    188  1.1    sekiya 
    189  1.1    sekiya 			pciaddr_resource_manage(pc, devtag, NULL, NULL);
    190  1.1    sekiya 		}
    191  1.1    sekiya 	}
    192  1.1    sekiya 
    193  1.1    sekiya 	/*
    194  1.1    sekiya 	 * Enable all MACE PCI interrupts. They will be masked by
    195  1.1    sekiya 	 * the CRIME code.
    196  1.1    sekiya 	 */
    197  1.1    sekiya 	control = bus_space_read_4(pc->iot, pc->ioh, MACEPCI_CONTROL);
    198  1.1    sekiya 	control |= CONTROL_INT_MASK;
    199  1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACEPCI_CONTROL, control);
    200  1.1    sekiya 
    201  1.1    sekiya #if NPCI > 0
    202  1.1    sekiya 	memset(&pba, 0, sizeof pba);
    203  1.1    sekiya /*XXX*/	pba.pba_iot = SGIMIPS_BUS_SPACE_IO;
    204  1.1    sekiya /*XXX*/	pba.pba_memt = SGIMIPS_BUS_SPACE_MEM;
    205  1.1    sekiya 	pba.pba_dmat = &pci_bus_dma_tag;
    206  1.1    sekiya 	pba.pba_dmat64 = NULL;
    207  1.1    sekiya 	pba.pba_bus = 0;
    208  1.1    sekiya 	pba.pba_bridgetag = NULL;
    209  1.1    sekiya 	pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED |
    210  1.1    sekiya 	    PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY | PCI_FLAGS_MWI_OKAY;
    211  1.1    sekiya 	pba.pba_pc = pc;
    212  1.1    sekiya 
    213  1.1    sekiya #ifdef MACEPCI_IO_WAS_BUGGY
    214  1.1    sekiya 	if (rev == 0)
    215  1.1    sekiya 		pba.pba_flags &= ~PCI_FLAGS_IO_ENABLED;		/* Buggy? */
    216  1.1    sekiya #endif
    217  1.1    sekiya 
    218  1.1    sekiya 	cpu_intr_establish(maa->maa_intr, IPL_NONE, macepci_intr, sc);
    219  1.1    sekiya 
    220  1.3  drochner 	config_found_ia(self, "pcibus", &pba, pcibusprint);
    221  1.1    sekiya #endif
    222  1.1    sekiya }
    223  1.1    sekiya 
    224  1.1    sekiya pcireg_t
    225  1.1    sekiya macepci_conf_read(pc, tag, reg)
    226  1.1    sekiya 	pci_chipset_tag_t pc;
    227  1.1    sekiya 	pcitag_t tag;
    228  1.1    sekiya 	int reg;
    229  1.1    sekiya {
    230  1.1    sekiya 	pcireg_t data;
    231  1.1    sekiya 
    232  1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_CONFIG_ADDR, (tag | reg));
    233  1.1    sekiya 	data = bus_space_read_4(pc->iot, pc->ioh, MACE_PCI_CONFIG_DATA);
    234  1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_CONFIG_ADDR, 0);
    235  1.1    sekiya 
    236  1.1    sekiya 	return data;
    237  1.1    sekiya }
    238  1.1    sekiya 
    239  1.1    sekiya void
    240  1.1    sekiya macepci_conf_write(pc, tag, reg, data)
    241  1.1    sekiya 	pci_chipset_tag_t pc;
    242  1.1    sekiya 	pcitag_t tag;
    243  1.1    sekiya 	int reg;
    244  1.1    sekiya 	pcireg_t data;
    245  1.1    sekiya {
    246  1.1    sekiya 	/* XXX O2 soren */
    247  1.1    sekiya 	if (tag == 0)
    248  1.1    sekiya 		return;
    249  1.1    sekiya 
    250  1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_CONFIG_ADDR, (tag | reg));
    251  1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_CONFIG_DATA, data);
    252  1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_CONFIG_ADDR, 0);
    253  1.1    sekiya }
    254  1.1    sekiya 
    255  1.1    sekiya 
    256  1.1    sekiya /*
    257  1.1    sekiya  * Handle PCI error interrupts.
    258  1.1    sekiya  */
    259  1.1    sekiya int
    260  1.1    sekiya macepci_intr(arg)
    261  1.1    sekiya 	void *arg;
    262  1.1    sekiya {
    263  1.1    sekiya 	struct macepci_softc *sc = (struct macepci_softc *)arg;
    264  1.1    sekiya 	pci_chipset_tag_t pc = &sc->sc_pc;
    265  1.1    sekiya 	u_int32_t error, address;
    266  1.1    sekiya 
    267  1.1    sekiya 	error = bus_space_read_4(pc->iot, pc->ioh, MACE_PCI_ERROR_FLAGS);
    268  1.1    sekiya 	address = bus_space_read_4(pc->iot, pc->ioh, MACE_PCI_ERROR_ADDR);
    269  1.1    sekiya 	while (error & 0xffc00000) {
    270  1.1    sekiya 		if (error & MACE_PERR_MASTER_ABORT) {
    271  1.1    sekiya 			/*
    272  1.1    sekiya 			 * this seems to be a more-or-less normal error
    273  1.1    sekiya 			 * condition (e.g., "pcictl pci0 list" generates
    274  1.1    sekiya 			 * a _lot_ of these errors, so no message for now
    275  1.1    sekiya 			 * while I figure out if I missed a trick somewhere.
    276  1.1    sekiya 			 */
    277  1.1    sekiya 			error &= ~MACE_PERR_MASTER_ABORT;
    278  1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    279  1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    280  1.1    sekiya 		}
    281  1.1    sekiya 
    282  1.1    sekiya 		if (error & MACE_PERR_TARGET_ABORT) {
    283  1.1    sekiya 			printf("mace: target abort at %x\n", address);
    284  1.1    sekiya 			error &= ~MACE_PERR_TARGET_ABORT;
    285  1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    286  1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    287  1.1    sekiya 		}
    288  1.1    sekiya 
    289  1.1    sekiya 		if (error & MACE_PERR_DATA_PARITY_ERR) {
    290  1.1    sekiya 			printf("mace: parity error at %x\n", address);
    291  1.1    sekiya 			error &= ~MACE_PERR_DATA_PARITY_ERR;
    292  1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    293  1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    294  1.1    sekiya 		}
    295  1.1    sekiya 
    296  1.1    sekiya 		if (error & MACE_PERR_RETRY_ERR) {
    297  1.1    sekiya 			printf("mace: retry error at %x\n", address);
    298  1.1    sekiya 			error &= ~MACE_PERR_RETRY_ERR;
    299  1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    300  1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    301  1.1    sekiya 		}
    302  1.1    sekiya 
    303  1.1    sekiya 		if (error & MACE_PERR_ILLEGAL_CMD) {
    304  1.1    sekiya 			printf("mace: illegal command at %x\n", address);
    305  1.1    sekiya 			error &= ~MACE_PERR_ILLEGAL_CMD;
    306  1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    307  1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    308  1.1    sekiya 		}
    309  1.1    sekiya 
    310  1.1    sekiya 		if (error & MACE_PERR_SYSTEM_ERR) {
    311  1.1    sekiya 			printf("mace: system error at %x\n", address);
    312  1.1    sekiya 			error &= ~MACE_PERR_SYSTEM_ERR;
    313  1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    314  1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    315  1.1    sekiya 		}
    316  1.1    sekiya 
    317  1.1    sekiya 		if (error & MACE_PERR_INTERRUPT_TEST) {
    318  1.1    sekiya 			printf("mace: interrupt test at %x\n", address);
    319  1.1    sekiya 			error &= ~MACE_PERR_INTERRUPT_TEST;
    320  1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    321  1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    322  1.1    sekiya 		}
    323  1.1    sekiya 
    324  1.1    sekiya 		if (error & MACE_PERR_PARITY_ERR) {
    325  1.1    sekiya 			printf("mace: parity error at %x\n", address);
    326  1.1    sekiya 			error &= ~MACE_PERR_PARITY_ERR;
    327  1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    328  1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    329  1.1    sekiya 		}
    330  1.1    sekiya 
    331  1.1    sekiya 		if (error & MACE_PERR_RSVD) {
    332  1.1    sekiya 			printf("mace: reserved condition at %x\n", address);
    333  1.1    sekiya 			error &= ~MACE_PERR_RSVD;
    334  1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    335  1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    336  1.1    sekiya 		}
    337  1.1    sekiya 
    338  1.1    sekiya 		if (error & MACE_PERR_OVERRUN) {
    339  1.1    sekiya 			printf("mace: overrun at %x\n", address);
    340  1.1    sekiya 			error &= ~MACE_PERR_OVERRUN;
    341  1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    342  1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    343  1.1    sekiya 		}
    344  1.1    sekiya 	}
    345  1.1    sekiya 	return 0;
    346  1.1    sekiya }
    347  1.1    sekiya 
    348  1.1    sekiya /* PCI Address fixup routines */
    349  1.1    sekiya 
    350  1.1    sekiya void
    351  1.1    sekiya pciaddr_resource_manage(pc, tag, func, ctx)
    352  1.1    sekiya 	pci_chipset_tag_t pc;
    353  1.1    sekiya 	pcitag_t tag;
    354  1.1    sekiya 	pciaddr_resource_manage_func_t func;
    355  1.1    sekiya 	void *ctx;
    356  1.1    sekiya {
    357  1.1    sekiya 	pcireg_t val, mask;
    358  1.1    sekiya 	bus_addr_t addr;
    359  1.1    sekiya 	bus_size_t size;
    360  1.1    sekiya 	int error, mapreg, type, reg_start, reg_end, width;
    361  1.1    sekiya 
    362  1.1    sekiya 	val = macepci_conf_read(pc, tag, PCI_BHLC_REG);
    363  1.1    sekiya 	switch (PCI_HDRTYPE_TYPE(val)) {
    364  1.1    sekiya 	default:
    365  1.1    sekiya 		printf("WARNING: unknown PCI device header.");
    366  1.1    sekiya 		pciaddr.nbogus++;
    367  1.1    sekiya 		return;
    368  1.1    sekiya 	case 0:
    369  1.1    sekiya 		reg_start = PCI_MAPREG_START;
    370  1.1    sekiya 		reg_end   = PCI_MAPREG_END;
    371  1.1    sekiya 		break;
    372  1.1    sekiya 	case 1: /* PCI-PCI bridge */
    373  1.1    sekiya 		reg_start = PCI_MAPREG_START;
    374  1.1    sekiya 		reg_end   = PCI_MAPREG_PPB_END;
    375  1.1    sekiya 		break;
    376  1.1    sekiya 	case 2: /* PCI-CardBus bridge */
    377  1.1    sekiya 		reg_start = PCI_MAPREG_START;
    378  1.1    sekiya 		reg_end   = PCI_MAPREG_PCB_END;
    379  1.1    sekiya 		break;
    380  1.1    sekiya 	}
    381  1.1    sekiya 	error = 0;
    382  1.1    sekiya 
    383  1.1    sekiya 	for (mapreg = reg_start; mapreg < reg_end; mapreg += width) {
    384  1.1    sekiya 		/* inquire PCI device bus space requirement */
    385  1.1    sekiya 		val = macepci_conf_read(pc, tag, mapreg);
    386  1.1    sekiya 		macepci_conf_write(pc, tag, mapreg, ~0);
    387  1.1    sekiya 
    388  1.1    sekiya 		mask = macepci_conf_read(pc, tag, mapreg);
    389  1.1    sekiya 		macepci_conf_write(pc, tag, mapreg, val);
    390  1.1    sekiya 
    391  1.1    sekiya 		type = PCI_MAPREG_TYPE(val);
    392  1.1    sekiya 		width = 4;
    393  1.1    sekiya 
    394  1.1    sekiya 		if (type == PCI_MAPREG_TYPE_MEM) {
    395  1.1    sekiya 			size = PCI_MAPREG_MEM_SIZE(mask);
    396  1.1    sekiya 
    397  1.1    sekiya 			/*
    398  1.1    sekiya 			 * XXXrkb: for MEM64 BARs, to be totally kosher
    399  1.1    sekiya 			 * about the requested size, need to read mask
    400  1.1    sekiya 			 * from top 32bits of BAR and stir that into the
    401  1.1    sekiya 			 * size calculation, like so:
    402  1.1    sekiya 			 *
    403  1.1    sekiya 			 * case PCI_MAPREG_MEM_TYPE_64BIT:
    404  1.1    sekiya 			 *	bar64 = pci_conf_read(pb->pc, tag, br + 4);
    405  1.1    sekiya 			 *	pci_conf_write(pb->pc, tag, br + 4, 0xffffffff);
    406  1.1    sekiya 			 *	mask64 = pci_conf_read(pb->pc, tag, br + 4);
    407  1.1    sekiya 			 *	pci_conf_write(pb->pc, tag, br + 4, bar64);
    408  1.1    sekiya 			 *	size = (u_int64_t) PCI_MAPREG_MEM64_SIZE(
    409  1.1    sekiya 			 *	      (((u_int64_t) mask64) << 32) | mask);
    410  1.1    sekiya 			 *	width = 8;
    411  1.1    sekiya 			 *
    412  1.1    sekiya 			 * Fortunately, anything with all-zeros mask in the
    413  1.1    sekiya 			 * lower 32-bits will have size no less than 1 << 32,
    414  1.1    sekiya 			 * which we're not prepared to deal with, so I don't
    415  1.1    sekiya 			 * feel bad punting on it...
    416  1.1    sekiya 			 */
    417  1.1    sekiya 			if (PCI_MAPREG_MEM_TYPE(val) ==
    418  1.1    sekiya 			    PCI_MAPREG_MEM_TYPE_64BIT) {
    419  1.1    sekiya 				/*
    420  1.1    sekiya 				 * XXX We could examine the upper 32 bits
    421  1.1    sekiya 				 * XXX of the BAR here, but we are totally
    422  1.1    sekiya 				 * XXX unprepared to handle a non-zero value,
    423  1.1    sekiya 				 * XXX either here or anywhere else in the
    424  1.1    sekiya 				 * XXX sgimips code (not sure about MI code).
    425  1.1    sekiya 				 * XXX
    426  1.1    sekiya 				 * XXX So just arrange to skip the top 32
    427  1.1    sekiya 				 * XXX bits of the BAR and zero then out
    428  1.1    sekiya 				 * XXX if the BAR is in use.
    429  1.1    sekiya 				 */
    430  1.1    sekiya 				width = 8;
    431  1.1    sekiya 
    432  1.1    sekiya 				if (size != 0)
    433  1.1    sekiya 					macepci_conf_write(pc, tag,
    434  1.1    sekiya 					    mapreg + 4, 0);
    435  1.1    sekiya 			}
    436  1.1    sekiya 		} else {
    437  1.1    sekiya 			/*
    438  1.1    sekiya 			 * Upper 16 bits must be one.  Devices may hardwire
    439  1.1    sekiya 			 * them to zero, though, per PCI 2.2, 6.2.5.1, p 203.
    440  1.1    sekiya 			 */
    441  1.1    sekiya 			mask |= 0xffff0000;
    442  1.1    sekiya 			size = PCI_MAPREG_IO_SIZE(mask);
    443  1.1    sekiya 		}
    444  1.1    sekiya 
    445  1.1    sekiya 		if (size == 0) /* unused register */
    446  1.1    sekiya 			continue;
    447  1.1    sekiya 
    448  1.1    sekiya 		addr = pciaddr_ioaddr(val);
    449  1.1    sekiya 
    450  1.1    sekiya 		/* reservation/allocation phase */
    451  1.1    sekiya 		error += pciaddr_do_resource_allocate(pc, tag, mapreg,
    452  1.1    sekiya 		    ctx, type, &addr, size);
    453  1.1    sekiya 
    454  1.1    sekiya #if 0
    455  1.1    sekiya 		PCIBIOS_PRINTV(("\n\t%02xh %s 0x%08x 0x%08x",
    456  1.1    sekiya 		    mapreg, type ? "port" : "mem ",
    457  1.1    sekiya 		    (unsigned int)addr, (unsigned int)size));
    458  1.1    sekiya #endif
    459  1.1    sekiya 	}
    460  1.1    sekiya 
    461  1.1    sekiya 	/* enable/disable PCI device */
    462  1.1    sekiya 	val = macepci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    463  1.1    sekiya 
    464  1.1    sekiya 	if (error == 0)
    465  1.1    sekiya 		val |= (PCI_COMMAND_IO_ENABLE |
    466  1.1    sekiya 			PCI_COMMAND_MEM_ENABLE |
    467  1.1    sekiya 			PCI_COMMAND_MASTER_ENABLE |
    468  1.1    sekiya 			PCI_COMMAND_SPECIAL_ENABLE |
    469  1.1    sekiya 			PCI_COMMAND_INVALIDATE_ENABLE |
    470  1.1    sekiya 			PCI_COMMAND_PARITY_ENABLE);
    471  1.1    sekiya 	else
    472  1.1    sekiya 		val &= ~(PCI_COMMAND_IO_ENABLE |
    473  1.1    sekiya 			 PCI_COMMAND_MEM_ENABLE |
    474  1.1    sekiya 			 PCI_COMMAND_MASTER_ENABLE);
    475  1.1    sekiya 
    476  1.1    sekiya 	macepci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, val);
    477  1.1    sekiya 
    478  1.1    sekiya 	if (error)
    479  1.1    sekiya 		pciaddr.nbogus++;
    480  1.1    sekiya }
    481  1.1    sekiya 
    482  1.1    sekiya bus_addr_t
    483  1.1    sekiya pciaddr_ioaddr(val)
    484  1.1    sekiya 	u_int32_t val;
    485  1.1    sekiya {
    486  1.1    sekiya 
    487  1.1    sekiya 	return ((PCI_MAPREG_TYPE(val) == PCI_MAPREG_TYPE_MEM) ?
    488  1.1    sekiya 	    PCI_MAPREG_MEM_ADDR(val) : PCI_MAPREG_IO_ADDR(val));
    489  1.1    sekiya }
    490  1.1    sekiya 
    491  1.1    sekiya int
    492  1.1    sekiya pciaddr_do_resource_allocate(pc, tag, mapreg, ctx, type, addr, size)
    493  1.1    sekiya 	pci_chipset_tag_t pc;
    494  1.1    sekiya 	pcitag_t tag;
    495  1.1    sekiya 	void *ctx;
    496  1.1    sekiya 	int mapreg, type;
    497  1.1    sekiya 	bus_addr_t *addr;
    498  1.1    sekiya 	bus_size_t size;
    499  1.1    sekiya {
    500  1.1    sekiya 
    501  1.1    sekiya 	switch (type) {
    502  1.1    sekiya 	case PCI_MAPREG_TYPE_IO:
    503  1.1    sekiya 		*addr = ioaddr_base;
    504  1.1    sekiya 		ioaddr_base += PAGE_ALIGN(size);
    505  1.1    sekiya 		break;
    506  1.1    sekiya 
    507  1.1    sekiya 	case PCI_MAPREG_TYPE_MEM:
    508  1.1    sekiya 		*addr = memaddr_base;
    509  1.1    sekiya 		memaddr_base += MEG_ALIGN(size);
    510  1.1    sekiya 		break;
    511  1.1    sekiya 
    512  1.1    sekiya 	default:
    513  1.1    sekiya 		PCIBIOS_PRINTV(("attempt to remap unknown region (addr 0x%lx, "
    514  1.1    sekiya 		    "size 0x%lx, type %d)\n", *addr, size, type));
    515  1.1    sekiya 		return 0;
    516  1.1    sekiya 	}
    517  1.1    sekiya 
    518  1.1    sekiya 
    519  1.1    sekiya 	/* write new address to PCI device configuration header */
    520  1.1    sekiya 	macepci_conf_write(pc, tag, mapreg, *addr);
    521  1.1    sekiya 
    522  1.1    sekiya 	/* check */
    523  1.1    sekiya #ifdef PCIBIOSVERBOSE
    524  1.1    sekiya 	if (!pcibiosverbose)
    525  1.1    sekiya #endif
    526  1.1    sekiya 	{
    527  1.1    sekiya 		printf("pci_addr_fixup: ");
    528  1.1    sekiya 		pciaddr_print_devid(pc, tag);
    529  1.1    sekiya 	}
    530  1.1    sekiya 	if (pciaddr_ioaddr(macepci_conf_read(pc, tag, mapreg)) != *addr) {
    531  1.1    sekiya 		macepci_conf_write(pc, tag, mapreg, 0); /* clear */
    532  1.1    sekiya 		printf("fixup failed. (new address=%#x)\n", (unsigned)*addr);
    533  1.1    sekiya 		return (1);
    534  1.1    sekiya 	}
    535  1.1    sekiya #ifdef PCIBIOSVERBOSE
    536  1.1    sekiya 	if (!pcibiosverbose)
    537  1.1    sekiya #endif
    538  1.1    sekiya 		printf("new address 0x%08x (size 0x%x)\n", (unsigned)*addr,
    539  1.1    sekiya 		    (unsigned)size);
    540  1.1    sekiya 
    541  1.1    sekiya 	return (0);
    542  1.1    sekiya }
    543  1.1    sekiya 
    544  1.1    sekiya void
    545  1.1    sekiya pciaddr_print_devid(pc, tag)
    546  1.1    sekiya 	pci_chipset_tag_t pc;
    547  1.1    sekiya 	pcitag_t tag;
    548  1.1    sekiya {
    549  1.1    sekiya 	int bus, device, function;
    550  1.1    sekiya 	pcireg_t id;
    551  1.1    sekiya 
    552  1.1    sekiya 	id = macepci_conf_read(pc, tag, PCI_ID_REG);
    553  1.1    sekiya 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    554  1.1    sekiya 	printf("%03d:%02d:%d 0x%04x 0x%04x ", bus, device, function,
    555  1.1    sekiya 	    PCI_VENDOR(id), PCI_PRODUCT(id));
    556  1.1    sekiya }
    557  1.1    sekiya 
    558