Home | History | Annotate | Line # | Download | only in mace
pci_mace.c revision 1.5.12.1
      1  1.5.12.1      yamt /*	$NetBSD: pci_mace.c,v 1.5.12.1 2006/06/21 14:55:31 yamt Exp $	*/
      2       1.1    sekiya 
      3       1.1    sekiya /*
      4       1.1    sekiya  * Copyright (c) 2001,2003 Christopher Sekiya
      5       1.1    sekiya  * Copyright (c) 2000 Soren S. Jorvang
      6       1.1    sekiya  * All rights reserved.
      7       1.1    sekiya  *
      8       1.1    sekiya  * Redistribution and use in source and binary forms, with or without
      9       1.1    sekiya  * modification, are permitted provided that the following conditions
     10       1.1    sekiya  * are met:
     11       1.1    sekiya  * 1. Redistributions of source code must retain the above copyright
     12       1.1    sekiya  *    notice, this list of conditions and the following disclaimer.
     13       1.1    sekiya  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1    sekiya  *    notice, this list of conditions and the following disclaimer in the
     15       1.1    sekiya  *    documentation and/or other materials provided with the distribution.
     16       1.1    sekiya  * 3. All advertising materials mentioning features or use of this software
     17       1.1    sekiya  *    must display the following acknowledgement:
     18       1.1    sekiya  *          This product includes software developed for the
     19       1.1    sekiya  *          NetBSD Project.  See http://www.NetBSD.org/ for
     20       1.1    sekiya  *          information about NetBSD.
     21       1.1    sekiya  * 4. The name of the author may not be used to endorse or promote products
     22       1.1    sekiya  *    derived from this software without specific prior written permission.
     23       1.1    sekiya  *
     24       1.1    sekiya  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     25       1.1    sekiya  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26       1.1    sekiya  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27       1.1    sekiya  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     28       1.1    sekiya  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     29       1.1    sekiya  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     30       1.1    sekiya  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     31       1.1    sekiya  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     32       1.1    sekiya  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     33       1.1    sekiya  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34       1.1    sekiya  */
     35       1.1    sekiya 
     36       1.1    sekiya #include <sys/cdefs.h>
     37  1.5.12.1      yamt __KERNEL_RCSID(0, "$NetBSD: pci_mace.c,v 1.5.12.1 2006/06/21 14:55:31 yamt Exp $");
     38  1.5.12.1      yamt 
     39  1.5.12.1      yamt #include "opt_pci.h"
     40  1.5.12.1      yamt #include "pci.h"
     41       1.1    sekiya 
     42       1.1    sekiya #include <sys/param.h>
     43       1.1    sekiya #include <sys/device.h>
     44       1.1    sekiya #include <sys/systm.h>
     45       1.1    sekiya 
     46       1.1    sekiya #include <machine/cpu.h>
     47       1.1    sekiya #include <machine/locore.h>
     48       1.1    sekiya #include <machine/autoconf.h>
     49       1.1    sekiya #include <machine/vmparam.h>
     50       1.1    sekiya #include <machine/bus.h>
     51       1.1    sekiya #include <machine/machtype.h>
     52       1.1    sekiya 
     53  1.5.12.1      yamt #include <mips/cache.h>
     54  1.5.12.1      yamt 
     55       1.1    sekiya #include <dev/pci/pcivar.h>
     56       1.1    sekiya #include <dev/pci/pcireg.h>
     57       1.1    sekiya #include <dev/pci/pcidevs.h>
     58       1.1    sekiya 
     59  1.5.12.1      yamt #ifdef PCI_NETBSD_CONFIGURE
     60  1.5.12.1      yamt #include <sys/extent.h>
     61  1.5.12.1      yamt #include <sys/malloc.h>
     62  1.5.12.1      yamt #include <dev/pci/pciconf.h>
     63  1.5.12.1      yamt #endif
     64  1.5.12.1      yamt 
     65       1.1    sekiya #include <sgimips/mace/macereg.h>
     66       1.1    sekiya #include <sgimips/mace/macevar.h>
     67       1.1    sekiya 
     68       1.1    sekiya #include <sgimips/mace/pcireg_mace.h>
     69  1.5.12.1      yamt #ifndef PCI_NETBSD_CONFIGURE
     70       1.1    sekiya #include <sgimips/pci/pci_addr_fixup.h>
     71       1.1    sekiya 
     72       1.1    sekiya #define PCIBIOS_PRINTV(arg) \
     73       1.1    sekiya 	do { \
     74       1.1    sekiya 		printf arg; \
     75       1.1    sekiya 	} while (0)
     76       1.1    sekiya #define PCIBIOS_PRINTVN(n, arg) \
     77       1.1    sekiya 	do { \
     78       1.1    sekiya 		printf arg; \
     79       1.1    sekiya 	} while (0)
     80       1.1    sekiya 
     81       1.1    sekiya 
     82       1.1    sekiya #define PAGE_ALIGN(x)	(((x) + PAGE_SIZE - 1) & ~(PAGE_SIZE - 1))
     83       1.1    sekiya #define MEG_ALIGN(x)	(((x) + 0x100000 - 1) & ~(0x100000 - 1))
     84  1.5.12.1      yamt #endif
     85       1.1    sekiya 
     86       1.1    sekiya struct macepci_softc {
     87       1.1    sekiya 	struct device sc_dev;
     88       1.1    sekiya 
     89       1.1    sekiya 	struct sgimips_pci_chipset sc_pc;
     90       1.1    sekiya };
     91       1.1    sekiya 
     92       1.1    sekiya static int	macepci_match(struct device *, struct cfdata *, void *);
     93       1.1    sekiya static void	macepci_attach(struct device *, struct device *, void *);
     94       1.1    sekiya pcireg_t	macepci_conf_read(pci_chipset_tag_t, pcitag_t, int);
     95       1.1    sekiya void		macepci_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
     96       1.1    sekiya int		macepci_intr(void *);
     97       1.1    sekiya 
     98  1.5.12.1      yamt #ifndef PCI_NETBSD_CONFIGURE
     99       1.1    sekiya struct pciaddr pciaddr;
    100       1.1    sekiya 
    101       1.1    sekiya int pciaddr_do_resource_allocate(pci_chipset_tag_t pc, pcitag_t tag, int mapreg, void *ctx, int type, bus_addr_t *addr, bus_size_t size);
    102       1.1    sekiya 
    103       1.1    sekiya unsigned int ioaddr_base = 0x1000;
    104       1.1    sekiya unsigned int memaddr_base = 0x80100000;
    105  1.5.12.1      yamt #endif
    106       1.1    sekiya 
    107       1.1    sekiya CFATTACH_DECL(macepci, sizeof(struct macepci_softc),
    108       1.1    sekiya     macepci_match, macepci_attach, NULL, NULL);
    109       1.1    sekiya 
    110       1.1    sekiya static int
    111       1.5    sekiya macepci_match(struct device *parent, struct cfdata *match, void *aux)
    112       1.1    sekiya {
    113       1.1    sekiya 
    114       1.2    sekiya 	return (1);
    115       1.1    sekiya }
    116       1.1    sekiya 
    117       1.1    sekiya static void
    118       1.5    sekiya macepci_attach(struct device *parent, struct device *self, void *aux)
    119       1.1    sekiya {
    120       1.1    sekiya 	struct macepci_softc *sc = (struct macepci_softc *)self;
    121       1.1    sekiya 	pci_chipset_tag_t pc = &sc->sc_pc;
    122       1.1    sekiya 	struct mace_attach_args *maa = aux;
    123       1.1    sekiya 	struct pcibus_attach_args pba;
    124       1.1    sekiya 	u_int32_t control;
    125  1.5.12.1      yamt 	int rev;
    126  1.5.12.1      yamt #ifndef PCI_NETBSD_CONFIGURE
    127       1.1    sekiya 	pcitag_t devtag;
    128  1.5.12.1      yamt 	int device;
    129  1.5.12.1      yamt #endif
    130       1.1    sekiya 
    131       1.1    sekiya 	if (bus_space_subregion(maa->maa_st, maa->maa_sh,
    132       1.1    sekiya 	    maa->maa_offset, 0, &pc->ioh) )
    133       1.1    sekiya 		panic("macepci_attach: couldn't map");
    134       1.1    sekiya 
    135       1.1    sekiya 	pc->iot = maa->maa_st;
    136       1.1    sekiya 
    137       1.1    sekiya 	rev = bus_space_read_4(pc->iot, pc->ioh, MACEPCI_REVISION);
    138       1.1    sekiya 	printf(": rev %d\n", rev);
    139       1.1    sekiya 
    140       1.1    sekiya 	pc->pc_conf_read = macepci_conf_read;
    141       1.1    sekiya 	pc->pc_conf_write = macepci_conf_write;
    142       1.4    sekiya 	pc->intr_establish = mace_intr_establish;
    143       1.4    sekiya 	pc->intr_disestablish = mace_intr_disestablish;
    144       1.1    sekiya 
    145       1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_ERROR_ADDR, 0);
    146       1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_ERROR_FLAGS, 0);
    147       1.1    sekiya 
    148       1.1    sekiya 	/* Turn on PCI error interrupts */
    149       1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_CONTROL,
    150       1.1    sekiya 	    MACE_PCI_CONTROL_SERR_ENA |
    151       1.1    sekiya 	    MACE_PCI_CONTROL_PARITY_ERR |
    152       1.1    sekiya 	    MACE_PCI_CONTROL_PARK_LIU |
    153       1.1    sekiya 	    MACE_PCI_CONTROL_OVERRUN_INT |
    154       1.1    sekiya 	    MACE_PCI_CONTROL_PARITY_INT |
    155       1.1    sekiya 	    MACE_PCI_CONTROL_SERR_INT |
    156       1.1    sekiya 	    MACE_PCI_CONTROL_IT_INT |
    157       1.1    sekiya 	    MACE_PCI_CONTROL_RE_INT |
    158       1.1    sekiya 	    MACE_PCI_CONTROL_DPED_INT |
    159       1.1    sekiya 	    MACE_PCI_CONTROL_TAR_INT |
    160       1.1    sekiya 	    MACE_PCI_CONTROL_MAR_INT);
    161       1.1    sekiya 
    162  1.5.12.1      yamt #ifndef PCI_NETBSD_CONFIGURE
    163       1.1    sekiya 	/* Must fix up all PCI devices, ahc_pci expects proper i/o mapping */
    164       1.1    sekiya 	for (device = 1; device < 4; device++) {
    165       1.1    sekiya 		const struct pci_quirkdata *qd;
    166       1.1    sekiya 		int function, nfuncs;
    167       1.1    sekiya 		pcireg_t bhlcr, id;
    168       1.1    sekiya 
    169       1.1    sekiya 		devtag = pci_make_tag(pc, 0, device, 0);
    170       1.1    sekiya 		id = pci_conf_read(pc, devtag, PCI_ID_REG);
    171       1.1    sekiya 
    172       1.1    sekiya 		/* Invalid vendor ID value? */
    173       1.1    sekiya 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    174       1.1    sekiya 			continue;
    175       1.1    sekiya 		/* XXX Not invalid, but we've done this ~forever. */
    176       1.1    sekiya 		if (PCI_VENDOR(id) == 0)
    177       1.1    sekiya 			continue;
    178       1.1    sekiya 
    179       1.1    sekiya 		qd = pci_lookup_quirkdata(PCI_VENDOR(id), PCI_PRODUCT(id));
    180       1.1    sekiya 		bhlcr = pci_conf_read(pc, devtag, PCI_BHLC_REG);
    181       1.1    sekiya 
    182       1.1    sekiya 		if (PCI_HDRTYPE_MULTIFN(bhlcr) ||
    183       1.1    sekiya 		    (qd != NULL &&
    184       1.1    sekiya 		     (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0))
    185       1.1    sekiya 			nfuncs = 8;
    186       1.1    sekiya 		else
    187       1.1    sekiya 			nfuncs = 1;
    188       1.1    sekiya 
    189       1.1    sekiya 		for (function = 0; function < nfuncs; function++) {
    190       1.1    sekiya 			devtag = pci_make_tag(pc, 0, device, function);
    191       1.1    sekiya 			id = pci_conf_read(pc, devtag, PCI_ID_REG);
    192       1.1    sekiya 
    193       1.1    sekiya 			/* Invalid vendor ID value? */
    194       1.1    sekiya 			if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    195       1.1    sekiya 				continue;
    196       1.1    sekiya 			/* Not invalid, but we've done this ~forever */
    197       1.1    sekiya 			if (PCI_VENDOR(id) == 0)
    198       1.1    sekiya 				continue;
    199       1.1    sekiya 
    200       1.1    sekiya 			pciaddr_resource_manage(pc, devtag, NULL, NULL);
    201       1.1    sekiya 		}
    202       1.1    sekiya 	}
    203  1.5.12.1      yamt #endif
    204       1.1    sekiya 
    205       1.1    sekiya 	/*
    206       1.1    sekiya 	 * Enable all MACE PCI interrupts. They will be masked by
    207       1.1    sekiya 	 * the CRIME code.
    208       1.1    sekiya 	 */
    209       1.1    sekiya 	control = bus_space_read_4(pc->iot, pc->ioh, MACEPCI_CONTROL);
    210       1.1    sekiya 	control |= CONTROL_INT_MASK;
    211       1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACEPCI_CONTROL, control);
    212       1.1    sekiya 
    213       1.1    sekiya #if NPCI > 0
    214  1.5.12.1      yamt #ifdef PCI_NETBSD_CONFIGURE
    215  1.5.12.1      yamt 	pc->pc_ioext = extent_create("macepciio", 0x00001000, 0x01ffffff,
    216  1.5.12.1      yamt 	    M_DEVBUF, NULL, 0, EX_NOWAIT);
    217  1.5.12.1      yamt 	pc->pc_memext = extent_create("macepcimem", 0x80100000, 0x81ffffff,
    218  1.5.12.1      yamt 	    M_DEVBUF, NULL, 0, EX_NOWAIT);
    219  1.5.12.1      yamt 	pci_configure_bus(pc, pc->pc_ioext, pc->pc_memext, NULL, 0,
    220  1.5.12.1      yamt 	    mips_dcache_align);
    221  1.5.12.1      yamt #endif
    222       1.1    sekiya 	memset(&pba, 0, sizeof pba);
    223       1.1    sekiya /*XXX*/	pba.pba_iot = SGIMIPS_BUS_SPACE_IO;
    224       1.1    sekiya /*XXX*/	pba.pba_memt = SGIMIPS_BUS_SPACE_MEM;
    225       1.1    sekiya 	pba.pba_dmat = &pci_bus_dma_tag;
    226       1.1    sekiya 	pba.pba_dmat64 = NULL;
    227       1.1    sekiya 	pba.pba_bus = 0;
    228       1.1    sekiya 	pba.pba_bridgetag = NULL;
    229       1.1    sekiya 	pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED |
    230       1.1    sekiya 	    PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY | PCI_FLAGS_MWI_OKAY;
    231       1.1    sekiya 	pba.pba_pc = pc;
    232       1.1    sekiya 
    233       1.1    sekiya #ifdef MACEPCI_IO_WAS_BUGGY
    234       1.1    sekiya 	if (rev == 0)
    235       1.1    sekiya 		pba.pba_flags &= ~PCI_FLAGS_IO_ENABLED;		/* Buggy? */
    236       1.1    sekiya #endif
    237       1.1    sekiya 
    238       1.1    sekiya 	cpu_intr_establish(maa->maa_intr, IPL_NONE, macepci_intr, sc);
    239       1.1    sekiya 
    240       1.3  drochner 	config_found_ia(self, "pcibus", &pba, pcibusprint);
    241       1.1    sekiya #endif
    242       1.1    sekiya }
    243       1.1    sekiya 
    244       1.1    sekiya pcireg_t
    245       1.5    sekiya macepci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
    246       1.1    sekiya {
    247       1.1    sekiya 	pcireg_t data;
    248       1.1    sekiya 
    249       1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_CONFIG_ADDR, (tag | reg));
    250       1.1    sekiya 	data = bus_space_read_4(pc->iot, pc->ioh, MACE_PCI_CONFIG_DATA);
    251       1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_CONFIG_ADDR, 0);
    252       1.1    sekiya 
    253       1.1    sekiya 	return data;
    254       1.1    sekiya }
    255       1.1    sekiya 
    256       1.1    sekiya void
    257       1.5    sekiya macepci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
    258       1.1    sekiya {
    259       1.1    sekiya 	/* XXX O2 soren */
    260       1.1    sekiya 	if (tag == 0)
    261       1.1    sekiya 		return;
    262       1.1    sekiya 
    263       1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_CONFIG_ADDR, (tag | reg));
    264       1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_CONFIG_DATA, data);
    265       1.1    sekiya 	bus_space_write_4(pc->iot, pc->ioh, MACE_PCI_CONFIG_ADDR, 0);
    266       1.1    sekiya }
    267       1.1    sekiya 
    268       1.1    sekiya 
    269       1.1    sekiya /*
    270       1.1    sekiya  * Handle PCI error interrupts.
    271       1.1    sekiya  */
    272       1.1    sekiya int
    273       1.5    sekiya macepci_intr(void *arg)
    274       1.1    sekiya {
    275       1.1    sekiya 	struct macepci_softc *sc = (struct macepci_softc *)arg;
    276       1.1    sekiya 	pci_chipset_tag_t pc = &sc->sc_pc;
    277       1.1    sekiya 	u_int32_t error, address;
    278       1.1    sekiya 
    279       1.1    sekiya 	error = bus_space_read_4(pc->iot, pc->ioh, MACE_PCI_ERROR_FLAGS);
    280       1.1    sekiya 	address = bus_space_read_4(pc->iot, pc->ioh, MACE_PCI_ERROR_ADDR);
    281       1.1    sekiya 	while (error & 0xffc00000) {
    282       1.1    sekiya 		if (error & MACE_PERR_MASTER_ABORT) {
    283       1.1    sekiya 			/*
    284       1.1    sekiya 			 * this seems to be a more-or-less normal error
    285       1.1    sekiya 			 * condition (e.g., "pcictl pci0 list" generates
    286       1.1    sekiya 			 * a _lot_ of these errors, so no message for now
    287       1.1    sekiya 			 * while I figure out if I missed a trick somewhere.
    288       1.1    sekiya 			 */
    289       1.1    sekiya 			error &= ~MACE_PERR_MASTER_ABORT;
    290       1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    291       1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    292       1.1    sekiya 		}
    293       1.1    sekiya 
    294       1.1    sekiya 		if (error & MACE_PERR_TARGET_ABORT) {
    295       1.1    sekiya 			printf("mace: target abort at %x\n", address);
    296       1.1    sekiya 			error &= ~MACE_PERR_TARGET_ABORT;
    297       1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    298       1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    299       1.1    sekiya 		}
    300       1.1    sekiya 
    301       1.1    sekiya 		if (error & MACE_PERR_DATA_PARITY_ERR) {
    302       1.1    sekiya 			printf("mace: parity error at %x\n", address);
    303       1.1    sekiya 			error &= ~MACE_PERR_DATA_PARITY_ERR;
    304       1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    305       1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    306       1.1    sekiya 		}
    307       1.1    sekiya 
    308       1.1    sekiya 		if (error & MACE_PERR_RETRY_ERR) {
    309       1.1    sekiya 			printf("mace: retry error at %x\n", address);
    310       1.1    sekiya 			error &= ~MACE_PERR_RETRY_ERR;
    311       1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    312       1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    313       1.1    sekiya 		}
    314       1.1    sekiya 
    315       1.1    sekiya 		if (error & MACE_PERR_ILLEGAL_CMD) {
    316       1.1    sekiya 			printf("mace: illegal command at %x\n", address);
    317       1.1    sekiya 			error &= ~MACE_PERR_ILLEGAL_CMD;
    318       1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    319       1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    320       1.1    sekiya 		}
    321       1.1    sekiya 
    322       1.1    sekiya 		if (error & MACE_PERR_SYSTEM_ERR) {
    323       1.1    sekiya 			printf("mace: system error at %x\n", address);
    324       1.1    sekiya 			error &= ~MACE_PERR_SYSTEM_ERR;
    325       1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    326       1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    327       1.1    sekiya 		}
    328       1.1    sekiya 
    329       1.1    sekiya 		if (error & MACE_PERR_INTERRUPT_TEST) {
    330       1.1    sekiya 			printf("mace: interrupt test at %x\n", address);
    331       1.1    sekiya 			error &= ~MACE_PERR_INTERRUPT_TEST;
    332       1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    333       1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    334       1.1    sekiya 		}
    335       1.1    sekiya 
    336       1.1    sekiya 		if (error & MACE_PERR_PARITY_ERR) {
    337       1.1    sekiya 			printf("mace: parity error at %x\n", address);
    338       1.1    sekiya 			error &= ~MACE_PERR_PARITY_ERR;
    339       1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    340       1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    341       1.1    sekiya 		}
    342       1.1    sekiya 
    343       1.1    sekiya 		if (error & MACE_PERR_RSVD) {
    344       1.1    sekiya 			printf("mace: reserved condition at %x\n", address);
    345       1.1    sekiya 			error &= ~MACE_PERR_RSVD;
    346       1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    347       1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    348       1.1    sekiya 		}
    349       1.1    sekiya 
    350       1.1    sekiya 		if (error & MACE_PERR_OVERRUN) {
    351       1.1    sekiya 			printf("mace: overrun at %x\n", address);
    352       1.1    sekiya 			error &= ~MACE_PERR_OVERRUN;
    353       1.1    sekiya 			bus_space_write_4(pc->iot, pc->ioh,
    354       1.1    sekiya 			    MACE_PCI_ERROR_FLAGS, error);
    355       1.1    sekiya 		}
    356       1.1    sekiya 	}
    357       1.1    sekiya 	return 0;
    358       1.1    sekiya }
    359       1.1    sekiya 
    360  1.5.12.1      yamt #ifndef PCI_NETBSD_CONFIGURE
    361       1.1    sekiya /* PCI Address fixup routines */
    362       1.1    sekiya 
    363       1.1    sekiya void
    364       1.5    sekiya pciaddr_resource_manage(pci_chipset_tag_t pc, pcitag_t tag,
    365       1.5    sekiya 		pciaddr_resource_manage_func_t func, void *ctx)
    366       1.1    sekiya {
    367       1.1    sekiya 	pcireg_t val, mask;
    368       1.1    sekiya 	bus_addr_t addr;
    369       1.1    sekiya 	bus_size_t size;
    370       1.1    sekiya 	int error, mapreg, type, reg_start, reg_end, width;
    371       1.1    sekiya 
    372       1.1    sekiya 	val = macepci_conf_read(pc, tag, PCI_BHLC_REG);
    373       1.1    sekiya 	switch (PCI_HDRTYPE_TYPE(val)) {
    374       1.1    sekiya 	default:
    375       1.1    sekiya 		printf("WARNING: unknown PCI device header.");
    376       1.1    sekiya 		pciaddr.nbogus++;
    377       1.1    sekiya 		return;
    378       1.1    sekiya 	case 0:
    379       1.1    sekiya 		reg_start = PCI_MAPREG_START;
    380       1.1    sekiya 		reg_end   = PCI_MAPREG_END;
    381       1.1    sekiya 		break;
    382       1.1    sekiya 	case 1: /* PCI-PCI bridge */
    383       1.1    sekiya 		reg_start = PCI_MAPREG_START;
    384       1.1    sekiya 		reg_end   = PCI_MAPREG_PPB_END;
    385       1.1    sekiya 		break;
    386       1.1    sekiya 	case 2: /* PCI-CardBus bridge */
    387       1.1    sekiya 		reg_start = PCI_MAPREG_START;
    388       1.1    sekiya 		reg_end   = PCI_MAPREG_PCB_END;
    389       1.1    sekiya 		break;
    390       1.1    sekiya 	}
    391       1.1    sekiya 	error = 0;
    392       1.1    sekiya 
    393       1.1    sekiya 	for (mapreg = reg_start; mapreg < reg_end; mapreg += width) {
    394       1.1    sekiya 		/* inquire PCI device bus space requirement */
    395       1.1    sekiya 		val = macepci_conf_read(pc, tag, mapreg);
    396       1.1    sekiya 		macepci_conf_write(pc, tag, mapreg, ~0);
    397       1.1    sekiya 
    398       1.1    sekiya 		mask = macepci_conf_read(pc, tag, mapreg);
    399       1.1    sekiya 		macepci_conf_write(pc, tag, mapreg, val);
    400       1.1    sekiya 
    401       1.1    sekiya 		type = PCI_MAPREG_TYPE(val);
    402       1.1    sekiya 		width = 4;
    403       1.1    sekiya 
    404       1.1    sekiya 		if (type == PCI_MAPREG_TYPE_MEM) {
    405       1.1    sekiya 			size = PCI_MAPREG_MEM_SIZE(mask);
    406       1.1    sekiya 
    407       1.1    sekiya 			/*
    408       1.1    sekiya 			 * XXXrkb: for MEM64 BARs, to be totally kosher
    409       1.1    sekiya 			 * about the requested size, need to read mask
    410       1.1    sekiya 			 * from top 32bits of BAR and stir that into the
    411       1.1    sekiya 			 * size calculation, like so:
    412       1.1    sekiya 			 *
    413       1.1    sekiya 			 * case PCI_MAPREG_MEM_TYPE_64BIT:
    414       1.1    sekiya 			 *	bar64 = pci_conf_read(pb->pc, tag, br + 4);
    415       1.1    sekiya 			 *	pci_conf_write(pb->pc, tag, br + 4, 0xffffffff);
    416       1.1    sekiya 			 *	mask64 = pci_conf_read(pb->pc, tag, br + 4);
    417       1.1    sekiya 			 *	pci_conf_write(pb->pc, tag, br + 4, bar64);
    418       1.1    sekiya 			 *	size = (u_int64_t) PCI_MAPREG_MEM64_SIZE(
    419       1.1    sekiya 			 *	      (((u_int64_t) mask64) << 32) | mask);
    420       1.1    sekiya 			 *	width = 8;
    421       1.1    sekiya 			 *
    422       1.1    sekiya 			 * Fortunately, anything with all-zeros mask in the
    423       1.1    sekiya 			 * lower 32-bits will have size no less than 1 << 32,
    424       1.1    sekiya 			 * which we're not prepared to deal with, so I don't
    425       1.1    sekiya 			 * feel bad punting on it...
    426       1.1    sekiya 			 */
    427       1.1    sekiya 			if (PCI_MAPREG_MEM_TYPE(val) ==
    428       1.1    sekiya 			    PCI_MAPREG_MEM_TYPE_64BIT) {
    429       1.1    sekiya 				/*
    430       1.1    sekiya 				 * XXX We could examine the upper 32 bits
    431       1.1    sekiya 				 * XXX of the BAR here, but we are totally
    432       1.1    sekiya 				 * XXX unprepared to handle a non-zero value,
    433       1.1    sekiya 				 * XXX either here or anywhere else in the
    434       1.1    sekiya 				 * XXX sgimips code (not sure about MI code).
    435       1.1    sekiya 				 * XXX
    436       1.1    sekiya 				 * XXX So just arrange to skip the top 32
    437       1.1    sekiya 				 * XXX bits of the BAR and zero then out
    438       1.1    sekiya 				 * XXX if the BAR is in use.
    439       1.1    sekiya 				 */
    440       1.1    sekiya 				width = 8;
    441       1.1    sekiya 
    442       1.1    sekiya 				if (size != 0)
    443       1.1    sekiya 					macepci_conf_write(pc, tag,
    444       1.1    sekiya 					    mapreg + 4, 0);
    445       1.1    sekiya 			}
    446       1.1    sekiya 		} else {
    447       1.1    sekiya 			/*
    448       1.1    sekiya 			 * Upper 16 bits must be one.  Devices may hardwire
    449       1.1    sekiya 			 * them to zero, though, per PCI 2.2, 6.2.5.1, p 203.
    450       1.1    sekiya 			 */
    451       1.1    sekiya 			mask |= 0xffff0000;
    452       1.1    sekiya 			size = PCI_MAPREG_IO_SIZE(mask);
    453       1.1    sekiya 		}
    454       1.1    sekiya 
    455       1.1    sekiya 		if (size == 0) /* unused register */
    456       1.1    sekiya 			continue;
    457       1.1    sekiya 
    458       1.1    sekiya 		addr = pciaddr_ioaddr(val);
    459       1.1    sekiya 
    460       1.1    sekiya 		/* reservation/allocation phase */
    461       1.1    sekiya 		error += pciaddr_do_resource_allocate(pc, tag, mapreg,
    462       1.1    sekiya 		    ctx, type, &addr, size);
    463       1.1    sekiya 
    464       1.1    sekiya #if 0
    465       1.1    sekiya 		PCIBIOS_PRINTV(("\n\t%02xh %s 0x%08x 0x%08x",
    466       1.1    sekiya 		    mapreg, type ? "port" : "mem ",
    467       1.1    sekiya 		    (unsigned int)addr, (unsigned int)size));
    468       1.1    sekiya #endif
    469       1.1    sekiya 	}
    470       1.1    sekiya 
    471       1.1    sekiya 	/* enable/disable PCI device */
    472       1.1    sekiya 	val = macepci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    473       1.1    sekiya 
    474       1.1    sekiya 	if (error == 0)
    475       1.1    sekiya 		val |= (PCI_COMMAND_IO_ENABLE |
    476       1.1    sekiya 			PCI_COMMAND_MEM_ENABLE |
    477       1.1    sekiya 			PCI_COMMAND_MASTER_ENABLE |
    478       1.1    sekiya 			PCI_COMMAND_SPECIAL_ENABLE |
    479       1.1    sekiya 			PCI_COMMAND_INVALIDATE_ENABLE |
    480       1.1    sekiya 			PCI_COMMAND_PARITY_ENABLE);
    481       1.1    sekiya 	else
    482       1.1    sekiya 		val &= ~(PCI_COMMAND_IO_ENABLE |
    483       1.1    sekiya 			 PCI_COMMAND_MEM_ENABLE |
    484       1.1    sekiya 			 PCI_COMMAND_MASTER_ENABLE);
    485       1.1    sekiya 
    486       1.1    sekiya 	macepci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, val);
    487       1.1    sekiya 
    488       1.1    sekiya 	if (error)
    489       1.1    sekiya 		pciaddr.nbogus++;
    490       1.1    sekiya }
    491       1.1    sekiya 
    492       1.1    sekiya bus_addr_t
    493       1.5    sekiya pciaddr_ioaddr(u_int32_t val)
    494       1.1    sekiya {
    495       1.1    sekiya 
    496       1.1    sekiya 	return ((PCI_MAPREG_TYPE(val) == PCI_MAPREG_TYPE_MEM) ?
    497       1.1    sekiya 	    PCI_MAPREG_MEM_ADDR(val) : PCI_MAPREG_IO_ADDR(val));
    498       1.1    sekiya }
    499       1.1    sekiya 
    500       1.1    sekiya int
    501       1.5    sekiya pciaddr_do_resource_allocate(pci_chipset_tag_t pc, pcitag_t tag, int mapreg,
    502       1.5    sekiya 		void *ctx, int type, bus_addr_t *addr, bus_size_t size)
    503       1.1    sekiya {
    504       1.1    sekiya 
    505       1.1    sekiya 	switch (type) {
    506       1.1    sekiya 	case PCI_MAPREG_TYPE_IO:
    507       1.1    sekiya 		*addr = ioaddr_base;
    508       1.1    sekiya 		ioaddr_base += PAGE_ALIGN(size);
    509       1.1    sekiya 		break;
    510       1.1    sekiya 
    511       1.1    sekiya 	case PCI_MAPREG_TYPE_MEM:
    512       1.1    sekiya 		*addr = memaddr_base;
    513       1.1    sekiya 		memaddr_base += MEG_ALIGN(size);
    514       1.1    sekiya 		break;
    515       1.1    sekiya 
    516       1.1    sekiya 	default:
    517       1.1    sekiya 		PCIBIOS_PRINTV(("attempt to remap unknown region (addr 0x%lx, "
    518       1.1    sekiya 		    "size 0x%lx, type %d)\n", *addr, size, type));
    519       1.1    sekiya 		return 0;
    520       1.1    sekiya 	}
    521       1.1    sekiya 
    522       1.1    sekiya 
    523       1.1    sekiya 	/* write new address to PCI device configuration header */
    524       1.1    sekiya 	macepci_conf_write(pc, tag, mapreg, *addr);
    525       1.1    sekiya 
    526       1.1    sekiya 	/* check */
    527       1.1    sekiya #ifdef PCIBIOSVERBOSE
    528       1.1    sekiya 	if (!pcibiosverbose)
    529       1.1    sekiya #endif
    530       1.1    sekiya 	{
    531       1.1    sekiya 		printf("pci_addr_fixup: ");
    532       1.1    sekiya 		pciaddr_print_devid(pc, tag);
    533       1.1    sekiya 	}
    534       1.1    sekiya 	if (pciaddr_ioaddr(macepci_conf_read(pc, tag, mapreg)) != *addr) {
    535       1.1    sekiya 		macepci_conf_write(pc, tag, mapreg, 0); /* clear */
    536       1.1    sekiya 		printf("fixup failed. (new address=%#x)\n", (unsigned)*addr);
    537       1.1    sekiya 		return (1);
    538       1.1    sekiya 	}
    539       1.1    sekiya #ifdef PCIBIOSVERBOSE
    540       1.1    sekiya 	if (!pcibiosverbose)
    541       1.1    sekiya #endif
    542       1.1    sekiya 		printf("new address 0x%08x (size 0x%x)\n", (unsigned)*addr,
    543       1.1    sekiya 		    (unsigned)size);
    544       1.1    sekiya 
    545       1.1    sekiya 	return (0);
    546       1.1    sekiya }
    547       1.1    sekiya 
    548       1.1    sekiya void
    549       1.5    sekiya pciaddr_print_devid(pci_chipset_tag_t pc, pcitag_t tag)
    550       1.1    sekiya {
    551       1.1    sekiya 	int bus, device, function;
    552       1.1    sekiya 	pcireg_t id;
    553       1.1    sekiya 
    554       1.1    sekiya 	id = macepci_conf_read(pc, tag, PCI_ID_REG);
    555       1.1    sekiya 	pci_decompose_tag(pc, tag, &bus, &device, &function);
    556       1.1    sekiya 	printf("%03d:%02d:%d 0x%04x 0x%04x ", bus, device, function,
    557       1.1    sekiya 	    PCI_VENDOR(id), PCI_PRODUCT(id));
    558       1.1    sekiya }
    559  1.5.12.1      yamt #endif
    560