iris_scsireg.h revision 1.1 1 1.1 tsutsui /* $NetBSD: iris_scsireg.h,v 1.1 2019/01/12 16:44:47 tsutsui Exp $ */
2 1.1 tsutsui
3 1.1 tsutsui /*
4 1.1 tsutsui * Copyright (c) 2018 Naruaki Etomi
5 1.1 tsutsui * All rights reserved.
6 1.1 tsutsui *
7 1.1 tsutsui * Redistribution and use in source and binary forms, with or without
8 1.1 tsutsui * modification, are permitted provided that the following conditions
9 1.1 tsutsui * are met:
10 1.1 tsutsui * 1. Redistributions of source code must retain the above copyright
11 1.1 tsutsui * notice, this list of conditions and the following disclaimer.
12 1.1 tsutsui * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 tsutsui * notice, this list of conditions and the following disclaimer in the
14 1.1 tsutsui * documentation and/or other materials provided with the distribution.
15 1.1 tsutsui *
16 1.1 tsutsui * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 tsutsui * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 tsutsui * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 tsutsui * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 tsutsui * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
21 1.1 tsutsui * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22 1.1 tsutsui * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23 1.1 tsutsui * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 1.1 tsutsui * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25 1.1 tsutsui * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 1.1 tsutsui */
27 1.1 tsutsui
28 1.1 tsutsui /*
29 1.1 tsutsui * Copyright (c) 1990 The Regents of the University of California.
30 1.1 tsutsui * All rights reserved.
31 1.1 tsutsui *
32 1.1 tsutsui * This code is derived from software contributed to Berkeley by
33 1.1 tsutsui * Van Jacobson of Lawrence Berkeley Laboratory.
34 1.1 tsutsui *
35 1.1 tsutsui * Redistribution and use in source and binary forms, with or without
36 1.1 tsutsui * modification, are permitted provided that the following conditions
37 1.1 tsutsui * are met:
38 1.1 tsutsui * 1. Redistributions of source code must retain the above copyright
39 1.1 tsutsui * notice, this list of conditions and the following disclaimer.
40 1.1 tsutsui * 2. Redistributions in binary form must reproduce the above copyright
41 1.1 tsutsui * notice, this list of conditions and the following disclaimer in the
42 1.1 tsutsui * documentation and/or other materials provided with the distribution.
43 1.1 tsutsui * 3. Neither the name of the University nor the names of its contributors
44 1.1 tsutsui * may be used to endorse or promote products derived from this software
45 1.1 tsutsui * without specific prior written permission.
46 1.1 tsutsui *
47 1.1 tsutsui * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
48 1.1 tsutsui * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
49 1.1 tsutsui * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
50 1.1 tsutsui * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
51 1.1 tsutsui * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
52 1.1 tsutsui * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
53 1.1 tsutsui * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
54 1.1 tsutsui * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
55 1.1 tsutsui * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
56 1.1 tsutsui * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
57 1.1 tsutsui * SUCH DAMAGE.
58 1.1 tsutsui *
59 1.1 tsutsui * @(#)scsireg.h 7.3 (Berkeley) 2/5/91
60 1.1 tsutsui */
61 1.1 tsutsui
62 1.1 tsutsui /*
63 1.1 tsutsui * Copyright (c) 2001 Wayne Knowles
64 1.1 tsutsui *
65 1.1 tsutsui * This code is derived from software contributed to Berkeley by
66 1.1 tsutsui * Van Jacobson of Lawrence Berkeley Laboratory.
67 1.1 tsutsui *
68 1.1 tsutsui * Redistribution and use in source and binary forms, with or without
69 1.1 tsutsui * modification, are permitted provided that the following conditions
70 1.1 tsutsui * are met:
71 1.1 tsutsui * 1. Redistributions of source code must retain the above copyright
72 1.1 tsutsui * notice, this list of conditions and the following disclaimer.
73 1.1 tsutsui * 2. Redistributions in binary form must reproduce the above copyright
74 1.1 tsutsui * notice, this list of conditions and the following disclaimer in the
75 1.1 tsutsui * documentation and/or other materials provided with the distribution.
76 1.1 tsutsui * 3. All advertising materials mentioning features or use of this software
77 1.1 tsutsui * must display the following acknowledgement:
78 1.1 tsutsui * This product includes software developed by the University of
79 1.1 tsutsui * California, Berkeley and its contributors.
80 1.1 tsutsui * 4. Neither the name of the University nor the names of its contributors
81 1.1 tsutsui * may be used to endorse or promote products derived from this software
82 1.1 tsutsui * without specific prior written permission.
83 1.1 tsutsui *
84 1.1 tsutsui * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
85 1.1 tsutsui * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
86 1.1 tsutsui * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
87 1.1 tsutsui * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
88 1.1 tsutsui * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
89 1.1 tsutsui * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
90 1.1 tsutsui * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
91 1.1 tsutsui * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
92 1.1 tsutsui * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
93 1.1 tsutsui * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
94 1.1 tsutsui * SUCH DAMAGE.
95 1.1 tsutsui *
96 1.1 tsutsui * @(#)scsireg.h 7.3 (Berkeley) 2/5/91
97 1.1 tsutsui */
98 1.1 tsutsui
99 1.1 tsutsui /*
100 1.1 tsutsui * Silicon Graphics "IRIS" series MIPS processors machine bootloader.
101 1.1 tsutsui * WD33C93 SCSI interface hardware description.
102 1.1 tsutsui * Most of the following was adapted from sys/dev/ic/wd33c93reg.h.
103 1.1 tsutsui * NetBSD: wd33c93reg.h,v 1.4 2009/02/12 06:24:45 rumble Exp
104 1.1 tsutsui */
105 1.1 tsutsui
106 1.1 tsutsui #define SBIC_myid 0
107 1.1 tsutsui #define SBIC_cdbsize 0
108 1.1 tsutsui #define SBIC_control 1
109 1.1 tsutsui #define SBIC_timeo 2
110 1.1 tsutsui #define SBIC_cdb1 3
111 1.1 tsutsui #define SBIC_tsecs 3
112 1.1 tsutsui #define SBIC_cdb2 4
113 1.1 tsutsui #define SBIC_theads 4
114 1.1 tsutsui #define SBIC_cdb3 5
115 1.1 tsutsui #define SBIC_tcyl_hi 5
116 1.1 tsutsui #define SBIC_cdb4 6
117 1.1 tsutsui #define SBIC_tcyl_lo 6
118 1.1 tsutsui #define SBIC_cdb5 7
119 1.1 tsutsui #define SBIC_addr_hi 7
120 1.1 tsutsui #define SBIC_cdb6 8
121 1.1 tsutsui #define SBIC_addr_2 8
122 1.1 tsutsui #define SBIC_cdb7 9
123 1.1 tsutsui #define SBIC_addr_3 9
124 1.1 tsutsui #define SBIC_cdb8 10
125 1.1 tsutsui #define SBIC_addr_lo 10
126 1.1 tsutsui #define SBIC_cdb9 11
127 1.1 tsutsui #define SBIC_secno 11
128 1.1 tsutsui #define SBIC_cdb10 12
129 1.1 tsutsui #define SBIC_headno 12
130 1.1 tsutsui #define SBIC_cdb11 13
131 1.1 tsutsui #define SBIC_cylno_hi 13
132 1.1 tsutsui #define SBIC_cdb12 14
133 1.1 tsutsui #define SBIC_cylno_lo 14
134 1.1 tsutsui #define SBIC_tlun 15
135 1.1 tsutsui #define SBIC_cmd_phase 16
136 1.1 tsutsui #define SBIC_syn 17
137 1.1 tsutsui #define SBIC_count_hi 18
138 1.1 tsutsui #define SBIC_count_med 19
139 1.1 tsutsui #define SBIC_count_lo 20
140 1.1 tsutsui #define SBIC_selid 21
141 1.1 tsutsui #define SBIC_rselid 22
142 1.1 tsutsui #define SBIC_csr 23
143 1.1 tsutsui #define SBIC_cmd 24
144 1.1 tsutsui #define SBIC_data 25
145 1.1 tsutsui #define SBIC_queue_tag 26
146 1.1 tsutsui #define SBIC_aux_status 27
147 1.1 tsutsui
148 1.1 tsutsui /* wd33c93_asr is addressed directly */
149 1.1 tsutsui
150 1.1 tsutsui /*
151 1.1 tsutsui * Register defines
152 1.1 tsutsui */
153 1.1 tsutsui
154 1.1 tsutsui /*
155 1.1 tsutsui * Auxiliary Status Register
156 1.1 tsutsui */
157 1.1 tsutsui
158 1.1 tsutsui #define SBIC_ASR_INT 0x80 /* Interrupt pending */
159 1.1 tsutsui #define SBIC_ASR_LCI 0x40 /* Last command ignored */
160 1.1 tsutsui #define SBIC_ASR_BSY 0x20 /* Busy, only cmd/data/asr readable */
161 1.1 tsutsui #define SBIC_ASR_CIP 0x10 /* Busy, cmd unavail also */
162 1.1 tsutsui #define SBIC_ASR_xxx 0x0c
163 1.1 tsutsui #define SBIC_ASR_PE 0x02 /* Parity error (even) */
164 1.1 tsutsui #define SBIC_ASR_DBR 0x01 /* Data Buffer Ready */
165 1.1 tsutsui
166 1.1 tsutsui /*
167 1.1 tsutsui * My ID register, and/or CDB Size
168 1.1 tsutsui */
169 1.1 tsutsui
170 1.1 tsutsui #define SBIC_ID_FS_8_10 0x00 /* Input clock is 8-10 MHz */
171 1.1 tsutsui /* 11 MHz is invalid */
172 1.1 tsutsui #define SBIC_ID_FS_12_15 0x40 /* Input clock is 12-15 MHz */
173 1.1 tsutsui #define SBIC_ID_FS_16_20 0x80 /* Input clock is 16-20 MHz */
174 1.1 tsutsui #define SBIC_ID_RAF 0x20 /* Enable Really Advanced Features */
175 1.1 tsutsui #define SBIC_ID_EHP 0x10 /* Enable host parity */
176 1.1 tsutsui #define SBIC_ID_EAF 0x08 /* Enable Advanced Features */
177 1.1 tsutsui #define SBIC_ID_MASK 0x07
178 1.1 tsutsui #define SBIC_ID_CBDSIZE_MASK 0x0f /* if unk SCSI cmd group */
179 1.1 tsutsui
180 1.1 tsutsui /*
181 1.1 tsutsui * Control register
182 1.1 tsutsui */
183 1.1 tsutsui
184 1.1 tsutsui #define SBIC_CTL_DMA 0x80 /* Single byte dma */
185 1.1 tsutsui #define SBIC_CTL_DBA_DMA 0x40 /* direct buffer access (bus master) */
186 1.1 tsutsui #define SBIC_CTL_BURST_DMA 0x20 /* continuous mode (8237) */
187 1.1 tsutsui #define SBIC_CTL_NO_DMA 0x00 /* Programmed I/O */
188 1.1 tsutsui #define SBIC_CTL_HHP 0x10 /* Halt on host parity error */
189 1.1 tsutsui #define SBIC_CTL_EDI 0x08 /* Ending disconnect interrupt */
190 1.1 tsutsui #define SBIC_CTL_IDI 0x04 /* Intermediate disconnect interrupt*/
191 1.1 tsutsui #define SBIC_CTL_HA 0x02 /* Halt on ATN */
192 1.1 tsutsui #define SBIC_CTL_scP 0x01 /* Halt on SCSI parity error */
193 1.1 tsutsui
194 1.1 tsutsui /*
195 1.1 tsutsui * Timeout period register
196 1.1 tsutsui * [val in msecs, input clk in 0.1 MHz]
197 1.1 tsutsui */
198 1.1 tsutsui
199 1.1 tsutsui #define SBIC_TIMEOUT(val,clk) ((((val) * (clk)) / 800) + 1)
200 1.1 tsutsui
201 1.1 tsutsui /*
202 1.1 tsutsui * CDBn registers, note that
203 1.1 tsutsui * cdb11 is used for status byte in target mode (send-status-and-cc)
204 1.1 tsutsui * cdb12 sez if linked command complete, and w/flag if so
205 1.1 tsutsui */
206 1.1 tsutsui
207 1.1 tsutsui /*
208 1.1 tsutsui * Target LUN register
209 1.1 tsutsui * [holds target status when select-and-xfer]
210 1.1 tsutsui */
211 1.1 tsutsui
212 1.1 tsutsui #define SBIC_TLUN_VALID 0x80 /* did we receive an Identify msg */
213 1.1 tsutsui #define SBIC_TLUN_DOK 0x40 /* Disconnect OK */
214 1.1 tsutsui #define SBIC_TLUN_xxx 0x38
215 1.1 tsutsui #define SBIC_TLUN_MASK 0x07
216 1.1 tsutsui
217 1.1 tsutsui /*
218 1.1 tsutsui * Command Phase register
219 1.1 tsutsui */
220 1.1 tsutsui
221 1.1 tsutsui #define SBIC_CPH_MASK 0x7f /* values/restarts are cmd specific */
222 1.1 tsutsui #define SBIC_CPH(p) ((p) & SBIC_CPH_MASK)
223 1.1 tsutsui
224 1.1 tsutsui /*
225 1.1 tsutsui * FIFO register
226 1.1 tsutsui */
227 1.1 tsutsui
228 1.1 tsutsui #define SBIC_FIFO_93_DEPTH 5
229 1.1 tsutsui #define SBIC_FIFO_93AB_DEPTH 12
230 1.1 tsutsui
231 1.1 tsutsui /*
232 1.1 tsutsui * maximum possible size in TC registers. Since this is 24 bit, it's easy
233 1.1 tsutsui */
234 1.1 tsutsui #define SBIC_TC_MAX ((1 << 24) - 1)
235 1.1 tsutsui
236 1.1 tsutsui /*
237 1.1 tsutsui * Synchronous xfer register
238 1.1 tsutsui *
239 1.1 tsutsui * NB: SBIC_SYN_FSS only valid on WD33C93B with 16-20MHz clock.
240 1.1 tsutsui */
241 1.1 tsutsui
242 1.1 tsutsui #define SBIC_SYN_OFF_MASK 0x0f
243 1.1 tsutsui #define SBIC_SYN_93_MAX_OFFSET (SBIC_FIFO_93_DEPTH - 1) /* 4 is recommended */
244 1.1 tsutsui #define SBIC_SYN_93AB_MAX_OFFSET SBIC_FIFO_93AB_DEPTH
245 1.1 tsutsui #define SBIC_SYN_PER_MASK 0x70
246 1.1 tsutsui #define SBIC_SYN_MIN_PERIOD 2 /* upto 8, encoded as 0 */
247 1.1 tsutsui #define SBIC_SYN_FSS 0x80 /* Enable Fast SCSI Transfers (10MB/s)*/
248 1.1 tsutsui
249 1.1 tsutsui #define SBIC_SYN(o, p, f) \
250 1.1 tsutsui (((o) & SBIC_SYN_OFF_MASK) | (((p) << 4) & SBIC_SYN_PER_MASK) | \
251 1.1 tsutsui ((f) ? SBIC_SYN_FSS : 0))
252 1.1 tsutsui
253 1.1 tsutsui /*
254 1.1 tsutsui * Transfer count register
255 1.1 tsutsui * optimal access macros depend on addressing
256 1.1 tsutsui */
257 1.1 tsutsui
258 1.1 tsutsui /*
259 1.1 tsutsui * Destination ID (selid) register
260 1.1 tsutsui */
261 1.1 tsutsui
262 1.1 tsutsui #define SBIC_SID_SCC 0x80 /* Select command chaining (tgt) */
263 1.1 tsutsui #define SBIC_SID_DPD 0x40 /* Data phase direction (inittor) */
264 1.1 tsutsui #define SBIC_SID_FROM_SCSI 0x40
265 1.1 tsutsui #define SBIC_SID_TO_SCSI 0x00
266 1.1 tsutsui #define SBIC_SID_xxx 0x38
267 1.1 tsutsui #define SBIC_SID_IDMASK 0x07
268 1.1 tsutsui
269 1.1 tsutsui /*
270 1.1 tsutsui * Source ID (rselid) register
271 1.1 tsutsui */
272 1.1 tsutsui
273 1.1 tsutsui #define SBIC_RID_ER 0x80 /* Enable reselection */
274 1.1 tsutsui #define SBIC_RID_ES 0x40 /* Enable selection */
275 1.1 tsutsui #define SBIC_RID_DSP 0x20 /* Disable select parity */
276 1.1 tsutsui #define SBIC_RID_SIV 0x08 /* Source ID valid */
277 1.1 tsutsui #define SBIC_RID_MASK 0x07
278 1.1 tsutsui
279 1.1 tsutsui /*
280 1.1 tsutsui * Status register
281 1.1 tsutsui */
282 1.1 tsutsui
283 1.1 tsutsui #define SBIC_CSR_CAUSE 0xf0
284 1.1 tsutsui #define SBIC_CSR_RESET 0x00 /* chip was reset */
285 1.1 tsutsui #define SBIC_CSR_CMD_DONE 0x10 /* cmd completed */
286 1.1 tsutsui #define SBIC_CSR_CMD_STOPPED 0x20 /* interrupted or abrted*/
287 1.1 tsutsui #define SBIC_CSR_CMD_ERR 0x40 /* end with error */
288 1.1 tsutsui #define SBIC_CSR_BUS_SERVICE 0x80 /* REQ pending on the bus */
289 1.1 tsutsui
290 1.1 tsutsui
291 1.1 tsutsui #define SBIC_CSR_QUALIFIER 0x0f
292 1.1 tsutsui /* Reset State Interrupts */
293 1.1 tsutsui #define SBIC_CSR_RESET 0x00 /* reset w/advanced features*/
294 1.1 tsutsui #define SBIC_CSR_RESET_AM 0x01 /* reset w/advanced features*/
295 1.1 tsutsui /* Successful Completion Interrupts */
296 1.1 tsutsui #define SBIC_CSR_TARGET 0x10 /* reselect complete */
297 1.1 tsutsui #define SBIC_CSR_INITIATOR 0x11 /* select complete */
298 1.1 tsutsui #define SBIC_CSR_WO_ATN 0x13 /* tgt mode completion */
299 1.1 tsutsui #define SBIC_CSR_W_ATN 0x14 /* ditto */
300 1.1 tsutsui #define SBIC_CSR_XLATED 0x15 /* translate address cmd */
301 1.1 tsutsui #define SBIC_CSR_S_XFERRED 0x16 /* initiator mode completion*/
302 1.1 tsutsui #define SBIC_CSR_XFERRED 0x18 /* phase in low bits */
303 1.1 tsutsui /* Paused or Aborted Interrupts */
304 1.1 tsutsui #define SBIC_CSR_MSGIN_W_ACK 0x20 /* (I) msgin, ACK asserted*/
305 1.1 tsutsui #define SBIC_CSR_SDP 0x21 /* (I) SDP msg received */
306 1.1 tsutsui #define SBIC_CSR_SEL_ABRT 0x22 /* sel/resel aborted */
307 1.1 tsutsui #define SBIC_CSR_XFR_PAUSED 0x23 /* (T) no ATN */
308 1.1 tsutsui #define SBIC_CSR_XFR_PAUSED_ATN 0x24 /* (T) ATN is asserted */
309 1.1 tsutsui #define SBIC_CSR_RSLT_AM 0x27 /* (I) lost selection (AM) */
310 1.1 tsutsui #define SBIC_CSR_MIS 0x28 /* (I) xfer aborted, ph mis */
311 1.1 tsutsui /* Terminated Interrupts */
312 1.1 tsutsui #define SBIC_CSR_CMD_INVALID 0x40
313 1.1 tsutsui #define SBIC_CSR_DISC 0x41 /* (I) tgt disconnected */
314 1.1 tsutsui #define SBIC_CSR_SEL_TIMEO 0x42
315 1.1 tsutsui #define SBIC_CSR_PE 0x43 /* parity error */
316 1.1 tsutsui #define SBIC_CSR_PE_ATN 0x44 /* ditto, ATN is asserted */
317 1.1 tsutsui #define SBIC_CSR_XLATE_TOOBIG 0x45
318 1.1 tsutsui #define SBIC_CSR_RSLT_NOAM 0x46 /* (I) lost sel, no AM mode */
319 1.1 tsutsui #define SBIC_CSR_BAD_STATUS 0x47 /* status byte was nok */
320 1.1 tsutsui #define SBIC_CSR_MIS_1 0x48 /* ph mis, see low bits */
321 1.1 tsutsui /* Service Required Interrupts */
322 1.1 tsutsui #define SBIC_CSR_RSLT_NI 0x80 /* reselected, no ify msg */
323 1.1 tsutsui #define SBIC_CSR_RSLT_IFY 0x81 /* ditto, AM mode, got ify */
324 1.1 tsutsui #define SBIC_CSR_SLT 0x82 /* selected, no ATN */
325 1.1 tsutsui #define SBIC_CSR_SLT_ATN 0x83 /* selected with ATN */
326 1.1 tsutsui #define SBIC_CSR_ATN 0x84 /* (T) ATN asserted */
327 1.1 tsutsui #define SBIC_CSR_DISC_1 0x85 /* (I) bus is free */
328 1.1 tsutsui #define SBIC_CSR_UNK_GROUP 0x87 /* strange CDB1 */
329 1.1 tsutsui #define SBIC_CSR_MIS_2 0x88 /* (I) ph mis, see low bits */
330 1.1 tsutsui
331 1.1 tsutsui #define SBIC_PHASE(csr) SCSI_PHASE(csr)
332 1.1 tsutsui
333 1.1 tsutsui /*
334 1.1 tsutsui * Command register (command codes)
335 1.1 tsutsui */
336 1.1 tsutsui #define SBIC_CMD_SBT 0x80 /* Single byte xfer qualifier */
337 1.1 tsutsui #define SBIC_CMD_MASK 0x7f
338 1.1 tsutsui
339 1.1 tsutsui /* Miscellaneous */
340 1.1 tsutsui #define SBIC_CMD_RESET 0x00 /* (DTI) lev I */
341 1.1 tsutsui #define SBIC_CMD_ABORT 0x01 /* (DTI) lev I */
342 1.1 tsutsui #define SBIC_CMD_DISC 0x04 /* ( TI) lev I */
343 1.1 tsutsui #define SBIC_CMD_SSCC 0x0d /* ( TI) lev I */
344 1.1 tsutsui #define SBIC_CMD_SET_IDI 0x0f /* (DTI) lev I */
345 1.1 tsutsui #define SBIC_CMD_XLATE 0x18 /* (DT ) lev II */
346 1.1 tsutsui
347 1.1 tsutsui /* Initiator state */
348 1.1 tsutsui #define SBIC_CMD_SET_ATN 0x02 /* ( I) lev I */
349 1.1 tsutsui #define SBIC_CMD_CLR_ACK 0x03 /* ( I) lev I */
350 1.1 tsutsui #define SBIC_CMD_XFER_PAD 0x19 /* ( I) lev II */
351 1.1 tsutsui #define SBIC_CMD_XFER_INFO 0x20 /* ( I) lev II */
352 1.1 tsutsui
353 1.1 tsutsui /* Target state */
354 1.1 tsutsui #define SBIC_CMD_SND_DISC 0x0e /* ( T ) lev II */
355 1.1 tsutsui #define SBIC_CMD_RCV_CMD 0x10 /* ( T ) lev II */
356 1.1 tsutsui #define SBIC_CMD_RCV_DATA 0x11 /* ( T ) lev II */
357 1.1 tsutsui #define SBIC_CMD_RCV_MSG_OUT 0x12 /* ( T ) lev II */
358 1.1 tsutsui #define SBIC_CMD_RCV 0x13 /* ( T ) lev II */
359 1.1 tsutsui #define SBIC_CMD_SND_STATUS 0x14 /* ( T ) lev II */
360 1.1 tsutsui #define SBIC_CMD_SND_DATA 0x15 /* ( T ) lev II */
361 1.1 tsutsui #define SBIC_CMD_SND_MSG_IN 0x16 /* ( T ) lev II */
362 1.1 tsutsui #define SBIC_CMD_SND 0x17 /* ( T ) lev II */
363 1.1 tsutsui
364 1.1 tsutsui /* Disconnected state */
365 1.1 tsutsui #define SBIC_CMD_RESELECT 0x05 /* (D ) lev II */
366 1.1 tsutsui #define SBIC_CMD_SEL_ATN 0x06 /* (D ) lev II */
367 1.1 tsutsui #define SBIC_CMD_SEL 0x07 /* (D ) lev II */
368 1.1 tsutsui #define SBIC_CMD_SEL_ATN_XFER 0x08 /* (D I) lev II */
369 1.1 tsutsui #define SBIC_CMD_SEL_XFER 0x09 /* (D I) lev II */
370 1.1 tsutsui #define SBIC_CMD_RESELECT_RECV 0x0a /* (DT ) lev II */
371 1.1 tsutsui #define SBIC_CMD_RESELECT_SEND 0x0b /* (DT ) lev II */
372 1.1 tsutsui #define SBIC_CMD_WAIT_SEL_RECV 0x0c /* (DT ) lev II */
373 1.1 tsutsui
374 1.1 tsutsui
375 1.1 tsutsui #define PHASE_MASK 0x07 /* mask for psns/pctl phase */
376 1.1 tsutsui #define DATA_OUT_PHASE 0x00
377 1.1 tsutsui #define DATA_IN_PHASE 0x01
378 1.1 tsutsui #define CMD_PHASE 0x02
379 1.1 tsutsui #define STATUS_PHASE 0x03
380 1.1 tsutsui #define BUS_FREE_PHASE 0x04
381 1.1 tsutsui #define ARB_SEL_PHASE 0x05 /* Fuji chip combines bus arb with sel. */
382 1.1 tsutsui #define MESG_OUT_PHASE 0x06
383 1.1 tsutsui #define MESG_IN_PHASE 0x07
384 1.1 tsutsui
385 1.1 tsutsui #define SCSI_PHASE(reg) ((reg) & PHASE_MASK)
386 1.1 tsutsui
387 1.1 tsutsui #define SCSI_STATUS_MASK 0x3e /* Mask unused bits in status byte */
388 1.1 tsutsui
389 1.1 tsutsui /*
390 1.1 tsutsui * WD33C93 has two registers:
391 1.1 tsutsui * ASR - r : Aux Status Register, w : desired register no
392 1.1 tsutsui * DATA - rw: register value
393 1.1 tsutsui *
394 1.1 tsutsui * We access them via separate handles because some people *cough*SGI*cough*
395 1.1 tsutsui * like to keep them apart.
396 1.1 tsutsui */
397 1.1 tsutsui
398 1.1 tsutsui #define wd33c93_read_reg(sc, regno, val) \
399 1.1 tsutsui do { \
400 1.1 tsutsui *(volatile uint8_t *)(sc)->sc_asr_regh = (regno); \
401 1.1 tsutsui (val) = *(volatile uint8_t *)(sc)->sc_data_regh; \
402 1.1 tsutsui } while (/* CONSTCOND */0)
403 1.1 tsutsui
404 1.1 tsutsui #define wd33c93_write_reg(sc, regno, val) \
405 1.1 tsutsui do { \
406 1.1 tsutsui *(volatile uint8_t *)(sc)->sc_asr_regh = (regno); \
407 1.1 tsutsui *(volatile uint8_t *)(sc)->sc_data_regh = (val); \
408 1.1 tsutsui } while (/* CONSTCOND */0)
409 1.1 tsutsui
410 1.1 tsutsui #define SET_SBIC_myid(sc,val) wd33c93_write_reg(sc,SBIC_myid,val)
411 1.1 tsutsui #define GET_SBIC_myid(sc,val) wd33c93_read_reg(sc,SBIC_myid,val)
412 1.1 tsutsui #define SET_SBIC_cdbsize(sc,val) wd33c93_write_reg(sc,SBIC_cdbsize,val)
413 1.1 tsutsui #define GET_SBIC_cdbsize(sc,val) wd33c93_read_reg(sc,SBIC_cdbsize,val)
414 1.1 tsutsui #define SET_SBIC_control(sc,val) wd33c93_write_reg(sc,SBIC_control,val)
415 1.1 tsutsui #define GET_SBIC_control(sc,val) wd33c93_read_reg(sc,SBIC_control,val)
416 1.1 tsutsui #define SET_SBIC_timeo(sc,val) wd33c93_write_reg(sc,SBIC_timeo,val)
417 1.1 tsutsui #define GET_SBIC_timeo(sc,val) wd33c93_read_reg(sc,SBIC_timeo,val)
418 1.1 tsutsui #define SET_SBIC_cdb1(sc,val) wd33c93_write_reg(sc,SBIC_cdb1,val)
419 1.1 tsutsui #define GET_SBIC_cdb1(sc,val) wd33c93_read_reg(sc,SBIC_cdb1,val)
420 1.1 tsutsui #define SET_SBIC_cdb2(sc,val) wd33c93_write_reg(sc,SBIC_cdb2,val)
421 1.1 tsutsui #define GET_SBIC_cdb2(sc,val) wd33c93_read_reg(sc,SBIC_cdb2,val)
422 1.1 tsutsui #define SET_SBIC_cdb3(sc,val) wd33c93_write_reg(sc,SBIC_cdb3,val)
423 1.1 tsutsui #define GET_SBIC_cdb3(sc,val) wd33c93_read_reg(sc,SBIC_cdb3,val)
424 1.1 tsutsui #define SET_SBIC_cdb4(sc,val) wd33c93_write_reg(sc,SBIC_cdb4,val)
425 1.1 tsutsui #define GET_SBIC_cdb4(sc,val) wd33c93_read_reg(sc,SBIC_cdb4,val)
426 1.1 tsutsui #define SET_SBIC_cdb5(sc,val) wd33c93_write_reg(sc,SBIC_cdb5,val)
427 1.1 tsutsui #define GET_SBIC_cdb5(sc,val) wd33c93_read_reg(sc,SBIC_cdb5,val)
428 1.1 tsutsui #define SET_SBIC_cdb6(sc,val) wd33c93_write_reg(sc,SBIC_cdb6,val)
429 1.1 tsutsui #define GET_SBIC_cdb6(sc,val) wd33c93_read_reg(sc,SBIC_cdb6,val)
430 1.1 tsutsui #define SET_SBIC_cdb7(sc,val) wd33c93_write_reg(sc,SBIC_cdb7,val)
431 1.1 tsutsui #define GET_SBIC_cdb7(sc,val) wd33c93_read_reg(sc,SBIC_cdb7,val)
432 1.1 tsutsui #define SET_SBIC_cdb8(sc,val) wd33c93_write_reg(sc,SBIC_cdb8,val)
433 1.1 tsutsui #define GET_SBIC_cdb8(sc,val) wd33c93_read_reg(sc,SBIC_cdb8,val)
434 1.1 tsutsui #define SET_SBIC_cdb9(sc,val) wd33c93_write_reg(sc,SBIC_cdb9,val)
435 1.1 tsutsui #define GET_SBIC_cdb9(sc,val) wd33c93_read_reg(sc,SBIC_cdb9,val)
436 1.1 tsutsui #define SET_SBIC_cdb10(sc,val) wd33c93_write_reg(sc,SBIC_cdb10,val)
437 1.1 tsutsui #define GET_SBIC_cdb10(sc,val) wd33c93_read_reg(sc,SBIC_cdb10,val)
438 1.1 tsutsui #define SET_SBIC_cdb11(sc,val) wd33c93_write_reg(sc,SBIC_cdb11,val)
439 1.1 tsutsui #define GET_SBIC_cdb11(sc,val) wd33c93_read_reg(sc,SBIC_cdb11,val)
440 1.1 tsutsui #define SET_SBIC_cdb12(sc,val) wd33c93_write_reg(sc,SBIC_cdb12,val)
441 1.1 tsutsui #define GET_SBIC_cdb12(sc,val) wd33c93_read_reg(sc,SBIC_cdb12,val)
442 1.1 tsutsui #define SET_SBIC_tlun(sc,val) wd33c93_write_reg(sc,SBIC_tlun,val)
443 1.1 tsutsui #define GET_SBIC_tlun(sc,val) wd33c93_read_reg(sc,SBIC_tlun,val)
444 1.1 tsutsui #define SET_SBIC_cmd_phase(sc,val) wd33c93_write_reg(sc,SBIC_cmd_phase,val)
445 1.1 tsutsui #define GET_SBIC_cmd_phase(sc,val) wd33c93_read_reg(sc,SBIC_cmd_phase,val)
446 1.1 tsutsui #define SET_SBIC_syn(sc,val) wd33c93_write_reg(sc,SBIC_syn,val)
447 1.1 tsutsui #define GET_SBIC_syn(sc,val) wd33c93_read_reg(sc,SBIC_syn,val)
448 1.1 tsutsui #define SET_SBIC_count_hi(sc,val) wd33c93_write_reg(sc,SBIC_count_hi,val)
449 1.1 tsutsui #define GET_SBIC_count_hi(sc,val) wd33c93_read_reg(sc,SBIC_count_hi,val)
450 1.1 tsutsui #define SET_SBIC_count_med(sc,val) wd33c93_write_reg(sc,SBIC_count_med,val)
451 1.1 tsutsui #define GET_SBIC_count_med(sc,val) wd33c93_read_reg(sc,SBIC_count_med,val)
452 1.1 tsutsui #define SET_SBIC_count_lo(sc,val) wd33c93_write_reg(sc,SBIC_count_lo,val)
453 1.1 tsutsui #define GET_SBIC_count_lo(sc,val) wd33c93_read_reg(sc,SBIC_count_lo,val)
454 1.1 tsutsui #define SET_SBIC_selid(sc,val) wd33c93_write_reg(sc,SBIC_selid,val)
455 1.1 tsutsui #define GET_SBIC_selid(sc,val) wd33c93_read_reg(sc,SBIC_selid,val)
456 1.1 tsutsui #define SET_SBIC_rselid(sc,val) wd33c93_write_reg(sc,SBIC_rselid,val)
457 1.1 tsutsui #define GET_SBIC_rselid(sc,val) wd33c93_read_reg(sc,SBIC_rselid,val)
458 1.1 tsutsui #define SET_SBIC_csr(sc,val) wd33c93_write_reg(sc,SBIC_csr,val)
459 1.1 tsutsui #define GET_SBIC_csr(sc,val) wd33c93_read_reg(sc,SBIC_csr,val)
460 1.1 tsutsui #define SET_SBIC_cmd(sc,val) wd33c93_write_reg(sc,SBIC_cmd,val)
461 1.1 tsutsui #define GET_SBIC_cmd(sc,val) wd33c93_read_reg(sc,SBIC_cmd,val)
462 1.1 tsutsui #define SET_SBIC_data(sc,val) wd33c93_write_reg(sc,SBIC_data,val)
463 1.1 tsutsui #define GET_SBIC_data(sc,val) wd33c93_read_reg(sc,SBIC_data,val)
464 1.1 tsutsui #define SET_SBIC_queue_tag(sc,val) wd33c93_write_reg(sc,SBIC_queue_tag,val)
465 1.1 tsutsui #define GET_SBIC_queue_tag(sc,val) wd33c93_read_reg(sc,SBIC_queue_tag,val)
466 1.1 tsutsui
467 1.1 tsutsui #define SBIC_TC_PUT(sc, val) \
468 1.1 tsutsui do { \
469 1.1 tsutsui wd33c93_write_reg(sc, SBIC_count_hi, ((val) >> 16)); \
470 1.1 tsutsui *(volatile uint8_t *)(sc)->sc_data_regh = (val) >> 8; \
471 1.1 tsutsui *(volatile uint8_t *)(sc)->sc_data_regh = (val); \
472 1.1 tsutsui } while (/* CONSTCOND */0)
473 1.1 tsutsui
474 1.1 tsutsui #define GET_SBIC_asr(sc, val) \
475 1.1 tsutsui do { \
476 1.1 tsutsui (val) = *(volatile uint8_t *)(sc)->sc_asr_regh; \
477 1.1 tsutsui } while (/* CONSTCOND */0)
478 1.1 tsutsui
479 1.1 tsutsui #define WAIT_CIP(sc) \
480 1.1 tsutsui do { \
481 1.1 tsutsui while (*(volatile uint8_t *)(sc)->sc_asr_regh & SBIC_ASR_CIP) \
482 1.1 tsutsui continue; \
483 1.1 tsutsui } while (/* CONSTCOND */0)
484 1.1 tsutsui
485 1.1 tsutsui /*
486 1.1 tsutsui * transmit a byte in programmed I/O mode
487 1.1 tsutsui */
488 1.1 tsutsui #define SEND_BYTE(sc, ch) \
489 1.1 tsutsui do { \
490 1.1 tsutsui WAIT_CIP(sc); \
491 1.1 tsutsui SET_SBIC_cmd(sc, SBIC_CMD_SBT | SBIC_CMD_XFER_INFO); \
492 1.1 tsutsui SBIC_WAIT(sc, SBIC_ASR_DBR, 0); \
493 1.1 tsutsui SET_SBIC_data(sc, ch); \
494 1.1 tsutsui } while (/* CONSTCOND */0)
495 1.1 tsutsui
496 1.1 tsutsui /*
497 1.1 tsutsui * receive a byte in programmed I/O mode
498 1.1 tsutsui */
499 1.1 tsutsui #define RECV_BYTE(sc, ch) \
500 1.1 tsutsui do { \
501 1.1 tsutsui WAIT_CIP(sc); \
502 1.1 tsutsui SET_SBIC_cmd(sc, SBIC_CMD_SBT | SBIC_CMD_XFER_INFO); \
503 1.1 tsutsui SBIC_WAIT(sc, SBIC_ASR_DBR, 0); \
504 1.1 tsutsui GET_SBIC_data(sc, ch); \
505 1.1 tsutsui } while (/* CONSTCOND */0)
506