shpcic.c revision 1.22 1 1.22 thorpej /* $NetBSD: shpcic.c,v 1.22 2021/08/07 16:19:05 thorpej Exp $ */
2 1.1 itojun
3 1.16 nonaka /*-
4 1.16 nonaka * Copyright (C) 2005 NONAKA Kimihiro <nonaka (at) netbsd.org>
5 1.8 nonaka * All rights reserved.
6 1.1 itojun *
7 1.1 itojun * Redistribution and use in source and binary forms, with or without
8 1.1 itojun * modification, are permitted provided that the following conditions
9 1.1 itojun * are met:
10 1.1 itojun * 1. Redistributions of source code must retain the above copyright
11 1.1 itojun * notice, this list of conditions and the following disclaimer.
12 1.1 itojun * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 itojun * notice, this list of conditions and the following disclaimer in the
14 1.1 itojun * documentation and/or other materials provided with the distribution.
15 1.1 itojun *
16 1.1 itojun * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 itojun * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 itojun * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 itojun * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 itojun * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
21 1.1 itojun * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22 1.1 itojun * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23 1.1 itojun * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 1.1 itojun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25 1.1 itojun * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 1.1 itojun */
27 1.1 itojun
28 1.8 nonaka #include <sys/cdefs.h>
29 1.22 thorpej __KERNEL_RCSID(0, "$NetBSD: shpcic.c,v 1.22 2021/08/07 16:19:05 thorpej Exp $");
30 1.8 nonaka
31 1.8 nonaka #include "opt_pci.h"
32 1.8 nonaka
33 1.1 itojun #include <sys/param.h>
34 1.1 itojun #include <sys/systm.h>
35 1.8 nonaka #include <sys/kernel.h>
36 1.1 itojun #include <sys/device.h>
37 1.1 itojun #include <sys/malloc.h>
38 1.1 itojun
39 1.8 nonaka #include <dev/pci/pcireg.h>
40 1.8 nonaka #include <dev/pci/pcivar.h>
41 1.8 nonaka #include <dev/pci/pciconf.h>
42 1.8 nonaka #include <dev/pci/pcidevs.h>
43 1.8 nonaka
44 1.8 nonaka #include <sh3/bscreg.h>
45 1.8 nonaka #include <sh3/cache.h>
46 1.8 nonaka #include <sh3/exception.h>
47 1.8 nonaka #include <sh3/pcicreg.h>
48 1.1 itojun
49 1.15 dyoung #include <sys/bus.h>
50 1.1 itojun #include <machine/intr.h>
51 1.8 nonaka #include <machine/pci_machdep.h>
52 1.1 itojun
53 1.11 uwe
54 1.11 uwe #if defined(DEBUG) && !defined(SHPCIC_DEBUG)
55 1.11 uwe #define SHPCIC_DEBUG 0
56 1.11 uwe #endif
57 1.8 nonaka #if defined(SHPCIC_DEBUG)
58 1.11 uwe int shpcic_debug = SHPCIC_DEBUG + 0;
59 1.8 nonaka #define DPRINTF(arg) if (shpcic_debug) printf arg
60 1.1 itojun #else
61 1.1 itojun #define DPRINTF(arg)
62 1.1 itojun #endif
63 1.1 itojun
64 1.8 nonaka #define PCI_MODE1_ENABLE 0x80000000UL
65 1.1 itojun
66 1.1 itojun
67 1.12 uwe static int shpcic_match(device_t, cfdata_t, void *);
68 1.11 uwe static void shpcic_attach(device_t, device_t, void *);
69 1.1 itojun
70 1.12 uwe CFATTACH_DECL_NEW(shpcic, 0,
71 1.8 nonaka shpcic_match, shpcic_attach, NULL, NULL);
72 1.1 itojun
73 1.11 uwe
74 1.8 nonaka /* There can be only one. */
75 1.11 uwe static int shpcic_found = 0;
76 1.1 itojun
77 1.8 nonaka /* PCIC intr priotiry */
78 1.8 nonaka static int shpcic_intr_priority[2] = { IPL_BIO, IPL_BIO };
79 1.1 itojun
80 1.1 itojun
81 1.11 uwe static int
82 1.12 uwe shpcic_match(device_t parent, cfdata_t cf, void *aux)
83 1.8 nonaka {
84 1.8 nonaka pcireg_t id;
85 1.1 itojun
86 1.11 uwe if (shpcic_found)
87 1.11 uwe return (0);
88 1.11 uwe
89 1.11 uwe switch (cpu_product) {
90 1.11 uwe case CPU_PRODUCT_7751:
91 1.11 uwe case CPU_PRODUCT_7751R:
92 1.8 nonaka break;
93 1.8 nonaka
94 1.8 nonaka default:
95 1.11 uwe return (0);
96 1.8 nonaka }
97 1.8 nonaka
98 1.1 itojun
99 1.11 uwe id = _reg_read_4(SH4_PCICONF0);
100 1.1 itojun
101 1.11 uwe switch (PCI_VENDOR(id)) {
102 1.11 uwe case PCI_VENDOR_HITACHI:
103 1.11 uwe break;
104 1.1 itojun
105 1.8 nonaka default:
106 1.1 itojun return (0);
107 1.11 uwe }
108 1.11 uwe
109 1.8 nonaka
110 1.11 uwe switch (PCI_PRODUCT(id)) {
111 1.11 uwe case PCI_PRODUCT_HITACHI_SH7751: /* FALLTHROUGH */
112 1.11 uwe case PCI_PRODUCT_HITACHI_SH7751R:
113 1.8 nonaka break;
114 1.8 nonaka
115 1.11 uwe default:
116 1.8 nonaka return (0);
117 1.11 uwe }
118 1.8 nonaka
119 1.8 nonaka if (_reg_read_2(SH4_BCR2) & BCR2_PORTEN)
120 1.8 nonaka return (0);
121 1.8 nonaka
122 1.1 itojun return (1);
123 1.1 itojun }
124 1.1 itojun
125 1.11 uwe static void
126 1.11 uwe shpcic_attach(device_t parent, device_t self, void *aux)
127 1.8 nonaka {
128 1.8 nonaka struct pcibus_attach_args pba;
129 1.11 uwe pcireg_t id, class;
130 1.11 uwe char devinfo[256];
131 1.8 nonaka
132 1.8 nonaka shpcic_found = 1;
133 1.8 nonaka
134 1.11 uwe aprint_naive("\n");
135 1.8 nonaka
136 1.11 uwe id = _reg_read_4(SH4_PCICONF0);
137 1.11 uwe class = _reg_read_4(SH4_PCICONF2);
138 1.11 uwe pci_devinfo(id, class, 1, devinfo, sizeof(devinfo));
139 1.11 uwe aprint_normal(": %s\n", devinfo);
140 1.8 nonaka
141 1.8 nonaka /* allow PCIC request */
142 1.8 nonaka _reg_write_4(SH4_BCR1, _reg_read_4(SH4_BCR1) | BCR1_BREQEN);
143 1.8 nonaka
144 1.8 nonaka /* Initialize PCIC */
145 1.8 nonaka _reg_write_4(SH4_PCICR, PCICR_BASE | PCICR_RSTCTL);
146 1.8 nonaka delay(10 * 1000);
147 1.8 nonaka _reg_write_4(SH4_PCICR, PCICR_BASE);
148 1.8 nonaka
149 1.8 nonaka /* Class: Host-Bridge */
150 1.8 nonaka _reg_write_4(SH4_PCICONF2,
151 1.8 nonaka PCI_CLASS_CODE(PCI_CLASS_BRIDGE, PCI_SUBCLASS_BRIDGE_HOST, 0x00));
152 1.8 nonaka
153 1.8 nonaka #if !defined(DONT_INIT_PCIBSC)
154 1.8 nonaka #if defined(PCIBCR_BCR1_VAL)
155 1.8 nonaka _reg_write_4(SH4_PCIBCR1, PCIBCR_BCR1_VAL);
156 1.8 nonaka #else
157 1.8 nonaka _reg_write_4(SH4_PCIBCR1, _reg_read_4(SH4_BCR1) | BCR1_MASTER);
158 1.8 nonaka #endif
159 1.8 nonaka #if defined(PCIBCR_BCR2_VAL)
160 1.8 nonaka _reg_write_4(SH4_PCIBCR2, PCIBCR_BCR2_VAL);
161 1.8 nonaka #else
162 1.8 nonaka _reg_write_4(SH4_PCIBCR2, _reg_read_2(SH4_BCR2));
163 1.8 nonaka #endif
164 1.8 nonaka #if defined(SH4) && defined(SH7751R)
165 1.8 nonaka if (cpu_product == CPU_PRODUCT_7751R) {
166 1.8 nonaka #if defined(PCIBCR_BCR3_VAL)
167 1.8 nonaka _reg_write_4(SH4_PCIBCR3, PCIBCR_BCR3_VAL);
168 1.8 nonaka #else
169 1.8 nonaka _reg_write_4(SH4_PCIBCR3, _reg_read_2(SH4_BCR3));
170 1.8 nonaka #endif
171 1.8 nonaka }
172 1.8 nonaka #endif /* SH4 && SH7751R && PCIBCR_BCR3_VAL */
173 1.8 nonaka #if defined(PCIBCR_WCR1_VAL)
174 1.8 nonaka _reg_write_4(SH4_PCIWCR1, PCIBCR_WCR1_VAL);
175 1.8 nonaka #else
176 1.8 nonaka _reg_write_4(SH4_PCIWCR1, _reg_read_4(SH4_WCR1));
177 1.8 nonaka #endif
178 1.8 nonaka #if defined(PCIBCR_WCR2_VAL)
179 1.8 nonaka _reg_write_4(SH4_PCIWCR2, PCIBCR_WCR2_VAL);
180 1.8 nonaka #else
181 1.8 nonaka _reg_write_4(SH4_PCIWCR2, _reg_read_4(SH4_WCR2));
182 1.8 nonaka #endif
183 1.8 nonaka #if defined(PCIBCR_WCR3_VAL)
184 1.8 nonaka _reg_write_4(SH4_PCIWCR3, PCIBCR_WCR3_VAL);
185 1.8 nonaka #else
186 1.8 nonaka _reg_write_4(SH4_PCIWCR3, _reg_read_4(SH4_WCR3));
187 1.8 nonaka #endif
188 1.8 nonaka #if defined(PCIBCR_MCR_VAL)
189 1.8 nonaka _reg_write_4(SH4_PCIMCR, PCIBCR_MCR_VAL);
190 1.8 nonaka #else
191 1.8 nonaka _reg_write_4(SH4_PCIMCR, _reg_read_4(SH4_MCR));
192 1.8 nonaka #endif
193 1.8 nonaka #endif /* !DONT_INIT_PCIBSC */
194 1.8 nonaka
195 1.8 nonaka /* set PCI I/O, memory base address */
196 1.8 nonaka _reg_write_4(SH4_PCIIOBR, SH4_PCIC_IO);
197 1.8 nonaka _reg_write_4(SH4_PCIMBR, SH4_PCIC_MEM);
198 1.8 nonaka
199 1.8 nonaka /* set PCI local address 0 */
200 1.8 nonaka _reg_write_4(SH4_PCILSR0, (64 - 1) << 20);
201 1.8 nonaka _reg_write_4(SH4_PCILAR0, 0xac000000);
202 1.8 nonaka _reg_write_4(SH4_PCICONF5, 0xac000000);
203 1.8 nonaka
204 1.8 nonaka /* set PCI local address 1 */
205 1.8 nonaka _reg_write_4(SH4_PCILSR1, (64 - 1) << 20);
206 1.8 nonaka _reg_write_4(SH4_PCILAR1, 0xac000000);
207 1.8 nonaka _reg_write_4(SH4_PCICONF6, 0x8c000000);
208 1.8 nonaka
209 1.8 nonaka /* Enable I/O, memory, bus-master */
210 1.8 nonaka _reg_write_4(SH4_PCICONF1, PCI_COMMAND_IO_ENABLE
211 1.8 nonaka | PCI_COMMAND_MEM_ENABLE
212 1.8 nonaka | PCI_COMMAND_MASTER_ENABLE
213 1.8 nonaka | PCI_COMMAND_STEPPING_ENABLE
214 1.8 nonaka | PCI_STATUS_DEVSEL_MEDIUM);
215 1.8 nonaka
216 1.8 nonaka /* Initialize done. */
217 1.8 nonaka _reg_write_4(SH4_PCICR, PCICR_BASE | PCICR_CFINIT);
218 1.8 nonaka
219 1.8 nonaka /* set PCI controller interrupt priority */
220 1.8 nonaka intpri_intr_priority(SH4_INTEVT_PCIERR, shpcic_intr_priority[0]);
221 1.8 nonaka intpri_intr_priority(SH4_INTEVT_PCISERR, shpcic_intr_priority[1]);
222 1.8 nonaka
223 1.8 nonaka /* PCI bus */
224 1.8 nonaka #ifdef PCI_NETBSD_CONFIGURE
225 1.20 thorpej struct pciconf_resources *pcires = pciconf_resource_init();
226 1.20 thorpej
227 1.20 thorpej pciconf_resource_add(pcires, PCICONF_RESOURCE_IO,
228 1.20 thorpej SH4_PCIC_IO, SH4_PCIC_IO_SIZE);
229 1.20 thorpej pciconf_resource_add(pcires, PCICONF_RESOURCE_MEM,
230 1.20 thorpej SH4_PCIC_MEM, SH4_PCIC_MEM_SIZE);
231 1.8 nonaka
232 1.20 thorpej pci_configure_bus(NULL, pcires, 0, sh_cache_line_size);
233 1.8 nonaka
234 1.20 thorpej pciconf_resource_fini(pcires);
235 1.8 nonaka #endif
236 1.8 nonaka
237 1.8 nonaka /* PCI bus */
238 1.8 nonaka memset(&pba, 0, sizeof(pba));
239 1.8 nonaka pba.pba_iot = shpcic_get_bus_io_tag();
240 1.8 nonaka pba.pba_memt = shpcic_get_bus_mem_tag();
241 1.8 nonaka pba.pba_dmat = shpcic_get_bus_dma_tag();
242 1.8 nonaka pba.pba_dmat64 = NULL;
243 1.8 nonaka pba.pba_pc = NULL;
244 1.8 nonaka pba.pba_bus = 0;
245 1.8 nonaka pba.pba_bridgetag = NULL;
246 1.14 dyoung pba.pba_flags = PCI_FLAGS_IO_OKAY | PCI_FLAGS_MEM_OKAY;
247 1.22 thorpej config_found(self, &pba, NULL, CFARGS_NONE);
248 1.8 nonaka }
249 1.8 nonaka
250 1.1 itojun int
251 1.8 nonaka shpcic_bus_maxdevs(void *v, int busno)
252 1.1 itojun {
253 1.6 uch
254 1.8 nonaka /*
255 1.8 nonaka * Bus number is irrelevant. Configuration Mechanism 1 is in
256 1.8 nonaka * use, can have devices 0-32 (i.e. the `normal' range).
257 1.8 nonaka */
258 1.8 nonaka return (32);
259 1.1 itojun }
260 1.1 itojun
261 1.8 nonaka pcitag_t
262 1.8 nonaka shpcic_make_tag(void *v, int bus, int device, int function)
263 1.1 itojun {
264 1.8 nonaka pcitag_t tag;
265 1.6 uch
266 1.8 nonaka if (bus >= 256 || device >= 32 || function >= 8)
267 1.8 nonaka panic("pci_make_tag: bad request");
268 1.8 nonaka
269 1.8 nonaka tag = PCI_MODE1_ENABLE |
270 1.8 nonaka (bus << 16) | (device << 11) | (function << 8);
271 1.1 itojun
272 1.8 nonaka return (tag);
273 1.1 itojun }
274 1.1 itojun
275 1.1 itojun void
276 1.8 nonaka shpcic_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
277 1.1 itojun {
278 1.1 itojun
279 1.8 nonaka if (bp != NULL)
280 1.8 nonaka *bp = (tag >> 16) & 0xff;
281 1.8 nonaka if (dp != NULL)
282 1.8 nonaka *dp = (tag >> 11) & 0x1f;
283 1.8 nonaka if (fp != NULL)
284 1.8 nonaka *fp = (tag >> 8) & 0x7;
285 1.8 nonaka }
286 1.1 itojun
287 1.8 nonaka pcireg_t
288 1.8 nonaka shpcic_conf_read(void *v, pcitag_t tag, int reg)
289 1.8 nonaka {
290 1.8 nonaka pcireg_t data;
291 1.8 nonaka int s;
292 1.8 nonaka
293 1.18 msaitoh if ((unsigned int)reg >= PCI_CONF_SIZE)
294 1.18 msaitoh return (pcireg_t) -1;
295 1.18 msaitoh
296 1.8 nonaka s = splhigh();
297 1.8 nonaka _reg_write_4(SH4_PCIPAR, tag | reg);
298 1.8 nonaka data = _reg_read_4(SH4_PCIPDR);
299 1.8 nonaka _reg_write_4(SH4_PCIPAR, 0);
300 1.8 nonaka splx(s);
301 1.8 nonaka
302 1.8 nonaka return data;
303 1.8 nonaka }
304 1.8 nonaka
305 1.8 nonaka void
306 1.8 nonaka shpcic_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
307 1.8 nonaka {
308 1.8 nonaka int s;
309 1.1 itojun
310 1.18 msaitoh if ((unsigned int)reg >= PCI_CONF_SIZE)
311 1.18 msaitoh return;
312 1.18 msaitoh
313 1.8 nonaka s = splhigh();
314 1.8 nonaka _reg_write_4(SH4_PCIPAR, tag | reg);
315 1.8 nonaka _reg_write_4(SH4_PCIPDR, data);
316 1.8 nonaka _reg_write_4(SH4_PCIPAR, 0);
317 1.8 nonaka splx(s);
318 1.8 nonaka }
319 1.1 itojun
320 1.8 nonaka int
321 1.8 nonaka shpcic_set_intr_priority(int intr, int level)
322 1.8 nonaka {
323 1.8 nonaka int evtcode;
324 1.8 nonaka
325 1.8 nonaka if ((intr != 0) && (intr != 1)) {
326 1.8 nonaka return (-1);
327 1.8 nonaka }
328 1.8 nonaka if ((level < IPL_NONE) || (level > IPL_HIGH)) {
329 1.8 nonaka return (-1);
330 1.8 nonaka }
331 1.1 itojun
332 1.8 nonaka if (intr == 0) {
333 1.8 nonaka evtcode = SH4_INTEVT_PCIERR;
334 1.8 nonaka } else {
335 1.8 nonaka evtcode = SH4_INTEVT_PCISERR;
336 1.1 itojun }
337 1.1 itojun
338 1.8 nonaka intpri_intr_priority(evtcode, shpcic_intr_priority[intr]);
339 1.8 nonaka shpcic_intr_priority[intr] = level;
340 1.1 itojun
341 1.8 nonaka return (0);
342 1.8 nonaka }
343 1.1 itojun
344 1.8 nonaka void *
345 1.8 nonaka shpcic_intr_establish(int evtcode, int (*ih_func)(void *), void *ih_arg)
346 1.8 nonaka {
347 1.8 nonaka int level;
348 1.8 nonaka
349 1.8 nonaka switch (evtcode) {
350 1.8 nonaka case SH4_INTEVT_PCISERR:
351 1.8 nonaka level = shpcic_intr_priority[1];
352 1.8 nonaka break;
353 1.1 itojun
354 1.8 nonaka case SH4_INTEVT_PCIDMA3:
355 1.8 nonaka case SH4_INTEVT_PCIDMA2:
356 1.8 nonaka case SH4_INTEVT_PCIDMA1:
357 1.8 nonaka case SH4_INTEVT_PCIDMA0:
358 1.8 nonaka case SH4_INTEVT_PCIPWON:
359 1.8 nonaka case SH4_INTEVT_PCIPWDWN:
360 1.8 nonaka case SH4_INTEVT_PCIERR:
361 1.8 nonaka level = shpcic_intr_priority[0];
362 1.8 nonaka break;
363 1.8 nonaka
364 1.8 nonaka default:
365 1.8 nonaka printf("shpcic_intr_establish: unknown evtcode = 0x%08x\n",
366 1.8 nonaka evtcode);
367 1.8 nonaka return NULL;
368 1.1 itojun }
369 1.8 nonaka
370 1.8 nonaka return intc_intr_establish(evtcode, IST_LEVEL, level, ih_func, ih_arg);
371 1.1 itojun }
372 1.1 itojun
373 1.1 itojun void
374 1.8 nonaka shpcic_intr_disestablish(void *ih)
375 1.1 itojun {
376 1.1 itojun
377 1.8 nonaka intc_intr_disestablish(ih);
378 1.1 itojun }
379 1.1 itojun
380 1.8 nonaka /*
381 1.8 nonaka * shpcic bus space
382 1.8 nonaka */
383 1.8 nonaka int
384 1.8 nonaka shpcic_iomem_map(void *v, bus_addr_t bpa, bus_size_t size,
385 1.8 nonaka int flags, bus_space_handle_t *bshp)
386 1.1 itojun {
387 1.1 itojun
388 1.8 nonaka *bshp = (bus_space_handle_t)bpa;
389 1.1 itojun
390 1.8 nonaka return (0);
391 1.8 nonaka }
392 1.1 itojun
393 1.8 nonaka void
394 1.8 nonaka shpcic_iomem_unmap(void *v, bus_space_handle_t bsh, bus_size_t size)
395 1.8 nonaka {
396 1.1 itojun
397 1.8 nonaka /* Nothing to do */
398 1.8 nonaka }
399 1.1 itojun
400 1.8 nonaka int
401 1.8 nonaka shpcic_iomem_subregion(void *v, bus_space_handle_t bsh,
402 1.8 nonaka bus_size_t offset, bus_size_t size, bus_space_handle_t *nbshp)
403 1.8 nonaka {
404 1.1 itojun
405 1.8 nonaka *nbshp = bsh + offset;
406 1.1 itojun
407 1.8 nonaka return (0);
408 1.1 itojun }
409 1.1 itojun
410 1.8 nonaka int
411 1.8 nonaka shpcic_iomem_alloc(void *v, bus_addr_t rstart, bus_addr_t rend,
412 1.8 nonaka bus_size_t size, bus_size_t alignment, bus_size_t boundary, int flags,
413 1.8 nonaka bus_addr_t *bpap, bus_space_handle_t *bshp)
414 1.1 itojun {
415 1.1 itojun
416 1.8 nonaka *bshp = *bpap = rstart;
417 1.1 itojun
418 1.8 nonaka return (0);
419 1.1 itojun }
420 1.1 itojun
421 1.1 itojun void
422 1.8 nonaka shpcic_iomem_free(void *v, bus_space_handle_t bsh, bus_size_t size)
423 1.1 itojun {
424 1.1 itojun
425 1.8 nonaka /* Nothing to do */
426 1.8 nonaka }
427 1.8 nonaka
428 1.13 nonaka paddr_t
429 1.13 nonaka shpcic_iomem_mmap(void *v, bus_addr_t addr, off_t off, int prot, int flags)
430 1.13 nonaka {
431 1.13 nonaka
432 1.13 nonaka return (paddr_t)-1;
433 1.13 nonaka }
434 1.13 nonaka
435 1.8 nonaka /*
436 1.8 nonaka * shpcic bus space io/mem read/write
437 1.8 nonaka */
438 1.8 nonaka /* read */
439 1.10 perry static inline uint8_t __shpcic_io_read_1(bus_space_handle_t bsh,
440 1.8 nonaka bus_size_t offset);
441 1.10 perry static inline uint16_t __shpcic_io_read_2(bus_space_handle_t bsh,
442 1.8 nonaka bus_size_t offset);
443 1.10 perry static inline uint32_t __shpcic_io_read_4(bus_space_handle_t bsh,
444 1.8 nonaka bus_size_t offset);
445 1.10 perry static inline uint8_t __shpcic_mem_read_1(bus_space_handle_t bsh,
446 1.8 nonaka bus_size_t offset);
447 1.10 perry static inline uint16_t __shpcic_mem_read_2(bus_space_handle_t bsh,
448 1.8 nonaka bus_size_t offset);
449 1.10 perry static inline uint32_t __shpcic_mem_read_4(bus_space_handle_t bsh,
450 1.8 nonaka bus_size_t offset);
451 1.8 nonaka
452 1.10 perry static inline uint8_t
453 1.8 nonaka __shpcic_io_read_1(bus_space_handle_t bsh, bus_size_t offset)
454 1.8 nonaka {
455 1.8 nonaka u_long adr = (u_long)(bsh + offset) & SH4_PCIC_IO_MASK;
456 1.1 itojun
457 1.8 nonaka return *(volatile uint8_t *)(SH4_PCIC_IO + adr);
458 1.8 nonaka }
459 1.1 itojun
460 1.10 perry static inline uint16_t
461 1.8 nonaka __shpcic_io_read_2(bus_space_handle_t bsh, bus_size_t offset)
462 1.8 nonaka {
463 1.8 nonaka u_long adr = (u_long)(bsh + offset) & SH4_PCIC_IO_MASK;
464 1.1 itojun
465 1.8 nonaka return *(volatile uint16_t *)(SH4_PCIC_IO + adr);
466 1.1 itojun }
467 1.1 itojun
468 1.10 perry static inline uint32_t
469 1.8 nonaka __shpcic_io_read_4(bus_space_handle_t bsh, bus_size_t offset)
470 1.1 itojun {
471 1.8 nonaka u_long adr = (u_long)(bsh + offset) & SH4_PCIC_IO_MASK;
472 1.1 itojun
473 1.8 nonaka return *(volatile uint32_t *)(SH4_PCIC_IO + adr);
474 1.8 nonaka }
475 1.1 itojun
476 1.10 perry static inline uint8_t
477 1.8 nonaka __shpcic_mem_read_1(bus_space_handle_t bsh, bus_size_t offset)
478 1.8 nonaka {
479 1.8 nonaka u_long adr = (u_long)(bsh + offset) & SH4_PCIC_MEM_MASK;
480 1.1 itojun
481 1.8 nonaka return *(volatile uint8_t *)(SH4_PCIC_MEM + adr);
482 1.8 nonaka }
483 1.1 itojun
484 1.10 perry static inline uint16_t
485 1.8 nonaka __shpcic_mem_read_2(bus_space_handle_t bsh, bus_size_t offset)
486 1.8 nonaka {
487 1.8 nonaka u_long adr = (u_long)(bsh + offset) & SH4_PCIC_MEM_MASK;
488 1.1 itojun
489 1.8 nonaka return *(volatile uint16_t *)(SH4_PCIC_MEM + adr);
490 1.1 itojun }
491 1.1 itojun
492 1.10 perry static inline uint32_t
493 1.8 nonaka __shpcic_mem_read_4(bus_space_handle_t bsh, bus_size_t offset)
494 1.1 itojun {
495 1.8 nonaka u_long adr = (u_long)(bsh + offset) & SH4_PCIC_MEM_MASK;
496 1.1 itojun
497 1.8 nonaka return *(volatile uint32_t *)(SH4_PCIC_MEM + adr);
498 1.8 nonaka }
499 1.1 itojun
500 1.8 nonaka /*
501 1.8 nonaka * read single
502 1.8 nonaka */
503 1.8 nonaka uint8_t
504 1.8 nonaka shpcic_io_read_1(void *v, bus_space_handle_t bsh, bus_size_t offset)
505 1.8 nonaka {
506 1.8 nonaka uint8_t value;
507 1.1 itojun
508 1.8 nonaka value = __shpcic_io_read_1(bsh, offset);
509 1.1 itojun
510 1.8 nonaka return value;
511 1.8 nonaka }
512 1.1 itojun
513 1.8 nonaka uint16_t
514 1.8 nonaka shpcic_io_read_2(void *v, bus_space_handle_t bsh, bus_size_t offset)
515 1.8 nonaka {
516 1.8 nonaka uint16_t value;
517 1.1 itojun
518 1.8 nonaka value = __shpcic_io_read_2(bsh, offset);
519 1.1 itojun
520 1.8 nonaka return value;
521 1.1 itojun }
522 1.1 itojun
523 1.8 nonaka uint32_t
524 1.8 nonaka shpcic_io_read_4(void *v, bus_space_handle_t bsh, bus_size_t offset)
525 1.1 itojun {
526 1.8 nonaka uint32_t value;
527 1.1 itojun
528 1.8 nonaka value = __shpcic_io_read_4(bsh, offset);
529 1.1 itojun
530 1.8 nonaka return value;
531 1.1 itojun }
532 1.1 itojun
533 1.8 nonaka uint8_t
534 1.8 nonaka shpcic_mem_read_1(void *v, bus_space_handle_t bsh, bus_size_t offset)
535 1.1 itojun {
536 1.8 nonaka uint8_t value;
537 1.8 nonaka
538 1.8 nonaka value = __shpcic_mem_read_1(bsh, offset);
539 1.1 itojun
540 1.8 nonaka return value;
541 1.8 nonaka }
542 1.8 nonaka
543 1.8 nonaka uint16_t
544 1.8 nonaka shpcic_mem_read_2(void *v, bus_space_handle_t bsh, bus_size_t offset)
545 1.8 nonaka {
546 1.8 nonaka uint16_t value;
547 1.1 itojun
548 1.8 nonaka value = __shpcic_mem_read_2(bsh, offset);
549 1.1 itojun
550 1.8 nonaka return value;
551 1.1 itojun }
552 1.1 itojun
553 1.8 nonaka uint32_t
554 1.8 nonaka shpcic_mem_read_4(void *v, bus_space_handle_t bsh, bus_size_t offset)
555 1.1 itojun {
556 1.8 nonaka uint32_t value;
557 1.1 itojun
558 1.8 nonaka value = __shpcic_mem_read_4(bsh, offset);
559 1.1 itojun
560 1.8 nonaka return value;
561 1.8 nonaka }
562 1.8 nonaka
563 1.8 nonaka /*
564 1.8 nonaka * read multi
565 1.8 nonaka */
566 1.8 nonaka void
567 1.8 nonaka shpcic_io_read_multi_1(void *v, bus_space_handle_t bsh,
568 1.8 nonaka bus_size_t offset, uint8_t *addr, bus_size_t count)
569 1.8 nonaka {
570 1.8 nonaka
571 1.8 nonaka while (count--) {
572 1.8 nonaka *addr++ = __shpcic_io_read_1(bsh, offset);
573 1.1 itojun }
574 1.8 nonaka }
575 1.8 nonaka
576 1.8 nonaka void
577 1.8 nonaka shpcic_io_read_multi_2(void *v, bus_space_handle_t bsh,
578 1.8 nonaka bus_size_t offset, uint16_t *addr, bus_size_t count)
579 1.8 nonaka {
580 1.8 nonaka
581 1.8 nonaka while (count--) {
582 1.8 nonaka *addr++ = __shpcic_io_read_2(bsh, offset);
583 1.1 itojun }
584 1.8 nonaka }
585 1.8 nonaka
586 1.8 nonaka void
587 1.8 nonaka shpcic_io_read_multi_4(void *v, bus_space_handle_t bsh,
588 1.8 nonaka bus_size_t offset, uint32_t *addr, bus_size_t count)
589 1.8 nonaka {
590 1.8 nonaka
591 1.8 nonaka while (count--) {
592 1.8 nonaka *addr++ = __shpcic_io_read_4(bsh, offset);
593 1.1 itojun }
594 1.8 nonaka }
595 1.8 nonaka
596 1.8 nonaka void
597 1.8 nonaka shpcic_mem_read_multi_1(void *v, bus_space_handle_t bsh,
598 1.8 nonaka bus_size_t offset, uint8_t *addr, bus_size_t count)
599 1.8 nonaka {
600 1.8 nonaka
601 1.8 nonaka while (count--) {
602 1.8 nonaka *addr++ = __shpcic_mem_read_1(bsh, offset);
603 1.1 itojun }
604 1.1 itojun }
605 1.1 itojun
606 1.1 itojun void
607 1.8 nonaka shpcic_mem_read_multi_2(void *v, bus_space_handle_t bsh,
608 1.8 nonaka bus_size_t offset, uint16_t *addr, bus_size_t count)
609 1.1 itojun {
610 1.1 itojun
611 1.8 nonaka while (count--) {
612 1.8 nonaka *addr++ = __shpcic_mem_read_2(bsh, offset);
613 1.8 nonaka }
614 1.1 itojun }
615 1.1 itojun
616 1.1 itojun void
617 1.8 nonaka shpcic_mem_read_multi_4(void *v, bus_space_handle_t bsh,
618 1.8 nonaka bus_size_t offset, uint32_t *addr, bus_size_t count)
619 1.1 itojun {
620 1.1 itojun
621 1.8 nonaka while (count--) {
622 1.8 nonaka *addr++ = __shpcic_mem_read_4(bsh, offset);
623 1.1 itojun }
624 1.1 itojun }
625 1.1 itojun
626 1.8 nonaka /*
627 1.8 nonaka *
628 1.8 nonaka * read region
629 1.8 nonaka */
630 1.1 itojun void
631 1.8 nonaka shpcic_io_read_region_1(void *v, bus_space_handle_t bsh,
632 1.8 nonaka bus_size_t offset, uint8_t *addr, bus_size_t count)
633 1.1 itojun {
634 1.1 itojun
635 1.8 nonaka while (count--) {
636 1.8 nonaka *addr++ = __shpcic_io_read_1(bsh, offset);
637 1.8 nonaka offset += 1;
638 1.1 itojun }
639 1.1 itojun }
640 1.1 itojun
641 1.1 itojun void
642 1.8 nonaka shpcic_io_read_region_2(void *v, bus_space_handle_t bsh,
643 1.8 nonaka bus_size_t offset, uint16_t *addr, bus_size_t count)
644 1.1 itojun {
645 1.1 itojun
646 1.8 nonaka while (count--) {
647 1.8 nonaka *addr++ = __shpcic_io_read_2(bsh, offset);
648 1.8 nonaka offset += 2;
649 1.8 nonaka }
650 1.8 nonaka }
651 1.1 itojun
652 1.8 nonaka void
653 1.8 nonaka shpcic_io_read_region_4(void *v, bus_space_handle_t bsh,
654 1.8 nonaka bus_size_t offset, uint32_t *addr, bus_size_t count)
655 1.8 nonaka {
656 1.1 itojun
657 1.8 nonaka while (count--) {
658 1.8 nonaka *addr++ = __shpcic_io_read_4(bsh, offset);
659 1.8 nonaka offset += 4;
660 1.8 nonaka }
661 1.1 itojun }
662 1.1 itojun
663 1.8 nonaka void
664 1.8 nonaka shpcic_mem_read_region_1(void *v, bus_space_handle_t bsh,
665 1.8 nonaka bus_size_t offset, uint8_t *addr, bus_size_t count)
666 1.1 itojun {
667 1.8 nonaka
668 1.8 nonaka while (count--) {
669 1.8 nonaka *addr++ = __shpcic_mem_read_1(bsh, offset);
670 1.8 nonaka offset += 1;
671 1.1 itojun }
672 1.1 itojun }
673 1.1 itojun
674 1.1 itojun void
675 1.8 nonaka shpcic_mem_read_region_2(void *v, bus_space_handle_t bsh,
676 1.8 nonaka bus_size_t offset, uint16_t *addr, bus_size_t count)
677 1.1 itojun {
678 1.1 itojun
679 1.8 nonaka while (count--) {
680 1.8 nonaka *addr++ = __shpcic_mem_read_2(bsh, offset);
681 1.8 nonaka offset += 2;
682 1.8 nonaka }
683 1.1 itojun }
684 1.1 itojun
685 1.8 nonaka void
686 1.8 nonaka shpcic_mem_read_region_4(void *v, bus_space_handle_t bsh,
687 1.8 nonaka bus_size_t offset, uint32_t *addr, bus_size_t count)
688 1.8 nonaka {
689 1.8 nonaka
690 1.8 nonaka while (count--) {
691 1.8 nonaka *addr++ = __shpcic_mem_read_4(bsh, offset);
692 1.8 nonaka offset += 4;
693 1.1 itojun }
694 1.8 nonaka }
695 1.1 itojun
696 1.8 nonaka /* write */
697 1.10 perry static inline void __shpcic_io_write_1(bus_space_handle_t bsh,
698 1.8 nonaka bus_size_t offset, uint8_t value);
699 1.10 perry static inline void __shpcic_io_write_2(bus_space_handle_t bsh,
700 1.8 nonaka bus_size_t offset, uint16_t value);
701 1.10 perry static inline void __shpcic_io_write_4(bus_space_handle_t bsh,
702 1.8 nonaka bus_size_t offset, uint32_t value);
703 1.10 perry static inline void __shpcic_mem_write_1(bus_space_handle_t bsh,
704 1.8 nonaka bus_size_t offset, uint8_t value);
705 1.10 perry static inline void __shpcic_mem_write_2(bus_space_handle_t bsh,
706 1.8 nonaka bus_size_t offset, uint16_t value);
707 1.10 perry static inline void __shpcic_mem_write_4(bus_space_handle_t bsh,
708 1.8 nonaka bus_size_t offset, uint32_t value);
709 1.1 itojun
710 1.10 perry static inline void
711 1.8 nonaka __shpcic_io_write_1(bus_space_handle_t bsh, bus_size_t offset,
712 1.8 nonaka uint8_t value)
713 1.8 nonaka {
714 1.8 nonaka u_long adr = (u_long)(bsh + offset) & SH4_PCIC_IO_MASK;
715 1.1 itojun
716 1.8 nonaka *(volatile uint8_t *)(SH4_PCIC_IO + adr) = value;
717 1.8 nonaka }
718 1.1 itojun
719 1.10 perry static inline void
720 1.8 nonaka __shpcic_io_write_2(bus_space_handle_t bsh, bus_size_t offset,
721 1.8 nonaka uint16_t value)
722 1.8 nonaka {
723 1.8 nonaka u_long adr = (u_long)(bsh + offset) & SH4_PCIC_IO_MASK;
724 1.1 itojun
725 1.8 nonaka *(volatile uint16_t *)(SH4_PCIC_IO + adr) = value;
726 1.8 nonaka }
727 1.1 itojun
728 1.10 perry static inline void
729 1.8 nonaka __shpcic_io_write_4(bus_space_handle_t bsh, bus_size_t offset,
730 1.8 nonaka uint32_t value)
731 1.8 nonaka {
732 1.8 nonaka u_long adr = (u_long)(bsh + offset) & SH4_PCIC_IO_MASK;
733 1.1 itojun
734 1.8 nonaka *(volatile uint32_t *)(SH4_PCIC_IO + adr) = value;
735 1.8 nonaka }
736 1.1 itojun
737 1.10 perry static inline void
738 1.8 nonaka __shpcic_mem_write_1(bus_space_handle_t bsh, bus_size_t offset,
739 1.8 nonaka uint8_t value)
740 1.8 nonaka {
741 1.8 nonaka u_long adr = (u_long)(bsh + offset) & SH4_PCIC_MEM_MASK;
742 1.1 itojun
743 1.8 nonaka *(volatile uint8_t *)(SH4_PCIC_MEM + adr) = value;
744 1.8 nonaka }
745 1.1 itojun
746 1.10 perry static inline void
747 1.8 nonaka __shpcic_mem_write_2(bus_space_handle_t bsh, bus_size_t offset,
748 1.8 nonaka uint16_t value)
749 1.8 nonaka {
750 1.8 nonaka u_long adr = (u_long)(bsh + offset) & SH4_PCIC_MEM_MASK;
751 1.1 itojun
752 1.8 nonaka *(volatile uint16_t *)(SH4_PCIC_MEM + adr) = value;
753 1.8 nonaka }
754 1.1 itojun
755 1.10 perry static inline void
756 1.8 nonaka __shpcic_mem_write_4(bus_space_handle_t bsh, bus_size_t offset,
757 1.8 nonaka uint32_t value)
758 1.8 nonaka {
759 1.8 nonaka u_long adr = (u_long)(bsh + offset) & SH4_PCIC_MEM_MASK;
760 1.1 itojun
761 1.8 nonaka *(volatile uint32_t *)(SH4_PCIC_MEM + adr) = value;
762 1.1 itojun }
763 1.1 itojun
764 1.8 nonaka /*
765 1.8 nonaka * write single
766 1.8 nonaka */
767 1.1 itojun void
768 1.8 nonaka shpcic_io_write_1(void *v, bus_space_handle_t bsh,
769 1.8 nonaka bus_size_t offset, uint8_t value)
770 1.1 itojun {
771 1.1 itojun
772 1.8 nonaka __shpcic_io_write_1(bsh, offset, value);
773 1.8 nonaka }
774 1.1 itojun
775 1.8 nonaka void
776 1.8 nonaka shpcic_io_write_2(void *v, bus_space_handle_t bsh,
777 1.8 nonaka bus_size_t offset, uint16_t value)
778 1.8 nonaka {
779 1.8 nonaka
780 1.8 nonaka __shpcic_io_write_2(bsh, offset, value);
781 1.1 itojun }
782 1.1 itojun
783 1.8 nonaka void
784 1.8 nonaka shpcic_io_write_4(void *v, bus_space_handle_t bsh,
785 1.8 nonaka bus_size_t offset, uint32_t value)
786 1.1 itojun {
787 1.1 itojun
788 1.8 nonaka __shpcic_io_write_4(bsh, offset, value);
789 1.8 nonaka }
790 1.1 itojun
791 1.8 nonaka void
792 1.8 nonaka shpcic_mem_write_1(void *v, bus_space_handle_t bsh,
793 1.8 nonaka bus_size_t offset, uint8_t value)
794 1.8 nonaka {
795 1.1 itojun
796 1.8 nonaka __shpcic_mem_write_1(bsh, offset, value);
797 1.8 nonaka }
798 1.1 itojun
799 1.8 nonaka void
800 1.8 nonaka shpcic_mem_write_2(void *v, bus_space_handle_t bsh,
801 1.8 nonaka bus_size_t offset, uint16_t value)
802 1.8 nonaka {
803 1.1 itojun
804 1.8 nonaka __shpcic_mem_write_2(bsh, offset, value);
805 1.1 itojun }
806 1.1 itojun
807 1.1 itojun void
808 1.8 nonaka shpcic_mem_write_4(void *v, bus_space_handle_t bsh,
809 1.8 nonaka bus_size_t offset, uint32_t value)
810 1.1 itojun {
811 1.8 nonaka
812 1.8 nonaka __shpcic_mem_write_4(bsh, offset, value);
813 1.1 itojun }
814 1.1 itojun
815 1.8 nonaka /*
816 1.8 nonaka * write multi
817 1.8 nonaka */
818 1.8 nonaka void
819 1.8 nonaka shpcic_io_write_multi_1(void *v, bus_space_handle_t bsh,
820 1.8 nonaka bus_size_t offset, const uint8_t *addr, bus_size_t count)
821 1.1 itojun {
822 1.1 itojun
823 1.8 nonaka while (count--) {
824 1.8 nonaka __shpcic_io_write_1(bsh, offset, *addr++);
825 1.8 nonaka }
826 1.8 nonaka }
827 1.1 itojun
828 1.8 nonaka void
829 1.8 nonaka shpcic_io_write_multi_2(void *v, bus_space_handle_t bsh,
830 1.8 nonaka bus_size_t offset, const uint16_t *addr, bus_size_t count)
831 1.8 nonaka {
832 1.1 itojun
833 1.8 nonaka while (count--) {
834 1.8 nonaka __shpcic_io_write_2(bsh, offset, *addr++);
835 1.1 itojun }
836 1.8 nonaka }
837 1.1 itojun
838 1.8 nonaka void
839 1.8 nonaka shpcic_io_write_multi_4(void *v, bus_space_handle_t bsh,
840 1.8 nonaka bus_size_t offset, const uint32_t *addr, bus_size_t count)
841 1.8 nonaka {
842 1.1 itojun
843 1.8 nonaka while (count--) {
844 1.8 nonaka __shpcic_io_write_4(bsh, offset, *addr++);
845 1.8 nonaka }
846 1.8 nonaka }
847 1.1 itojun
848 1.8 nonaka void
849 1.8 nonaka shpcic_mem_write_multi_1(void *v, bus_space_handle_t bsh,
850 1.8 nonaka bus_size_t offset, const uint8_t *addr, bus_size_t count)
851 1.8 nonaka {
852 1.1 itojun
853 1.8 nonaka while (count--) {
854 1.8 nonaka __shpcic_mem_write_1(bsh, offset, *addr++);
855 1.8 nonaka }
856 1.8 nonaka }
857 1.1 itojun
858 1.8 nonaka void
859 1.8 nonaka shpcic_mem_write_multi_2(void *v, bus_space_handle_t bsh,
860 1.8 nonaka bus_size_t offset, const uint16_t *addr, bus_size_t count)
861 1.8 nonaka {
862 1.1 itojun
863 1.8 nonaka while (count--) {
864 1.8 nonaka __shpcic_mem_write_2(bsh, offset, *addr++);
865 1.8 nonaka }
866 1.8 nonaka }
867 1.1 itojun
868 1.8 nonaka void
869 1.8 nonaka shpcic_mem_write_multi_4(void *v, bus_space_handle_t bsh,
870 1.8 nonaka bus_size_t offset, const uint32_t *addr, bus_size_t count)
871 1.8 nonaka {
872 1.1 itojun
873 1.8 nonaka while (count--) {
874 1.8 nonaka __shpcic_mem_write_4(bsh, offset, *addr++);
875 1.8 nonaka }
876 1.8 nonaka }
877 1.1 itojun
878 1.8 nonaka /*
879 1.8 nonaka * write region
880 1.8 nonaka */
881 1.8 nonaka void
882 1.8 nonaka shpcic_io_write_region_1(void *v, bus_space_handle_t bsh,
883 1.8 nonaka bus_size_t offset, const uint8_t *addr, bus_size_t count)
884 1.8 nonaka {
885 1.1 itojun
886 1.8 nonaka while (count--) {
887 1.8 nonaka __shpcic_io_write_1(bsh, offset, *addr++);
888 1.8 nonaka offset += 1;
889 1.1 itojun }
890 1.8 nonaka }
891 1.1 itojun
892 1.8 nonaka void
893 1.8 nonaka shpcic_io_write_region_2(void *v, bus_space_handle_t bsh,
894 1.8 nonaka bus_size_t offset, const uint16_t *addr, bus_size_t count)
895 1.8 nonaka {
896 1.1 itojun
897 1.8 nonaka while (count--) {
898 1.8 nonaka __shpcic_io_write_2(bsh, offset, *addr++);
899 1.8 nonaka offset += 2;
900 1.8 nonaka }
901 1.1 itojun }
902 1.1 itojun
903 1.1 itojun void
904 1.8 nonaka shpcic_io_write_region_4(void *v, bus_space_handle_t bsh,
905 1.8 nonaka bus_size_t offset, const uint32_t *addr, bus_size_t count)
906 1.1 itojun {
907 1.1 itojun
908 1.8 nonaka while (count--) {
909 1.8 nonaka __shpcic_io_write_4(bsh, offset, *addr++);
910 1.8 nonaka offset += 4;
911 1.8 nonaka }
912 1.8 nonaka }
913 1.1 itojun
914 1.8 nonaka void
915 1.8 nonaka shpcic_mem_write_region_1(void *v, bus_space_handle_t bsh,
916 1.8 nonaka bus_size_t offset, const uint8_t *addr, bus_size_t count)
917 1.8 nonaka {
918 1.8 nonaka
919 1.8 nonaka while (count--) {
920 1.8 nonaka __shpcic_mem_write_1(bsh, offset, *addr++);
921 1.8 nonaka offset += 1;
922 1.8 nonaka }
923 1.1 itojun }
924 1.1 itojun
925 1.8 nonaka void
926 1.8 nonaka shpcic_mem_write_region_2(void *v, bus_space_handle_t bsh,
927 1.8 nonaka bus_size_t offset, const uint16_t *addr, bus_size_t count)
928 1.1 itojun {
929 1.1 itojun
930 1.8 nonaka while (count--) {
931 1.8 nonaka __shpcic_mem_write_2(bsh, offset, *addr++);
932 1.8 nonaka offset += 2;
933 1.1 itojun }
934 1.8 nonaka }
935 1.1 itojun
936 1.8 nonaka void
937 1.8 nonaka shpcic_mem_write_region_4(void *v, bus_space_handle_t bsh,
938 1.8 nonaka bus_size_t offset, const uint32_t *addr, bus_size_t count)
939 1.8 nonaka {
940 1.8 nonaka
941 1.8 nonaka while (count--) {
942 1.8 nonaka __shpcic_mem_write_4(bsh, offset, *addr++);
943 1.8 nonaka offset += 4;
944 1.8 nonaka }
945 1.1 itojun }
946 1.1 itojun
947 1.8 nonaka /*
948 1.8 nonaka * set multi
949 1.8 nonaka */
950 1.1 itojun void
951 1.8 nonaka shpcic_io_set_multi_1(void *v, bus_space_handle_t bsh,
952 1.8 nonaka bus_size_t offset, uint8_t value, bus_size_t count)
953 1.1 itojun {
954 1.1 itojun
955 1.8 nonaka while (count--) {
956 1.8 nonaka __shpcic_io_write_1(bsh, offset, value);
957 1.8 nonaka }
958 1.8 nonaka }
959 1.1 itojun
960 1.8 nonaka void
961 1.8 nonaka shpcic_io_set_multi_2(void *v, bus_space_handle_t bsh,
962 1.8 nonaka bus_size_t offset, uint16_t value, bus_size_t count)
963 1.8 nonaka {
964 1.1 itojun
965 1.8 nonaka while (count--) {
966 1.8 nonaka __shpcic_io_write_2(bsh, offset, value);
967 1.8 nonaka }
968 1.8 nonaka }
969 1.1 itojun
970 1.8 nonaka void
971 1.8 nonaka shpcic_io_set_multi_4(void *v, bus_space_handle_t bsh,
972 1.8 nonaka bus_size_t offset, uint32_t value, bus_size_t count)
973 1.8 nonaka {
974 1.1 itojun
975 1.8 nonaka while (count--) {
976 1.8 nonaka __shpcic_io_write_4(bsh, offset, value);
977 1.8 nonaka }
978 1.8 nonaka }
979 1.1 itojun
980 1.8 nonaka void
981 1.8 nonaka shpcic_mem_set_multi_1(void *v, bus_space_handle_t bsh,
982 1.8 nonaka bus_size_t offset, uint8_t value, bus_size_t count)
983 1.8 nonaka {
984 1.1 itojun
985 1.8 nonaka while (count--) {
986 1.8 nonaka __shpcic_mem_write_1(bsh, offset, value);
987 1.8 nonaka }
988 1.8 nonaka }
989 1.1 itojun
990 1.8 nonaka void
991 1.8 nonaka shpcic_mem_set_multi_2(void *v, bus_space_handle_t bsh,
992 1.8 nonaka bus_size_t offset, uint16_t value, bus_size_t count)
993 1.8 nonaka {
994 1.1 itojun
995 1.8 nonaka while (count--) {
996 1.8 nonaka __shpcic_mem_write_2(bsh, offset, value);
997 1.8 nonaka }
998 1.8 nonaka }
999 1.1 itojun
1000 1.8 nonaka void
1001 1.8 nonaka shpcic_mem_set_multi_4(void *v, bus_space_handle_t bsh,
1002 1.8 nonaka bus_size_t offset, uint32_t value, bus_size_t count)
1003 1.8 nonaka {
1004 1.1 itojun
1005 1.8 nonaka while (count--) {
1006 1.8 nonaka __shpcic_mem_write_4(bsh, offset, value);
1007 1.8 nonaka }
1008 1.8 nonaka }
1009 1.1 itojun
1010 1.8 nonaka /*
1011 1.8 nonaka * set region
1012 1.8 nonaka */
1013 1.8 nonaka void
1014 1.8 nonaka shpcic_io_set_region_1(void *v, bus_space_handle_t bsh,
1015 1.8 nonaka bus_size_t offset, uint8_t value, bus_size_t count)
1016 1.8 nonaka {
1017 1.1 itojun
1018 1.8 nonaka while (count--) {
1019 1.8 nonaka __shpcic_io_write_1(bsh, offset, value);
1020 1.8 nonaka offset += 1;
1021 1.8 nonaka }
1022 1.8 nonaka }
1023 1.1 itojun
1024 1.8 nonaka void
1025 1.8 nonaka shpcic_io_set_region_2(void *v, bus_space_handle_t bsh,
1026 1.8 nonaka bus_size_t offset, uint16_t value, bus_size_t count)
1027 1.8 nonaka {
1028 1.1 itojun
1029 1.8 nonaka while (count--) {
1030 1.8 nonaka __shpcic_io_write_2(bsh, offset, value);
1031 1.8 nonaka offset += 2;
1032 1.1 itojun }
1033 1.8 nonaka }
1034 1.1 itojun
1035 1.8 nonaka void
1036 1.8 nonaka shpcic_io_set_region_4(void *v, bus_space_handle_t bsh,
1037 1.8 nonaka bus_size_t offset, uint32_t value, bus_size_t count)
1038 1.8 nonaka {
1039 1.1 itojun
1040 1.8 nonaka while (count--) {
1041 1.8 nonaka __shpcic_io_write_4(bsh, offset, value);
1042 1.8 nonaka offset += 4;
1043 1.8 nonaka }
1044 1.8 nonaka }
1045 1.1 itojun
1046 1.8 nonaka void
1047 1.8 nonaka shpcic_mem_set_region_1(void *v, bus_space_handle_t bsh,
1048 1.8 nonaka bus_size_t offset, uint8_t value, bus_size_t count)
1049 1.8 nonaka {
1050 1.1 itojun
1051 1.8 nonaka while (count--) {
1052 1.8 nonaka __shpcic_mem_write_1(bsh, offset, value);
1053 1.8 nonaka offset += 1;
1054 1.8 nonaka }
1055 1.8 nonaka }
1056 1.1 itojun
1057 1.8 nonaka void
1058 1.8 nonaka shpcic_mem_set_region_2(void *v, bus_space_handle_t bsh,
1059 1.8 nonaka bus_size_t offset, uint16_t value, bus_size_t count)
1060 1.8 nonaka {
1061 1.1 itojun
1062 1.8 nonaka while (count--) {
1063 1.8 nonaka __shpcic_mem_write_2(bsh, offset, value);
1064 1.8 nonaka offset += 2;
1065 1.8 nonaka }
1066 1.8 nonaka }
1067 1.1 itojun
1068 1.8 nonaka void
1069 1.8 nonaka shpcic_mem_set_region_4(void *v, bus_space_handle_t bsh,
1070 1.8 nonaka bus_size_t offset, uint32_t value, bus_size_t count)
1071 1.8 nonaka {
1072 1.1 itojun
1073 1.8 nonaka while (count--) {
1074 1.8 nonaka __shpcic_mem_write_4(bsh, offset, value);
1075 1.8 nonaka offset += 4;
1076 1.8 nonaka }
1077 1.8 nonaka }
1078 1.1 itojun
1079 1.8 nonaka /*
1080 1.8 nonaka * copy region
1081 1.8 nonaka */
1082 1.8 nonaka void
1083 1.8 nonaka shpcic_io_copy_region_1(void *v, bus_space_handle_t bsh1,
1084 1.8 nonaka bus_size_t off1, bus_space_handle_t bsh2, bus_size_t off2, bus_size_t count)
1085 1.8 nonaka {
1086 1.8 nonaka u_long addr1 = bsh1 + off1;
1087 1.8 nonaka u_long addr2 = bsh2 + off2;
1088 1.8 nonaka uint8_t value;
1089 1.8 nonaka
1090 1.8 nonaka if (addr1 >= addr2) { /* src after dest: copy forward */
1091 1.8 nonaka while (count--) {
1092 1.8 nonaka value = __shpcic_io_read_1(bsh1, off1);
1093 1.8 nonaka __shpcic_io_write_1(bsh2, off2, value);
1094 1.8 nonaka off1 += 1;
1095 1.8 nonaka off2 += 1;
1096 1.8 nonaka }
1097 1.8 nonaka } else { /* dest after src: copy backwards */
1098 1.8 nonaka off1 += (count - 1) * 1;
1099 1.8 nonaka off2 += (count - 1) * 1;
1100 1.8 nonaka while (count--) {
1101 1.8 nonaka value = __shpcic_io_read_1(bsh1, off1);
1102 1.8 nonaka __shpcic_io_write_1(bsh2, off2, value);
1103 1.8 nonaka off1 -= 1;
1104 1.8 nonaka off2 -= 1;
1105 1.8 nonaka }
1106 1.8 nonaka }
1107 1.8 nonaka }
1108 1.1 itojun
1109 1.8 nonaka void
1110 1.8 nonaka shpcic_io_copy_region_2(void *v, bus_space_handle_t bsh1,
1111 1.8 nonaka bus_size_t off1, bus_space_handle_t bsh2, bus_size_t off2, bus_size_t count)
1112 1.8 nonaka {
1113 1.8 nonaka u_long addr1 = bsh1 + off1;
1114 1.8 nonaka u_long addr2 = bsh2 + off2;
1115 1.8 nonaka uint16_t value;
1116 1.8 nonaka
1117 1.8 nonaka if (addr1 >= addr2) { /* src after dest: copy forward */
1118 1.8 nonaka while (count--) {
1119 1.8 nonaka value = __shpcic_io_read_2(bsh1, off1);
1120 1.8 nonaka __shpcic_io_write_2(bsh2, off2, value);
1121 1.8 nonaka off1 += 2;
1122 1.8 nonaka off2 += 2;
1123 1.8 nonaka }
1124 1.8 nonaka } else { /* dest after src: copy backwards */
1125 1.8 nonaka off1 += (count - 1) * 2;
1126 1.8 nonaka off2 += (count - 1) * 2;
1127 1.8 nonaka while (count--) {
1128 1.8 nonaka value = __shpcic_io_read_2(bsh1, off1);
1129 1.8 nonaka __shpcic_io_write_2(bsh2, off2, value);
1130 1.8 nonaka off1 -= 2;
1131 1.8 nonaka off2 -= 2;
1132 1.8 nonaka }
1133 1.8 nonaka }
1134 1.1 itojun }
1135 1.1 itojun
1136 1.1 itojun void
1137 1.8 nonaka shpcic_io_copy_region_4(void *v, bus_space_handle_t bsh1,
1138 1.8 nonaka bus_size_t off1, bus_space_handle_t bsh2, bus_size_t off2, bus_size_t count)
1139 1.1 itojun {
1140 1.8 nonaka u_long addr1 = bsh1 + off1;
1141 1.8 nonaka u_long addr2 = bsh2 + off2;
1142 1.8 nonaka uint32_t value;
1143 1.8 nonaka
1144 1.8 nonaka if (addr1 >= addr2) { /* src after dest: copy forward */
1145 1.8 nonaka while (count--) {
1146 1.8 nonaka value = __shpcic_io_read_4(bsh1, off1);
1147 1.8 nonaka __shpcic_io_write_4(bsh2, off2, value);
1148 1.8 nonaka off1 += 4;
1149 1.8 nonaka off2 += 4;
1150 1.8 nonaka }
1151 1.8 nonaka } else { /* dest after src: copy backwards */
1152 1.8 nonaka off1 += (count - 1) * 4;
1153 1.8 nonaka off2 += (count - 1) * 4;
1154 1.8 nonaka while (count--) {
1155 1.8 nonaka value = __shpcic_io_read_4(bsh1, off1);
1156 1.8 nonaka __shpcic_io_write_4(bsh2, off2, value);
1157 1.8 nonaka off1 -= 4;
1158 1.8 nonaka off2 -= 4;
1159 1.8 nonaka }
1160 1.8 nonaka }
1161 1.8 nonaka }
1162 1.1 itojun
1163 1.8 nonaka void
1164 1.8 nonaka shpcic_mem_copy_region_1(void *v, bus_space_handle_t bsh1,
1165 1.8 nonaka bus_size_t off1, bus_space_handle_t bsh2, bus_size_t off2, bus_size_t count)
1166 1.8 nonaka {
1167 1.8 nonaka u_long addr1 = bsh1 + off1;
1168 1.8 nonaka u_long addr2 = bsh2 + off2;
1169 1.8 nonaka uint8_t value;
1170 1.8 nonaka
1171 1.8 nonaka if (addr1 >= addr2) { /* src after dest: copy forward */
1172 1.8 nonaka while (count--) {
1173 1.8 nonaka value = __shpcic_mem_read_1(bsh1, off1);
1174 1.8 nonaka __shpcic_mem_write_1(bsh2, off2, value);
1175 1.8 nonaka off1 += 1;
1176 1.8 nonaka off2 += 1;
1177 1.8 nonaka }
1178 1.8 nonaka } else { /* dest after src: copy backwards */
1179 1.8 nonaka off1 += (count - 1) * 1;
1180 1.8 nonaka off2 += (count - 1) * 1;
1181 1.8 nonaka while (count--) {
1182 1.8 nonaka value = __shpcic_mem_read_1(bsh1, off1);
1183 1.8 nonaka __shpcic_mem_write_1(bsh2, off2, value);
1184 1.8 nonaka off1 -= 1;
1185 1.8 nonaka off2 -= 1;
1186 1.8 nonaka }
1187 1.8 nonaka }
1188 1.8 nonaka }
1189 1.1 itojun
1190 1.8 nonaka void
1191 1.8 nonaka shpcic_mem_copy_region_2(void *v, bus_space_handle_t bsh1,
1192 1.8 nonaka bus_size_t off1, bus_space_handle_t bsh2, bus_size_t off2, bus_size_t count)
1193 1.8 nonaka {
1194 1.8 nonaka u_long addr1 = bsh1 + off1;
1195 1.8 nonaka u_long addr2 = bsh2 + off2;
1196 1.8 nonaka uint16_t value;
1197 1.8 nonaka
1198 1.8 nonaka if (addr1 >= addr2) { /* src after dest: copy forward */
1199 1.8 nonaka while (count--) {
1200 1.8 nonaka value = __shpcic_mem_read_2(bsh1, off1);
1201 1.8 nonaka __shpcic_mem_write_2(bsh2, off2, value);
1202 1.8 nonaka off1 += 2;
1203 1.8 nonaka off2 += 2;
1204 1.8 nonaka }
1205 1.8 nonaka } else { /* dest after src: copy backwards */
1206 1.8 nonaka off1 += (count - 1) * 2;
1207 1.8 nonaka off2 += (count - 1) * 2;
1208 1.8 nonaka while (count--) {
1209 1.8 nonaka value = __shpcic_mem_read_2(bsh1, off1);
1210 1.8 nonaka __shpcic_mem_write_2(bsh2, off2, value);
1211 1.8 nonaka off1 -= 2;
1212 1.8 nonaka off2 -= 2;
1213 1.8 nonaka }
1214 1.8 nonaka }
1215 1.8 nonaka }
1216 1.1 itojun
1217 1.8 nonaka void
1218 1.8 nonaka shpcic_mem_copy_region_4(void *v, bus_space_handle_t bsh1,
1219 1.8 nonaka bus_size_t off1, bus_space_handle_t bsh2, bus_size_t off2, bus_size_t count)
1220 1.8 nonaka {
1221 1.8 nonaka u_long addr1 = bsh1 + off1;
1222 1.8 nonaka u_long addr2 = bsh2 + off2;
1223 1.8 nonaka uint32_t value;
1224 1.8 nonaka
1225 1.8 nonaka if (addr1 >= addr2) { /* src after dest: copy forward */
1226 1.8 nonaka while (count--) {
1227 1.8 nonaka value = __shpcic_mem_read_4(bsh1, off1);
1228 1.8 nonaka __shpcic_mem_write_4(bsh2, off2, value);
1229 1.8 nonaka off1 += 4;
1230 1.8 nonaka off2 += 4;
1231 1.8 nonaka }
1232 1.8 nonaka } else { /* dest after src: copy backwards */
1233 1.8 nonaka off1 += (count - 1) * 4;
1234 1.8 nonaka off2 += (count - 1) * 4;
1235 1.8 nonaka while (count--) {
1236 1.8 nonaka value = __shpcic_mem_read_4(bsh1, off1);
1237 1.8 nonaka __shpcic_mem_write_4(bsh2, off2, value);
1238 1.8 nonaka off1 -= 4;
1239 1.8 nonaka off2 -= 4;
1240 1.8 nonaka }
1241 1.8 nonaka }
1242 1.1 itojun }
1243