cache.h revision 1.3 1 1.3 uch /* $NetBSD: cache.h,v 1.3 2002/04/28 17:10:33 uch Exp $ */
2 1.1 uch
3 1.1 uch /*-
4 1.1 uch * Copyright (c) 2002 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.1 uch * by UCHIYAMA Yasushi.
9 1.1 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.1 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 uch * notice, this list of conditions and the following disclaimer in the
17 1.1 uch * documentation and/or other materials provided with the distribution.
18 1.1 uch * 3. All advertising materials mentioning features or use of this software
19 1.1 uch * must display the following acknowledgement:
20 1.1 uch * This product includes software developed by the NetBSD
21 1.1 uch * Foundation, Inc. and its contributors.
22 1.1 uch * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 uch * contributors may be used to endorse or promote products derived
24 1.1 uch * from this software without specific prior written permission.
25 1.1 uch *
26 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 uch * POSSIBILITY OF SUCH DAMAGE.
37 1.1 uch */
38 1.1 uch
39 1.1 uch /*
40 1.1 uch * Cache configurations.
41 1.1 uch *
42 1.1 uch * SH3 I/D unified virtual-index physical-tag cache.
43 1.1 uch * SH4 I/D separated virtual-index physical-tag cache.
44 1.1 uch *
45 1.1 uch *
46 1.1 uch * size line-size entry way
47 1.1 uch * SH7708 4/8K 16B 128 2/4 P0, P2, U0 write-through/back selectable
48 1.1 uch * P1 write-through
49 1.1 uch * SH7709 4/8K 16B 128 2/4 write-through/back selectable
50 1.1 uch * SH7709A 16K 16B 256 4 write-through/back selectable
51 1.1 uch *
52 1.1 uch * SH7750 I$ D$ line-size entry way
53 1.1 uch * 8K 8/16K 32B 256 1 write-through/back selectable
54 1.1 uch *
55 1.3 uch *
56 1.1 uch * Cache operations.
57 1.3 uch *
58 1.1 uch * There are some rules that must be followed:
59 1.1 uch *
60 1.1 uch * I-cache Synch (all or range):
61 1.1 uch * The goal is to synchronize the instruction stream,
62 1.1 uch * so you may need to write-back dirty data cache
63 1.1 uch * blocks first. If a range is requested, and you
64 1.1 uch * can't synchronize just a range, you have to hit
65 1.1 uch * the whole thing.
66 1.1 uch *
67 1.1 uch * D-cache Write-back Invalidate range:
68 1.1 uch * If you can't WB-Inv a range, you must WB-Inv the
69 1.1 uch * entire D-cache.
70 1.1 uch *
71 1.1 uch * D-cache Invalidate:
72 1.1 uch * If you can't Inv the D-cache without doing a
73 1.1 uch * Write-back, YOU MUST PANIC. This is to catch
74 1.1 uch * errors in calling code. Callers must be aware
75 1.1 uch * of this scenario, and must handle it appropriately
76 1.1 uch * (consider the bus_dma(9) operations).
77 1.1 uch *
78 1.1 uch * D-cache Write-back:
79 1.1 uch * If you can't Write-back without doing an invalidate,
80 1.1 uch * that's fine. Then treat this as a WB-Inv. Skipping
81 1.1 uch * the invalidate is merely an optimization.
82 1.1 uch *
83 1.1 uch * All operations:
84 1.1 uch * Valid virtual addresses must be passed to the
85 1.1 uch * cache operation.
86 1.1 uch *
87 1.1 uch *
88 1.1 uch * sh_icache_sync_all Synchronize I-cache
89 1.1 uch *
90 1.1 uch * sh_icache_sync_range Synchronize I-cache range
91 1.1 uch *
92 1.1 uch * sh_icache_sync_range_index (index ops)
93 1.1 uch *
94 1.1 uch * sh_dcache_wbinv_all Write-back Invalidate D-cache
95 1.1 uch *
96 1.1 uch * sh_dcache_wbinv_range Write-back Invalidate D-cache range
97 1.1 uch *
98 1.1 uch * sh_dcache_wbinv_range_index (index ops)
99 1.1 uch *
100 1.1 uch * sh_dcache_inv_range Invalidate D-cache range
101 1.1 uch *
102 1.1 uch * sh_dcache_wb_range Write-back D-cache range
103 1.3 uch *
104 1.3 uch * If I/D unified cache (SH3), I-cache ops are writeback invalidate
105 1.1 uch * operation.
106 1.1 uch * If write-through mode, sh_dcache_wb_range is no-operation.
107 1.1 uch *
108 1.1 uch */
109 1.1 uch
110 1.1 uch #ifndef _SH3_CACHE_H_
111 1.3 uch #define _SH3_CACHE_H_
112 1.1 uch
113 1.1 uch #ifdef _KERNEL
114 1.3 uch #define COMPAT_OLD_CACHE_FLUSH //XXX
115 1.1 uch #ifdef COMPAT_OLD_CACHE_FLUSH
116 1.3 uch #define cacheflush() sh_dcache_wbinv_all()
117 1.1 uch #endif /* COMPAT_OLD_CACHE_FLUSH */
118 1.1 uch
119 1.1 uch struct sh_cache_ops {
120 1.1 uch void (*_icache_sync_all)(void);
121 1.1 uch void (*_icache_sync_range)(vaddr_t, vsize_t);
122 1.1 uch void (*_icache_sync_range_index)(vaddr_t, vsize_t);
123 1.3 uch
124 1.1 uch void (*_dcache_wbinv_all)(void);
125 1.1 uch void (*_dcache_wbinv_range)(vaddr_t, vsize_t);
126 1.1 uch void (*_dcache_wbinv_range_index)(vaddr_t, vsize_t);
127 1.1 uch void (*_dcache_inv_range)(vaddr_t, vsize_t);
128 1.1 uch void (*_dcache_wb_range)(vaddr_t, vsize_t);
129 1.1 uch };
130 1.1 uch
131 1.1 uch /* Cache configurations */
132 1.3 uch #define sh_cache_enable_unified sh_cache_enable_icache
133 1.1 uch extern int sh_cache_enable_icache;
134 1.1 uch extern int sh_cache_enable_dcache;
135 1.1 uch extern int sh_cache_write_through;
136 1.1 uch extern int sh_cache_write_through_p0_u0_p3;
137 1.1 uch extern int sh_cache_write_through_p1;
138 1.1 uch extern int sh_cache_ways;
139 1.1 uch extern int sh_cache_unified;
140 1.3 uch #define sh_cache_size_unified sh_cache_size_icache
141 1.1 uch extern int sh_cache_size_icache;
142 1.1 uch extern int sh_cache_size_dcache;
143 1.1 uch extern int sh_cache_line_size;
144 1.2 uch /* for n-way set associative cache */
145 1.2 uch extern int sh_cache_way_size;
146 1.2 uch extern int sh_cache_way_shift;
147 1.2 uch extern int sh_cache_entry_mask;
148 1.2 uch
149 1.1 uch /* Special mode */
150 1.1 uch extern int sh_cache_ram_mode;
151 1.1 uch extern int sh_cache_index_mode_icache;
152 1.1 uch extern int sh_cache_index_mode_dcache;
153 1.1 uch
154 1.1 uch extern struct sh_cache_ops sh_cache_ops;
155 1.1 uch
156 1.1 uch #define sh_icache_sync_all() \
157 1.1 uch (*sh_cache_ops._icache_sync_all)()
158 1.1 uch
159 1.1 uch #define sh_icache_sync_range(v, s) \
160 1.1 uch (*sh_cache_ops._icache_sync_range)((v), (s))
161 1.1 uch
162 1.1 uch #define sh_icache_sync_range_index(v, s) \
163 1.1 uch (*sh_cache_ops._icache_sync_range_index)((v), (s))
164 1.1 uch
165 1.1 uch #define sh_dcache_wbinv_all() \
166 1.1 uch (*sh_cache_ops._dcache_wbinv_all)()
167 1.1 uch
168 1.1 uch #define sh_dcache_wbinv_range(v, s) \
169 1.1 uch (*sh_cache_ops._dcache_wbinv_range)((v), (s))
170 1.1 uch
171 1.1 uch #define sh_dcache_wbinv_range_index(v, s) \
172 1.1 uch (*sh_cache_ops._dcache_wbinv_range_index)((v), (s))
173 1.1 uch
174 1.1 uch #define sh_dcache_inv_range(v, s) \
175 1.1 uch (*sh_cache_ops._dcache_inv_range)((v), (s))
176 1.1 uch
177 1.1 uch #define sh_dcache_wb_range(v, s) \
178 1.1 uch (*sh_cache_ops._dcache_wb_range)((v), (s))
179 1.1 uch
180 1.2 uch void sh_cache_init(void);
181 1.1 uch void sh_cache_information(void);
182 1.1 uch
183 1.1 uch #endif /* _KERNEL */
184 1.1 uch #endif /* _SH3_CACHE_H_ */
185