1 1.5 uch /* $NetBSD: cpgreg.h,v 1.5 2002/04/28 17:10:34 uch Exp $ */ 2 1.1 itojun 3 1.1 itojun /*- 4 1.1 itojun * Copyright (C) 1999 SAITOH Masanobu. All rights reserved. 5 1.1 itojun * 6 1.1 itojun * Redistribution and use in source and binary forms, with or without 7 1.1 itojun * modification, are permitted provided that the following conditions 8 1.1 itojun * are met: 9 1.1 itojun * 1. Redistributions of source code must retain the above copyright 10 1.1 itojun * notice, this list of conditions and the following disclaimer. 11 1.1 itojun * 2. Redistributions in binary form must reproduce the above copyright 12 1.1 itojun * notice, this list of conditions and the following disclaimer in the 13 1.1 itojun * documentation and/or other materials provided with the distribution. 14 1.1 itojun * 3. The name of the author may not be used to endorse or promote products 15 1.1 itojun * derived from this software without specific prior written permission. 16 1.1 itojun * 17 1.1 itojun * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 18 1.1 itojun * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 19 1.1 itojun * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 20 1.1 itojun * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 21 1.1 itojun * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 22 1.1 itojun * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 23 1.1 itojun * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 24 1.1 itojun * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 25 1.1 itojun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 26 1.1 itojun * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 27 1.1 itojun */ 28 1.1 itojun 29 1.4 uch #ifndef _SH3_CPGREG_H_ 30 1.5 uch #define _SH3_CPGREG_H_ 31 1.1 itojun 32 1.1 itojun /* 33 1.1 itojun * Clock Pulse Generator 34 1.1 itojun */ 35 1.5 uch #define SH3_FRQCR 0xffffff80 /* 16bit */ 36 1.5 uch #define SH4_FRQCR 0xffc00000 /* 16bit */ 37 1.1 itojun 38 1.1 itojun /* 39 1.1 itojun * Standby Control 40 1.1 itojun */ 41 1.5 uch #define SH3_STBCR 0xffffff82 /* 8bit */ 42 1.5 uch #define SH7709_STBCR2 0xffffff88 /* 8bit */ 43 1.1 itojun 44 1.5 uch #define SH4_STBCR 0xffc00004 /* 8bit */ 45 1.5 uch #define SH4_STBCR2 0xffc00010 /* 8bit */ 46 1.1 itojun 47 1.4 uch #endif /* !_SH3_CPGREG_H_ */ 48