cpu.h revision 1.31 1 1.31 thorpej /* $NetBSD: cpu.h,v 1.31 2003/01/18 06:33:41 thorpej Exp $ */
2 1.1 itojun
3 1.1 itojun /*-
4 1.24 uch * Copyright (c) 2002 The NetBSD Foundation, Inc. All rights reserved.
5 1.1 itojun * Copyright (c) 1990 The Regents of the University of California.
6 1.1 itojun * All rights reserved.
7 1.1 itojun *
8 1.1 itojun * This code is derived from software contributed to Berkeley by
9 1.1 itojun * William Jolitz.
10 1.1 itojun *
11 1.1 itojun * Redistribution and use in source and binary forms, with or without
12 1.1 itojun * modification, are permitted provided that the following conditions
13 1.1 itojun * are met:
14 1.1 itojun * 1. Redistributions of source code must retain the above copyright
15 1.1 itojun * notice, this list of conditions and the following disclaimer.
16 1.1 itojun * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 itojun * notice, this list of conditions and the following disclaimer in the
18 1.1 itojun * documentation and/or other materials provided with the distribution.
19 1.1 itojun * 3. All advertising materials mentioning features or use of this software
20 1.1 itojun * must display the following acknowledgement:
21 1.1 itojun * This product includes software developed by the University of
22 1.1 itojun * California, Berkeley and its contributors.
23 1.1 itojun * 4. Neither the name of the University nor the names of its contributors
24 1.1 itojun * may be used to endorse or promote products derived from this software
25 1.1 itojun * without specific prior written permission.
26 1.1 itojun *
27 1.1 itojun * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
28 1.1 itojun * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
29 1.1 itojun * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
30 1.1 itojun * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
31 1.1 itojun * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32 1.1 itojun * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33 1.1 itojun * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34 1.1 itojun * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
35 1.1 itojun * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
36 1.1 itojun * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
37 1.1 itojun * SUCH DAMAGE.
38 1.1 itojun *
39 1.1 itojun * @(#)cpu.h 5.4 (Berkeley) 5/9/91
40 1.1 itojun */
41 1.1 itojun
42 1.1 itojun /*
43 1.25 uch * SH3/SH4 support.
44 1.1 itojun *
45 1.1 itojun * T.Horiuchi Brains Corp. 5/22/98
46 1.1 itojun */
47 1.1 itojun
48 1.1 itojun #ifndef _SH3_CPU_H_
49 1.28 uch #define _SH3_CPU_H_
50 1.1 itojun
51 1.12 mrg #if defined(_KERNEL_OPT)
52 1.8 thorpej #include "opt_lockdebug.h"
53 1.8 thorpej #endif
54 1.8 thorpej
55 1.25 uch #include <sys/sched.h>
56 1.25 uch #include <sh3/psl.h>
57 1.25 uch #include <sh3/frame.h>
58 1.8 thorpej
59 1.26 uch #ifdef _KERNEL
60 1.8 thorpej struct cpu_info {
61 1.8 thorpej struct schedstate_percpu ci_schedstate; /* scheduler state */
62 1.8 thorpej #if defined(DIAGNOSTIC) || defined(LOCKDEBUG)
63 1.8 thorpej u_long ci_spin_locks; /* # of spin locks held */
64 1.8 thorpej u_long ci_simple_locks; /* # of simple locks held */
65 1.8 thorpej #endif
66 1.8 thorpej };
67 1.8 thorpej
68 1.8 thorpej extern struct cpu_info cpu_info_store;
69 1.8 thorpej #define curcpu() (&cpu_info_store)
70 1.1 itojun
71 1.1 itojun /*
72 1.1 itojun * definitions of cpu-dependent requirements
73 1.1 itojun * referenced in generic code
74 1.1 itojun */
75 1.1 itojun #define cpu_wait(p) /* nothing */
76 1.2 tsubai #define cpu_number() 0
77 1.28 uch /*
78 1.28 uch * Can't swapout u-area, (__SWAP_BROKEN)
79 1.24 uch * since we use P1 converted address for trapframe.
80 1.24 uch */
81 1.28 uch #define cpu_swapin(p) /* nothing */
82 1.24 uch #define cpu_swapout(p) panic("cpu_swapout: can't get here");
83 1.31 thorpej #define cpu_proc_fork(p1, p2) /* nothing */
84 1.1 itojun
85 1.1 itojun /*
86 1.26 uch * Arguments to hardclock and gatherstats encapsulate the previous
87 1.26 uch * machine state in an opaque clockframe.
88 1.1 itojun */
89 1.26 uch struct clockframe {
90 1.26 uch int spc; /* program counter at time of interrupt */
91 1.26 uch int ssr; /* status register at time of interrupt */
92 1.26 uch int ssp; /* stack pointer at time of interrupt */
93 1.26 uch };
94 1.1 itojun
95 1.26 uch #define CLKF_USERMODE(cf) (!KERNELMODE((cf)->ssr))
96 1.26 uch #define CLKF_BASEPRI(cf) (((cf)->ssr & 0xf0) == 0)
97 1.26 uch #define CLKF_PC(cf) ((cf)->spc)
98 1.29 thorpej #define CLKF_INTR(cf) 0 /* XXX */
99 1.1 itojun
100 1.1 itojun /*
101 1.24 uch * This is used during profiling to integrate system time. It can safely
102 1.24 uch * assume that the process is resident.
103 1.24 uch */
104 1.24 uch #define PROC_PC(p) \
105 1.24 uch (((struct trapframe *)(p)->p_md.md_regs)->tf_spc)
106 1.24 uch
107 1.24 uch /*
108 1.1 itojun * Preempt the current process if in interrupt from user mode,
109 1.1 itojun * or after the current trap/syscall if in system mode.
110 1.1 itojun */
111 1.24 uch #define need_resched(ci) \
112 1.24 uch do { \
113 1.24 uch want_resched = 1; \
114 1.24 uch if (curproc != NULL) \
115 1.31 thorpej aston(curproc); \
116 1.24 uch } while (/*CONSTCOND*/0)
117 1.1 itojun
118 1.1 itojun /*
119 1.1 itojun * Give a profiling tick to the current process when the user profiling
120 1.24 uch * buffer pages are invalid. On the MIPS, request an ast to send us
121 1.24 uch * through trap, marking the proc as needing a profiling tick.
122 1.1 itojun */
123 1.24 uch #define need_proftick(p) \
124 1.24 uch do { \
125 1.24 uch (p)->p_flag |= P_OWEUPC; \
126 1.24 uch aston(p); \
127 1.24 uch } while (/*CONSTCOND*/0)
128 1.1 itojun
129 1.1 itojun /*
130 1.1 itojun * Notify the current process (p) that it has a signal pending,
131 1.1 itojun * process as soon as possible.
132 1.1 itojun */
133 1.24 uch #define signotify(p) aston(p)
134 1.24 uch
135 1.28 uch #define aston(p) ((p)->p_md.md_astpending = 1)
136 1.24 uch
137 1.24 uch extern int want_resched; /* need_resched() was called */
138 1.1 itojun
139 1.1 itojun /*
140 1.1 itojun * We need a machine-independent name for this.
141 1.1 itojun */
142 1.1 itojun #define DELAY(x) delay(x)
143 1.26 uch #endif /* _KERNEL */
144 1.1 itojun
145 1.1 itojun /*
146 1.25 uch * Logical address space of SH3/SH4 CPU.
147 1.1 itojun */
148 1.28 uch #define SH3_PHYS_MASK 0x1fffffff
149 1.25 uch
150 1.28 uch #define SH3_P0SEG_BASE 0x00000000 /* TLB mapped, also U0SEG */
151 1.28 uch #define SH3_P0SEG_END 0x7fffffff
152 1.28 uch #define SH3_P1SEG_BASE 0x80000000 /* pa == va */
153 1.28 uch #define SH3_P1SEG_END 0x9fffffff
154 1.28 uch #define SH3_P2SEG_BASE 0xa0000000 /* pa == va, non-cacheable */
155 1.28 uch #define SH3_P2SEG_END 0xbfffffff
156 1.28 uch #define SH3_P3SEG_BASE 0xc0000000 /* TLB mapped, kernel mode */
157 1.28 uch #define SH3_P3SEG_END 0xdfffffff
158 1.28 uch #define SH3_P4SEG_BASE 0xe0000000 /* peripheral space */
159 1.28 uch #define SH3_P4SEG_END 0xffffffff
160 1.28 uch
161 1.28 uch #define SH3_P1SEG_TO_PHYS(x) ((u_int32_t)(x) & SH3_PHYS_MASK)
162 1.28 uch #define SH3_P2SEG_TO_PHYS(x) ((u_int32_t)(x) & SH3_PHYS_MASK)
163 1.28 uch #define SH3_PHYS_TO_P1SEG(x) ((u_int32_t)(x) | SH3_P1SEG_BASE)
164 1.28 uch #define SH3_PHYS_TO_P2SEG(x) ((u_int32_t)(x) | SH3_P2SEG_BASE)
165 1.28 uch #define SH3_P1SEG_TO_P2SEG(x) ((u_int32_t)(x) | 0x20000000)
166 1.14 uch
167 1.14 uch /* run on P2 */
168 1.28 uch #define RUN_P2 \
169 1.14 uch do { \
170 1.14 uch u_int32_t p; \
171 1.14 uch p = (u_int32_t)&&P2; \
172 1.14 uch goto *(u_int32_t *)(p | 0x20000000); \
173 1.26 uch P2: (void)0; \
174 1.14 uch } while (/*CONSTCOND*/0)
175 1.14 uch
176 1.14 uch /* run on P1 */
177 1.28 uch #define RUN_P1 \
178 1.14 uch do { \
179 1.14 uch u_int32_t p; \
180 1.14 uch p = (u_int32_t)&&P1; \
181 1.14 uch __asm__ __volatile__("nop;nop;nop;nop;nop;nop;nop;nop"); \
182 1.14 uch goto *(u_int32_t *)(p & ~0x20000000); \
183 1.26 uch P1: (void)0; \
184 1.14 uch } while (/*CONSTCOND*/0)
185 1.27 msaitoh
186 1.27 msaitoh #if defined(SH4)
187 1.27 msaitoh /* SH4 Processor Version Register */
188 1.27 msaitoh #define SH4_PVR_ADDR 0xff000030 /* P4 address */
189 1.27 msaitoh #define SH4_PVR (*(volatile unsigned int *) SH4_PVR_ADDR)
190 1.30 msaitoh #define SH4_PRR_ADDR 0xff000044 /* P4 address */
191 1.30 msaitoh #define SH4_PRR (*(volatile unsigned int *) SH4_PRR_ADDR)
192 1.27 msaitoh
193 1.27 msaitoh #define SH4_PVR_MASK 0xffffff00
194 1.27 msaitoh #define SH4_PVR_SH7750 0x04020500 /* SH7750 */
195 1.27 msaitoh #define SH4_PVR_SH7750S 0x04020600 /* SH7750S */
196 1.30 msaitoh #define SH4_PVR_SH775xR 0x04050000 /* SH775xR */
197 1.27 msaitoh #define SH4_PVR_SH7751 0x04110000 /* SH7751 */
198 1.30 msaitoh
199 1.30 msaitoh #define SH4_PRR_MASK 0xfffffff0
200 1.30 msaitoh #define SH4_PRR_7750R 0x00000100 /* SH7750R */
201 1.30 msaitoh #define SH4_PRR_7751R 0x00000110 /* SH7751R */
202 1.27 msaitoh #endif
203 1.1 itojun
204 1.1 itojun /*
205 1.1 itojun * pull in #defines for kinds of processors
206 1.1 itojun */
207 1.1 itojun #include <machine/cputypes.h>
208 1.1 itojun
209 1.22 uch /*
210 1.22 uch * CTL_MACHDEP definitions.
211 1.22 uch */
212 1.22 uch #define CPU_CONSDEV 1 /* dev_t: console terminal device */
213 1.22 uch #define CPU_LOADANDRESET 2 /* load kernel image and reset */
214 1.22 uch #define CPU_MAXID 3 /* number of valid machdep ids */
215 1.22 uch
216 1.22 uch #define CTL_MACHDEP_NAMES { \
217 1.22 uch { 0, 0 }, \
218 1.22 uch { "console_device", CTLTYPE_STRUCT }, \
219 1.22 uch { "load_and_reset", CTLTYPE_INT }, \
220 1.22 uch }
221 1.1 itojun
222 1.25 uch #ifdef _KERNEL
223 1.25 uch void sh_cpu_init(int, int);
224 1.25 uch void sh_startup(void);
225 1.25 uch void cpu_reset(void); /* Soft reset */
226 1.25 uch void _cpu_spin(u_int32_t); /* for delay loop. */
227 1.25 uch void delay(int);
228 1.25 uch struct pcb;
229 1.25 uch void savectx(struct pcb *);
230 1.25 uch void dumpsys(void);
231 1.25 uch #endif /* _KERNEL */
232 1.1 itojun #endif /* !_SH3_CPU_H_ */
233 1.25 uch
234