cpu.h revision 1.44 1 1.44 yamt /* $NetBSD: cpu.h,v 1.44 2007/05/17 14:51:28 yamt Exp $ */
2 1.1 itojun
3 1.1 itojun /*-
4 1.34 wiz * Copyright (c) 2002 The NetBSD Foundation, Inc. All rights reserved.
5 1.1 itojun * Copyright (c) 1990 The Regents of the University of California.
6 1.1 itojun * All rights reserved.
7 1.32 agc *
8 1.32 agc * This code is derived from software contributed to Berkeley by
9 1.32 agc * William Jolitz.
10 1.32 agc *
11 1.32 agc * Redistribution and use in source and binary forms, with or without
12 1.32 agc * modification, are permitted provided that the following conditions
13 1.32 agc * are met:
14 1.32 agc * 1. Redistributions of source code must retain the above copyright
15 1.32 agc * notice, this list of conditions and the following disclaimer.
16 1.32 agc * 2. Redistributions in binary form must reproduce the above copyright
17 1.32 agc * notice, this list of conditions and the following disclaimer in the
18 1.32 agc * documentation and/or other materials provided with the distribution.
19 1.32 agc * 3. Neither the name of the University nor the names of its contributors
20 1.32 agc * may be used to endorse or promote products derived from this software
21 1.32 agc * without specific prior written permission.
22 1.32 agc *
23 1.32 agc * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24 1.32 agc * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.32 agc * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.32 agc * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27 1.32 agc * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 1.32 agc * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 1.32 agc * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.32 agc * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.32 agc * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.32 agc * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.32 agc * SUCH DAMAGE.
34 1.32 agc *
35 1.32 agc * @(#)cpu.h 5.4 (Berkeley) 5/9/91
36 1.32 agc */
37 1.32 agc
38 1.1 itojun /*
39 1.25 uch * SH3/SH4 support.
40 1.1 itojun *
41 1.1 itojun * T.Horiuchi Brains Corp. 5/22/98
42 1.1 itojun */
43 1.1 itojun
44 1.1 itojun #ifndef _SH3_CPU_H_
45 1.28 uch #define _SH3_CPU_H_
46 1.1 itojun
47 1.12 mrg #if defined(_KERNEL_OPT)
48 1.8 thorpej #include "opt_lockdebug.h"
49 1.8 thorpej #endif
50 1.8 thorpej
51 1.25 uch #include <sh3/psl.h>
52 1.25 uch #include <sh3/frame.h>
53 1.8 thorpej
54 1.26 uch #ifdef _KERNEL
55 1.36 yamt #include <sys/cpu_data.h>
56 1.8 thorpej struct cpu_info {
57 1.35 yamt struct cpu_data ci_data; /* MI per-cpu data */
58 1.42 ad int ci_mtx_count;
59 1.42 ad int ci_mtx_oldspl;
60 1.8 thorpej };
61 1.8 thorpej
62 1.8 thorpej extern struct cpu_info cpu_info_store;
63 1.8 thorpej #define curcpu() (&cpu_info_store)
64 1.1 itojun
65 1.1 itojun /*
66 1.1 itojun * definitions of cpu-dependent requirements
67 1.1 itojun * referenced in generic code
68 1.1 itojun */
69 1.2 tsubai #define cpu_number() 0
70 1.28 uch /*
71 1.28 uch * Can't swapout u-area, (__SWAP_BROKEN)
72 1.24 uch * since we use P1 converted address for trapframe.
73 1.24 uch */
74 1.28 uch #define cpu_swapin(p) /* nothing */
75 1.24 uch #define cpu_swapout(p) panic("cpu_swapout: can't get here");
76 1.31 thorpej #define cpu_proc_fork(p1, p2) /* nothing */
77 1.1 itojun
78 1.1 itojun /*
79 1.26 uch * Arguments to hardclock and gatherstats encapsulate the previous
80 1.26 uch * machine state in an opaque clockframe.
81 1.1 itojun */
82 1.26 uch struct clockframe {
83 1.26 uch int spc; /* program counter at time of interrupt */
84 1.26 uch int ssr; /* status register at time of interrupt */
85 1.26 uch int ssp; /* stack pointer at time of interrupt */
86 1.26 uch };
87 1.1 itojun
88 1.26 uch #define CLKF_USERMODE(cf) (!KERNELMODE((cf)->ssr))
89 1.26 uch #define CLKF_PC(cf) ((cf)->spc)
90 1.29 thorpej #define CLKF_INTR(cf) 0 /* XXX */
91 1.1 itojun
92 1.1 itojun /*
93 1.24 uch * This is used during profiling to integrate system time. It can safely
94 1.24 uch * assume that the process is resident.
95 1.24 uch */
96 1.24 uch #define PROC_PC(p) \
97 1.24 uch (((struct trapframe *)(p)->p_md.md_regs)->tf_spc)
98 1.24 uch
99 1.24 uch /*
100 1.1 itojun * Preempt the current process if in interrupt from user mode,
101 1.1 itojun * or after the current trap/syscall if in system mode.
102 1.1 itojun */
103 1.44 yamt #define cpu_need_resched(ci, flags) \
104 1.24 uch do { \
105 1.24 uch want_resched = 1; \
106 1.44 yamt if (curlwp != ci->ci_data.cpu_idlelwp) \
107 1.42 ad aston(curlwp); \
108 1.24 uch } while (/*CONSTCOND*/0)
109 1.1 itojun
110 1.1 itojun /*
111 1.44 yamt * MI code calls this with proper locking.
112 1.44 yamt */
113 1.44 yamt #define cpu_did_resched() \
114 1.44 yamt do { \
115 1.44 yamt want_resched = 0; \
116 1.44 yamt } while (0)
117 1.44 yamt
118 1.44 yamt
119 1.44 yamt /*
120 1.1 itojun * Give a profiling tick to the current process when the user profiling
121 1.24 uch * buffer pages are invalid. On the MIPS, request an ast to send us
122 1.24 uch * through trap, marking the proc as needing a profiling tick.
123 1.1 itojun */
124 1.42 ad #define cpu_need_proftick(l) \
125 1.24 uch do { \
126 1.42 ad (l)->l_pflag |= LP_OWEUPC; \
127 1.42 ad aston(l); \
128 1.24 uch } while (/*CONSTCOND*/0)
129 1.1 itojun
130 1.1 itojun /*
131 1.1 itojun * Notify the current process (p) that it has a signal pending,
132 1.1 itojun * process as soon as possible.
133 1.1 itojun */
134 1.42 ad #define cpu_signotify(l) aston(l)
135 1.24 uch
136 1.42 ad #define aston(l) ((l)->l_md.md_astpending = 1)
137 1.24 uch
138 1.24 uch extern int want_resched; /* need_resched() was called */
139 1.1 itojun
140 1.1 itojun /*
141 1.1 itojun * We need a machine-independent name for this.
142 1.1 itojun */
143 1.1 itojun #define DELAY(x) delay(x)
144 1.26 uch #endif /* _KERNEL */
145 1.1 itojun
146 1.1 itojun /*
147 1.25 uch * Logical address space of SH3/SH4 CPU.
148 1.1 itojun */
149 1.28 uch #define SH3_PHYS_MASK 0x1fffffff
150 1.25 uch
151 1.28 uch #define SH3_P0SEG_BASE 0x00000000 /* TLB mapped, also U0SEG */
152 1.28 uch #define SH3_P0SEG_END 0x7fffffff
153 1.28 uch #define SH3_P1SEG_BASE 0x80000000 /* pa == va */
154 1.28 uch #define SH3_P1SEG_END 0x9fffffff
155 1.28 uch #define SH3_P2SEG_BASE 0xa0000000 /* pa == va, non-cacheable */
156 1.28 uch #define SH3_P2SEG_END 0xbfffffff
157 1.28 uch #define SH3_P3SEG_BASE 0xc0000000 /* TLB mapped, kernel mode */
158 1.28 uch #define SH3_P3SEG_END 0xdfffffff
159 1.28 uch #define SH3_P4SEG_BASE 0xe0000000 /* peripheral space */
160 1.28 uch #define SH3_P4SEG_END 0xffffffff
161 1.28 uch
162 1.39 uwe #define SH3_P1SEG_TO_PHYS(x) ((uint32_t)(x) & SH3_PHYS_MASK)
163 1.39 uwe #define SH3_P2SEG_TO_PHYS(x) ((uint32_t)(x) & SH3_PHYS_MASK)
164 1.39 uwe #define SH3_PHYS_TO_P1SEG(x) ((uint32_t)(x) | SH3_P1SEG_BASE)
165 1.39 uwe #define SH3_PHYS_TO_P2SEG(x) ((uint32_t)(x) | SH3_P2SEG_BASE)
166 1.39 uwe #define SH3_P1SEG_TO_P2SEG(x) ((uint32_t)(x) | 0x20000000)
167 1.40 uwe #define SH3_P2SEG_TO_P1SEG(x) ((uint32_t)(x) & ~0x20000000)
168 1.14 uch
169 1.40 uwe #ifndef __lint__
170 1.14 uch
171 1.40 uwe /* switch from P1 to P2 */
172 1.40 uwe #define RUN_P2 do { \
173 1.40 uwe void *p; \
174 1.40 uwe p = &&P2; \
175 1.40 uwe goto *(void *)SH3_P1SEG_TO_P2SEG(p); \
176 1.40 uwe P2: (void)0; \
177 1.40 uwe } while (0)
178 1.40 uwe
179 1.40 uwe /* switch from P2 to P1 */
180 1.40 uwe #define RUN_P1 do { \
181 1.40 uwe void *p; \
182 1.40 uwe p = &&P1; \
183 1.40 uwe __asm volatile("nop;nop;nop;nop;nop;nop;nop;nop"); \
184 1.40 uwe goto *(void *)SH3_P2SEG_TO_P1SEG(p); \
185 1.40 uwe P1: (void)0; \
186 1.40 uwe } while (0)
187 1.40 uwe
188 1.40 uwe #else /* __lint__ */
189 1.40 uwe #define RUN_P2 do {} while (/* CONSTCOND */ 0)
190 1.40 uwe #define RUN_P1 do {} while (/* CONSTCOND */ 0)
191 1.40 uwe #endif
192 1.27 msaitoh
193 1.27 msaitoh #if defined(SH4)
194 1.27 msaitoh /* SH4 Processor Version Register */
195 1.27 msaitoh #define SH4_PVR_ADDR 0xff000030 /* P4 address */
196 1.39 uwe #define SH4_PVR (*(volatile uint32_t *) SH4_PVR_ADDR)
197 1.30 msaitoh #define SH4_PRR_ADDR 0xff000044 /* P4 address */
198 1.39 uwe #define SH4_PRR (*(volatile uint32_t *) SH4_PRR_ADDR)
199 1.27 msaitoh
200 1.27 msaitoh #define SH4_PVR_MASK 0xffffff00
201 1.27 msaitoh #define SH4_PVR_SH7750 0x04020500 /* SH7750 */
202 1.27 msaitoh #define SH4_PVR_SH7750S 0x04020600 /* SH7750S */
203 1.30 msaitoh #define SH4_PVR_SH775xR 0x04050000 /* SH775xR */
204 1.27 msaitoh #define SH4_PVR_SH7751 0x04110000 /* SH7751 */
205 1.30 msaitoh
206 1.30 msaitoh #define SH4_PRR_MASK 0xfffffff0
207 1.30 msaitoh #define SH4_PRR_7750R 0x00000100 /* SH7750R */
208 1.30 msaitoh #define SH4_PRR_7751R 0x00000110 /* SH7751R */
209 1.27 msaitoh #endif
210 1.1 itojun
211 1.1 itojun /*
212 1.1 itojun * pull in #defines for kinds of processors
213 1.1 itojun */
214 1.1 itojun #include <machine/cputypes.h>
215 1.1 itojun
216 1.22 uch /*
217 1.22 uch * CTL_MACHDEP definitions.
218 1.22 uch */
219 1.22 uch #define CPU_CONSDEV 1 /* dev_t: console terminal device */
220 1.22 uch #define CPU_LOADANDRESET 2 /* load kernel image and reset */
221 1.22 uch #define CPU_MAXID 3 /* number of valid machdep ids */
222 1.22 uch
223 1.22 uch #define CTL_MACHDEP_NAMES { \
224 1.22 uch { 0, 0 }, \
225 1.22 uch { "console_device", CTLTYPE_STRUCT }, \
226 1.22 uch { "load_and_reset", CTLTYPE_INT }, \
227 1.22 uch }
228 1.1 itojun
229 1.25 uch #ifdef _KERNEL
230 1.25 uch void sh_cpu_init(int, int);
231 1.25 uch void sh_startup(void);
232 1.41 uwe void cpu_reset(void) __attribute__((__noreturn__)); /* soft reset */
233 1.39 uwe void _cpu_spin(uint32_t); /* for delay loop. */
234 1.25 uch void delay(int);
235 1.25 uch struct pcb;
236 1.25 uch void savectx(struct pcb *);
237 1.25 uch void dumpsys(void);
238 1.25 uch #endif /* _KERNEL */
239 1.1 itojun #endif /* !_SH3_CPU_H_ */
240