Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.56.30.1
      1  1.56.30.1  christos /*	$NetBSD: cpu.h,v 1.56.30.1 2019/06/10 22:06:45 christos Exp $	*/
      2        1.1    itojun 
      3        1.1    itojun /*-
      4       1.34       wiz  * Copyright (c) 2002 The NetBSD Foundation, Inc. All rights reserved.
      5        1.1    itojun  * Copyright (c) 1990 The Regents of the University of California.
      6        1.1    itojun  * All rights reserved.
      7       1.32       agc  *
      8       1.32       agc  * This code is derived from software contributed to Berkeley by
      9       1.32       agc  * William Jolitz.
     10       1.32       agc  *
     11       1.32       agc  * Redistribution and use in source and binary forms, with or without
     12       1.32       agc  * modification, are permitted provided that the following conditions
     13       1.32       agc  * are met:
     14       1.32       agc  * 1. Redistributions of source code must retain the above copyright
     15       1.32       agc  *    notice, this list of conditions and the following disclaimer.
     16       1.32       agc  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.32       agc  *    notice, this list of conditions and the following disclaimer in the
     18       1.32       agc  *    documentation and/or other materials provided with the distribution.
     19       1.32       agc  * 3. Neither the name of the University nor the names of its contributors
     20       1.32       agc  *    may be used to endorse or promote products derived from this software
     21       1.32       agc  *    without specific prior written permission.
     22       1.32       agc  *
     23       1.32       agc  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24       1.32       agc  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25       1.32       agc  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26       1.32       agc  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27       1.32       agc  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28       1.32       agc  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29       1.32       agc  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30       1.32       agc  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31       1.32       agc  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32       1.32       agc  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33       1.32       agc  * SUCH DAMAGE.
     34       1.32       agc  *
     35       1.32       agc  *	@(#)cpu.h	5.4 (Berkeley) 5/9/91
     36       1.32       agc  */
     37       1.32       agc 
     38        1.1    itojun /*
     39       1.25       uch  * SH3/SH4 support.
     40        1.1    itojun  *
     41        1.1    itojun  *  T.Horiuchi    Brains Corp.   5/22/98
     42        1.1    itojun  */
     43        1.1    itojun 
     44        1.1    itojun #ifndef _SH3_CPU_H_
     45       1.28       uch #define	_SH3_CPU_H_
     46        1.1    itojun 
     47       1.12       mrg #if defined(_KERNEL_OPT)
     48        1.8   thorpej #include "opt_lockdebug.h"
     49        1.8   thorpej #endif
     50        1.8   thorpej 
     51       1.25       uch #include <sh3/psl.h>
     52       1.25       uch #include <sh3/frame.h>
     53        1.8   thorpej 
     54       1.26       uch #ifdef _KERNEL
     55       1.36      yamt #include <sys/cpu_data.h>
     56        1.8   thorpej struct cpu_info {
     57       1.35      yamt 	struct cpu_data ci_data;	/* MI per-cpu data */
     58       1.45        ad 	cpuid_t	ci_cpuid;
     59       1.42        ad 	int	ci_mtx_count;
     60       1.42        ad 	int	ci_mtx_oldspl;
     61       1.46        ad 	int	ci_want_resched;
     62       1.53       uwe 	int	ci_idepth;
     63        1.8   thorpej };
     64        1.8   thorpej 
     65        1.8   thorpej extern struct cpu_info cpu_info_store;
     66        1.8   thorpej #define	curcpu()			(&cpu_info_store)
     67        1.1    itojun 
     68        1.1    itojun /*
     69        1.1    itojun  * definitions of cpu-dependent requirements
     70        1.1    itojun  * referenced in generic code
     71        1.1    itojun  */
     72        1.2    tsubai #define	cpu_number()			0
     73       1.54     rmind 
     74       1.31   thorpej #define	cpu_proc_fork(p1, p2)		/* nothing */
     75        1.1    itojun 
     76        1.1    itojun /*
     77       1.26       uch  * Arguments to hardclock and gatherstats encapsulate the previous
     78       1.26       uch  * machine state in an opaque clockframe.
     79        1.1    itojun  */
     80       1.26       uch struct clockframe {
     81       1.26       uch 	int	spc;	/* program counter at time of interrupt */
     82       1.26       uch 	int	ssr;	/* status register at time of interrupt */
     83       1.26       uch 	int	ssp;	/* stack pointer at time of interrupt */
     84       1.26       uch };
     85        1.1    itojun 
     86       1.49       uwe 
     87       1.26       uch #define	CLKF_USERMODE(cf)	(!KERNELMODE((cf)->ssr))
     88       1.26       uch #define	CLKF_PC(cf)		((cf)->spc)
     89       1.53       uwe #define	CLKF_INTR(cf)		(curcpu()->ci_idepth > 0)
     90        1.1    itojun 
     91        1.1    itojun /*
     92       1.24       uch  * This is used during profiling to integrate system time.  It can safely
     93       1.24       uch  * assume that the process is resident.
     94       1.24       uch  */
     95       1.55  nisimura #define	LWP_PC(l)							\
     96       1.55  nisimura 	(((struct trapframe *)(l)->l_md.md_regs)->tf_spc)
     97       1.24       uch 
     98       1.24       uch /*
     99        1.1    itojun  * Preempt the current process if in interrupt from user mode,
    100        1.1    itojun  * or after the current trap/syscall if in system mode.
    101        1.1    itojun  */
    102       1.44      yamt #define	cpu_need_resched(ci, flags)					\
    103       1.24       uch do {									\
    104       1.56  christos 	__USE(flags); 							\
    105       1.46        ad 	ci->ci_want_resched = 1;					\
    106       1.44      yamt 	if (curlwp != ci->ci_data.cpu_idlelwp)				\
    107       1.42        ad 		aston(curlwp);						\
    108       1.24       uch } while (/*CONSTCOND*/0)
    109        1.1    itojun 
    110        1.1    itojun /*
    111        1.1    itojun  * Give a profiling tick to the current process when the user profiling
    112       1.24       uch  * buffer pages are invalid.  On the MIPS, request an ast to send us
    113       1.24       uch  * through trap, marking the proc as needing a profiling tick.
    114        1.1    itojun  */
    115       1.42        ad #define	cpu_need_proftick(l)						\
    116       1.24       uch do {									\
    117       1.42        ad 	(l)->l_pflag |= LP_OWEUPC;					\
    118       1.42        ad 	aston(l);							\
    119       1.24       uch } while (/*CONSTCOND*/0)
    120        1.1    itojun 
    121        1.1    itojun /*
    122        1.1    itojun  * Notify the current process (p) that it has a signal pending,
    123        1.1    itojun  * process as soon as possible.
    124        1.1    itojun  */
    125       1.42        ad #define	cpu_signotify(l)	aston(l)
    126       1.24       uch 
    127       1.42        ad #define	aston(l)		((l)->l_md.md_astpending = 1)
    128       1.24       uch 
    129        1.1    itojun /*
    130        1.1    itojun  * We need a machine-independent name for this.
    131        1.1    itojun  */
    132        1.1    itojun #define	DELAY(x)		delay(x)
    133       1.26       uch #endif /* _KERNEL */
    134        1.1    itojun 
    135        1.1    itojun /*
    136       1.25       uch  * Logical address space of SH3/SH4 CPU.
    137        1.1    itojun  */
    138       1.28       uch #define	SH3_PHYS_MASK	0x1fffffff
    139       1.25       uch 
    140       1.28       uch #define	SH3_P0SEG_BASE	0x00000000	/* TLB mapped, also U0SEG */
    141       1.28       uch #define	SH3_P0SEG_END	0x7fffffff
    142       1.28       uch #define	SH3_P1SEG_BASE	0x80000000	/* pa == va */
    143       1.28       uch #define	SH3_P1SEG_END	0x9fffffff
    144       1.28       uch #define	SH3_P2SEG_BASE	0xa0000000	/* pa == va, non-cacheable */
    145       1.28       uch #define	SH3_P2SEG_END	0xbfffffff
    146       1.28       uch #define	SH3_P3SEG_BASE	0xc0000000	/* TLB mapped, kernel mode */
    147       1.28       uch #define	SH3_P3SEG_END	0xdfffffff
    148       1.28       uch #define	SH3_P4SEG_BASE	0xe0000000	/* peripheral space */
    149       1.28       uch #define	SH3_P4SEG_END	0xffffffff
    150       1.28       uch 
    151       1.39       uwe #define	SH3_P1SEG_TO_PHYS(x)	((uint32_t)(x) & SH3_PHYS_MASK)
    152       1.39       uwe #define	SH3_P2SEG_TO_PHYS(x)	((uint32_t)(x) & SH3_PHYS_MASK)
    153       1.39       uwe #define	SH3_PHYS_TO_P1SEG(x)	((uint32_t)(x) | SH3_P1SEG_BASE)
    154       1.39       uwe #define	SH3_PHYS_TO_P2SEG(x)	((uint32_t)(x) | SH3_P2SEG_BASE)
    155       1.39       uwe #define	SH3_P1SEG_TO_P2SEG(x)	((uint32_t)(x) | 0x20000000)
    156       1.40       uwe #define	SH3_P2SEG_TO_P1SEG(x)	((uint32_t)(x) & ~0x20000000)
    157       1.14       uch 
    158       1.40       uwe #ifndef __lint__
    159       1.14       uch 
    160       1.52       uwe /*
    161       1.52       uwe  * Switch from P1 (cached) to P2 (uncached).  This used to be written
    162       1.52       uwe  * using gcc's assigned goto extension, but gcc4 aggressive optimizations
    163       1.52       uwe  * tend to optimize that away under certain circumstances.
    164       1.52       uwe  */
    165       1.52       uwe #define RUN_P2						\
    166       1.52       uwe 	do {						\
    167       1.52       uwe 		register uint32_t r0 asm("r0");		\
    168       1.52       uwe 		uint32_t pc;				\
    169       1.52       uwe 		__asm volatile(				\
    170       1.52       uwe 			"	mov.l	1f, %1	;"	\
    171       1.52       uwe 			"	mova	2f, %0	;"	\
    172       1.52       uwe 			"	or	%0, %1	;"	\
    173       1.52       uwe 			"	jmp	@%1	;"	\
    174       1.52       uwe 			"	 nop		;"	\
    175       1.52       uwe 			"	.align 2	;"	\
    176       1.52       uwe 			"1:	.long	0x20000000;"	\
    177       1.52       uwe 			"2:;"				\
    178       1.52       uwe 			: "=r"(r0), "=r"(pc));		\
    179       1.40       uwe 	} while (0)
    180       1.40       uwe 
    181       1.52       uwe /*
    182       1.52       uwe  * Switch from P2 (uncached) back to P1 (cached).  We need to be
    183       1.52       uwe  * running on P2 to access cache control, memory-mapped cache and TLB
    184       1.52       uwe  * arrays, etc. and after touching them at least 8 instructinos are
    185       1.52       uwe  * necessary before jumping to P1, so provide that padding here.
    186       1.52       uwe  */
    187       1.52       uwe #define RUN_P1						\
    188       1.52       uwe 	do {						\
    189       1.52       uwe 		register uint32_t r0 asm("r0");		\
    190       1.52       uwe 		uint32_t pc;				\
    191       1.52       uwe 		__asm volatile(				\
    192       1.52       uwe 		/*1*/	"	mov.l	1f, %1	;"	\
    193       1.52       uwe 		/*2*/	"	mova	2f, %0	;"	\
    194       1.52       uwe 		/*3*/	"	nop		;"	\
    195       1.52       uwe 		/*4*/	"	and	%0, %1	;"	\
    196       1.52       uwe 		/*5*/	"	nop		;"	\
    197       1.52       uwe 		/*6*/	"	nop		;"	\
    198       1.52       uwe 		/*7*/	"	nop		;"	\
    199       1.52       uwe 		/*8*/	"	nop		;"	\
    200       1.52       uwe 			"	jmp	@%1	;"	\
    201       1.52       uwe 			"	 nop		;"	\
    202       1.52       uwe 			"	.align 2	;"	\
    203       1.52       uwe 			"1:	.long	~0x20000000;"	\
    204       1.52       uwe 			"2:;"				\
    205       1.52       uwe 			: "=r"(r0), "=r"(pc));		\
    206       1.40       uwe 	} while (0)
    207       1.40       uwe 
    208       1.52       uwe /*
    209       1.52       uwe  * If RUN_P1 is the last thing we do in a function we can omit it, b/c
    210       1.52       uwe  * we are going to return to a P1 caller anyway, but we still need to
    211       1.52       uwe  * ensure there's at least 8 instructions before jump to P1.
    212       1.52       uwe  */
    213       1.52       uwe #define PAD_P1_SWITCH	__asm volatile ("nop;nop;nop;nop;nop;nop;nop;nop;")
    214       1.52       uwe 
    215       1.40       uwe #else  /* __lint__ */
    216       1.52       uwe #define	RUN_P2		do {} while (/* CONSTCOND */ 0)
    217       1.52       uwe #define	RUN_P1		do {} while (/* CONSTCOND */ 0)
    218       1.52       uwe #define	PAD_P1_SWITCH	do {} while (/* CONSTCOND */ 0)
    219       1.40       uwe #endif
    220       1.27   msaitoh 
    221       1.27   msaitoh #if defined(SH4)
    222       1.27   msaitoh /* SH4 Processor Version Register */
    223       1.27   msaitoh #define	SH4_PVR_ADDR	0xff000030	/* P4  address */
    224       1.39       uwe #define	SH4_PVR		(*(volatile uint32_t *) SH4_PVR_ADDR)
    225       1.30   msaitoh #define	SH4_PRR_ADDR	0xff000044	/* P4  address */
    226       1.39       uwe #define	SH4_PRR		(*(volatile uint32_t *) SH4_PRR_ADDR)
    227       1.27   msaitoh 
    228       1.27   msaitoh #define	SH4_PVR_MASK	0xffffff00
    229       1.27   msaitoh #define	SH4_PVR_SH7750	0x04020500	/* SH7750  */
    230       1.27   msaitoh #define	SH4_PVR_SH7750S	0x04020600	/* SH7750S */
    231       1.30   msaitoh #define	SH4_PVR_SH775xR	0x04050000	/* SH775xR */
    232       1.27   msaitoh #define	SH4_PVR_SH7751	0x04110000	/* SH7751  */
    233       1.30   msaitoh 
    234       1.30   msaitoh #define	SH4_PRR_MASK	0xfffffff0
    235       1.30   msaitoh #define SH4_PRR_7750R	0x00000100	/* SH7750R */
    236       1.30   msaitoh #define SH4_PRR_7751R	0x00000110	/* SH7751R */
    237       1.27   msaitoh #endif
    238        1.1    itojun 
    239        1.1    itojun /*
    240        1.1    itojun  * pull in #defines for kinds of processors
    241        1.1    itojun  */
    242        1.1    itojun #include <machine/cputypes.h>
    243        1.1    itojun 
    244       1.22       uch /*
    245       1.22       uch  * CTL_MACHDEP definitions.
    246       1.22       uch  */
    247       1.22       uch #define	CPU_CONSDEV		1	/* dev_t: console terminal device */
    248       1.22       uch #define	CPU_LOADANDRESET	2	/* load kernel image and reset */
    249       1.22       uch 
    250       1.25       uch #ifdef _KERNEL
    251       1.25       uch void sh_cpu_init(int, int);
    252       1.25       uch void sh_startup(void);
    253       1.41       uwe void cpu_reset(void) __attribute__((__noreturn__)); /* soft reset */
    254       1.39       uwe void _cpu_spin(uint32_t);	/* for delay loop. */
    255       1.25       uch void delay(int);
    256       1.25       uch struct pcb;
    257       1.25       uch void savectx(struct pcb *);
    258       1.25       uch void dumpsys(void);
    259       1.25       uch #endif /* _KERNEL */
    260        1.1    itojun #endif /* !_SH3_CPU_H_ */
    261