Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.29.6.2
      1 /*	$NetBSD: cpu.h,v 1.29.6.2 2002/06/21 21:26:27 thorpej Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 2002 The NetBSD Foundation, Inc. All rights reserved.
      5  * Copyright (c) 1990 The Regents of the University of California.
      6  * All rights reserved.
      7  *
      8  * This code is derived from software contributed to Berkeley by
      9  * William Jolitz.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  * 3. All advertising materials mentioning features or use of this software
     20  *    must display the following acknowledgement:
     21  *	This product includes software developed by the University of
     22  *	California, Berkeley and its contributors.
     23  * 4. Neither the name of the University nor the names of its contributors
     24  *    may be used to endorse or promote products derived from this software
     25  *    without specific prior written permission.
     26  *
     27  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     28  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     29  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     30  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     31  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     32  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     33  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     34  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     35  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     36  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     37  * SUCH DAMAGE.
     38  *
     39  *	@(#)cpu.h	5.4 (Berkeley) 5/9/91
     40  */
     41 
     42 /*
     43  * SH3/SH4 support.
     44  *
     45  *  T.Horiuchi    Brains Corp.   5/22/98
     46  */
     47 
     48 #ifndef _SH3_CPU_H_
     49 #define	_SH3_CPU_H_
     50 
     51 #if defined(_KERNEL_OPT)
     52 #include "opt_lockdebug.h"
     53 #endif
     54 
     55 #include <sys/sched.h>
     56 #include <sh3/psl.h>
     57 #include <sh3/frame.h>
     58 
     59 #ifdef _KERNEL
     60 struct cpu_info {
     61 	struct schedstate_percpu ci_schedstate; /* scheduler state */
     62 #if defined(DIAGNOSTIC) || defined(LOCKDEBUG)
     63 	u_long ci_spin_locks;		/* # of spin locks held */
     64 	u_long ci_simple_locks;		/* # of simple locks held */
     65 #endif
     66 };
     67 
     68 extern struct cpu_info cpu_info_store;
     69 #define	curcpu()			(&cpu_info_store)
     70 
     71 /*
     72  * definitions of cpu-dependent requirements
     73  * referenced in generic code
     74  */
     75 #define	cpu_wait(p)			/* nothing */
     76 #define	cpu_number()			0
     77 /*
     78  * Can't swapout u-area, (__SWAP_BROKEN)
     79  * since we use P1 converted address for trapframe.
     80  */
     81 #define	cpu_swapin(p)			/* nothing */
     82 #define	cpu_swapout(p)			panic("cpu_swapout: can't get here");
     83 #define	cpu_proc_fork(p1, p2)		/* nothing */
     84 
     85 /*
     86  * Arguments to hardclock and gatherstats encapsulate the previous
     87  * machine state in an opaque clockframe.
     88  */
     89 struct clockframe {
     90 	int	spc;	/* program counter at time of interrupt */
     91 	int	ssr;	/* status register at time of interrupt */
     92 	int	ssp;	/* stack pointer at time of interrupt */
     93 };
     94 
     95 #define	CLKF_USERMODE(cf)	(!KERNELMODE((cf)->ssr))
     96 #define	CLKF_BASEPRI(cf)	(((cf)->ssr & 0xf0) == 0)
     97 #define	CLKF_PC(cf)		((cf)->spc)
     98 #define	CLKF_INTR(cf)		0	/* XXX */
     99 
    100 /*
    101  * This is used during profiling to integrate system time.  It can safely
    102  * assume that the process is resident.
    103  */
    104 #define	PROC_PC(p)							\
    105 	(((struct trapframe *)(p)->p_md.md_regs)->tf_spc)
    106 
    107 /*
    108  * Preempt the current process if in interrupt from user mode,
    109  * or after the current trap/syscall if in system mode.
    110  */
    111 #define	need_resched(ci)						\
    112 do {									\
    113 	want_resched = 1;						\
    114 	if (curproc != NULL)						\
    115 		aston(curproc->l_proc);					\
    116 } while (/*CONSTCOND*/0)
    117 
    118 /*
    119  * Give a profiling tick to the current process when the user profiling
    120  * buffer pages are invalid.  On the MIPS, request an ast to send us
    121  * through trap, marking the proc as needing a profiling tick.
    122  */
    123 #define	need_proftick(p)						\
    124 do {									\
    125 	(p)->p_flag |= P_OWEUPC;					\
    126 	aston(p);							\
    127 } while (/*CONSTCOND*/0)
    128 
    129 /*
    130  * Notify the current process (p) that it has a signal pending,
    131  * process as soon as possible.
    132  */
    133 #define	signotify(p)	aston(p)
    134 
    135 #define	aston(p)	((p)->p_md.md_astpending = 1)
    136 
    137 extern int want_resched;		/* need_resched() was called */
    138 
    139 /*
    140  * We need a machine-independent name for this.
    141  */
    142 #define	DELAY(x)		delay(x)
    143 #endif /* _KERNEL */
    144 
    145 /*
    146  * Logical address space of SH3/SH4 CPU.
    147  */
    148 #define	SH3_PHYS_MASK	0x1fffffff
    149 
    150 #define	SH3_P0SEG_BASE	0x00000000	/* TLB mapped, also U0SEG */
    151 #define	SH3_P0SEG_END	0x7fffffff
    152 #define	SH3_P1SEG_BASE	0x80000000	/* pa == va */
    153 #define	SH3_P1SEG_END	0x9fffffff
    154 #define	SH3_P2SEG_BASE	0xa0000000	/* pa == va, non-cacheable */
    155 #define	SH3_P2SEG_END	0xbfffffff
    156 #define	SH3_P3SEG_BASE	0xc0000000	/* TLB mapped, kernel mode */
    157 #define	SH3_P3SEG_END	0xdfffffff
    158 #define	SH3_P4SEG_BASE	0xe0000000	/* peripheral space */
    159 #define	SH3_P4SEG_END	0xffffffff
    160 
    161 #define	SH3_P1SEG_TO_PHYS(x)	((u_int32_t)(x) & SH3_PHYS_MASK)
    162 #define	SH3_P2SEG_TO_PHYS(x)	((u_int32_t)(x) & SH3_PHYS_MASK)
    163 #define	SH3_PHYS_TO_P1SEG(x)	((u_int32_t)(x) | SH3_P1SEG_BASE)
    164 #define	SH3_PHYS_TO_P2SEG(x)	((u_int32_t)(x) | SH3_P2SEG_BASE)
    165 #define	SH3_P1SEG_TO_P2SEG(x)	((u_int32_t)(x) | 0x20000000)
    166 
    167 /* run on P2 */
    168 #define	RUN_P2								\
    169 do {									\
    170 	u_int32_t p;							\
    171 	p = (u_int32_t)&&P2;						\
    172 	goto *(u_int32_t *)(p | 0x20000000);				\
    173  P2:	(void)0;							\
    174 } while (/*CONSTCOND*/0)
    175 
    176 /* run on P1 */
    177 #define	RUN_P1								\
    178 do {									\
    179 	u_int32_t p;							\
    180 	p = (u_int32_t)&&P1;						\
    181 	__asm__ __volatile__("nop;nop;nop;nop;nop;nop;nop;nop");	\
    182 	goto *(u_int32_t *)(p & ~0x20000000);				\
    183  P1:	(void)0;							\
    184 } while (/*CONSTCOND*/0)
    185 
    186 #if defined(SH4)
    187 /* SH4 Processor Version Register */
    188 #define	SH4_PVR_ADDR	0xff000030	/* P4  address */
    189 #define	SH4_PVR		(*(volatile unsigned int *) SH4_PVR_ADDR)
    190 
    191 #define	SH4_PVR_MASK	0xffffff00
    192 #define	SH4_PVR_SH7750	0x04020500	/* SH7750  */
    193 #define	SH4_PVR_SH7750S	0x04020600	/* SH7750S */
    194 #define	SH4_PVR_SH7751	0x04110000	/* SH7751  */
    195 #endif
    196 
    197 /*
    198  * pull in #defines for kinds of processors
    199  */
    200 #include <machine/cputypes.h>
    201 
    202 /*
    203  * CTL_MACHDEP definitions.
    204  */
    205 #define	CPU_CONSDEV		1	/* dev_t: console terminal device */
    206 #define	CPU_LOADANDRESET	2	/* load kernel image and reset */
    207 #define	CPU_MAXID		3	/* number of valid machdep ids */
    208 
    209 #define	CTL_MACHDEP_NAMES {						\
    210 	{ 0, 0 },							\
    211 	{ "console_device",	CTLTYPE_STRUCT },			\
    212 	{ "load_and_reset",	CTLTYPE_INT },				\
    213 }
    214 
    215 #ifdef _KERNEL
    216 void sh_cpu_init(int, int);
    217 void sh_startup(void);
    218 void cpu_reset(void);		/* Soft reset */
    219 void _cpu_spin(u_int32_t);	/* for delay loop. */
    220 void delay(int);
    221 struct pcb;
    222 void savectx(struct pcb *);
    223 void dumpsys(void);
    224 #endif /* _KERNEL */
    225 #endif /* !_SH3_CPU_H_ */
    226 
    227