intcreg.h revision 1.1 1 1.1 itojun /* $Id: intcreg.h,v 1.1 1999/09/13 10:31:18 itojun Exp $ */
2 1.1 itojun /* $NetBSD: intcreg.h,v 1.1 1999/09/13 10:31:18 itojun Exp $ */
3 1.1 itojun
4 1.1 itojun /*-
5 1.1 itojun * Copyright (C) 1999 SAITOH Masanobu. All rights reserved.
6 1.1 itojun *
7 1.1 itojun * Redistribution and use in source and binary forms, with or without
8 1.1 itojun * modification, are permitted provided that the following conditions
9 1.1 itojun * are met:
10 1.1 itojun * 1. Redistributions of source code must retain the above copyright
11 1.1 itojun * notice, this list of conditions and the following disclaimer.
12 1.1 itojun * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 itojun * notice, this list of conditions and the following disclaimer in the
14 1.1 itojun * documentation and/or other materials provided with the distribution.
15 1.1 itojun * 3. The name of the author may not be used to endorse or promote products
16 1.1 itojun * derived from this software without specific prior written permission.
17 1.1 itojun *
18 1.1 itojun * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 itojun * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 itojun * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 itojun * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 itojun * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 1.1 itojun * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 1.1 itojun * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 1.1 itojun * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 1.1 itojun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27 1.1 itojun * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 1.1 itojun */
29 1.1 itojun
30 1.1 itojun #ifndef _SH3_INTCREG_H__
31 1.1 itojun #define _SH3_INTCREG_H__
32 1.1 itojun
33 1.1 itojun #ifndef BYTE_ORDER
34 1.1 itojun #error Define BYTE_ORDER!
35 1.1 itojun #endif
36 1.1 itojun
37 1.1 itojun /*
38 1.1 itojun * Interrupt Controller
39 1.1 itojun */
40 1.1 itojun struct sh3_intc {
41 1.1 itojun /* Interrupt control register (0xFFFFFEE0) */
42 1.1 itojun union {
43 1.1 itojun unsigned short WORD; /* Word Access */
44 1.1 itojun struct { /* Bit Access */
45 1.1 itojun #if BYTE_ORDER == BIG_ENDIAN
46 1.1 itojun /* Bit 15..0 */
47 1.1 itojun unsigned char NMIL:1;
48 1.1 itojun unsigned char :6;
49 1.1 itojun unsigned char NMIE:1;
50 1.1 itojun unsigned char :8;
51 1.1 itojun #else /* BYTE_ORDER == LITTLE_ENDIAN */
52 1.1 itojun /* Bit 0..15 */
53 1.1 itojun unsigned char :8;
54 1.1 itojun unsigned char NMIE:1;
55 1.1 itojun unsigned char :6;
56 1.1 itojun unsigned char NMIL:1;
57 1.1 itojun #endif
58 1.1 itojun } BIT;
59 1.1 itojun } ICR;
60 1.1 itojun
61 1.1 itojun /* Interrupt priority setting register A (FFFFFEE2) */
62 1.1 itojun union {
63 1.1 itojun unsigned short WORD; /* Word Access */
64 1.1 itojun struct { /* Bit Access */
65 1.1 itojun #if BYTE_ORDER == BIG_ENDIAN
66 1.1 itojun /* Bit 15..0 */
67 1.1 itojun unsigned short TMU0 :4;
68 1.1 itojun unsigned short TMU1 :4;
69 1.1 itojun unsigned short TMU2 :4;
70 1.1 itojun unsigned short RTC :4;
71 1.1 itojun #else /* BYTE_ORDER == LITTLE_ENDIAN */
72 1.1 itojun /* Bit 0..15 */
73 1.1 itojun unsigned short RTC :4;
74 1.1 itojun unsigned short TMU2 :4;
75 1.1 itojun unsigned short TMU1 :4;
76 1.1 itojun unsigned short TMU0 :4;
77 1.1 itojun #endif
78 1.1 itojun } BIT;
79 1.1 itojun } IPRA;
80 1.1 itojun
81 1.1 itojun /* Interrupt priority setting register B (FFFFFEE4) */
82 1.1 itojun union {
83 1.1 itojun unsigned short WORD; /* Word Access */
84 1.1 itojun struct { /* Bit Access */
85 1.1 itojun #if BYTE_ORDER == BIG_ENDIAN
86 1.1 itojun /* Bit 15..0 */
87 1.1 itojun unsigned short WDT :4;
88 1.1 itojun unsigned short REF :4;
89 1.1 itojun unsigned short SCI :4;
90 1.1 itojun unsigned short :4;
91 1.1 itojun #else /* BYTE_ORDER == LITTLE_ENDIAN */
92 1.1 itojun /* Bit 0..15 */
93 1.1 itojun unsigned short :4;
94 1.1 itojun unsigned short SCI :4;
95 1.1 itojun unsigned short REF :4;
96 1.1 itojun unsigned short WDT :4;
97 1.1 itojun #endif
98 1.1 itojun } BIT;
99 1.1 itojun } IPRB;
100 1.1 itojun };
101 1.1 itojun
102 1.1 itojun /* address definitions for interrupt controller (INTC)*/
103 1.1 itojun
104 1.1 itojun #if !defined(SH4)
105 1.1 itojun
106 1.1 itojun /* SH3 definition */
107 1.1 itojun
108 1.1 itojun #define SHREG_ICR0 (*(volatile unsigned short *)0xfffffee0)
109 1.1 itojun #define SHREG_IPRA (*(volatile unsigned short *)0xfffffee2)
110 1.1 itojun #define SHREG_IPRB (*(volatile unsigned short *)0xfffffee4)
111 1.1 itojun
112 1.1 itojun #if defined(SH7709) || defined(SH7709A)
113 1.1 itojun #define SHREG_ICR1 (*(volatile unsigned short *)0xa4000010)
114 1.1 itojun #define SHREG_ICR2 (*(volatile unsigned short *)0xa4000012)
115 1.1 itojun #define SHREG_PINTER (*(volatile unsigned short *)0xa4000014)
116 1.1 itojun #define SHREG_IPRC (*(volatile unsigned short *)0xa4000016)
117 1.1 itojun #define SHREG_IPRD (*(volatile unsigned short *)0xa4000018)
118 1.1 itojun #define SHREG_IPRE (*(volatile unsigned short *)0xa400001a)
119 1.1 itojun #define SHREG_IRR0 (*(volatile unsigned char *)0xa4000004)
120 1.1 itojun #define SHREG_IRR1 (*(volatile unsigned char *)0xa4000006)
121 1.1 itojun #define SHREG_IRR2 (*(volatile unsigned char *)0xa4000008)
122 1.1 itojun
123 1.1 itojun #define IPRC_IRQ3_MASK 0xf000
124 1.1 itojun #define IPRC_IRQ2_MASK 0x0f00
125 1.1 itojun #define IPRC_IRQ1_MASK 0x00f0
126 1.1 itojun #define IPRC_IRQ0_MASK 0x000f
127 1.1 itojun
128 1.1 itojun #define IPRD_PINT07_MASK 0xf000
129 1.1 itojun #define IPRD_PINT8F_MASK 0x0f00
130 1.1 itojun #define IPRD_IRQ5_MASK 0x00f0
131 1.1 itojun #define IPRD_IRQ4_MASK 0x000f
132 1.1 itojun
133 1.1 itojun #define IPRE_DMAC_MASK 0xf000
134 1.1 itojun #define IPRE_IRDA_MASK 0x0f00
135 1.1 itojun #define IPRE_SCIF_MASK 0x00f0
136 1.1 itojun #define IPRE_ADC_MASK 0x000f
137 1.1 itojun
138 1.1 itojun #endif
139 1.1 itojun
140 1.1 itojun #else
141 1.1 itojun
142 1.1 itojun /* SH4 definitions */
143 1.1 itojun
144 1.1 itojun #define SHREG_ICR (*(volatile unsigned short *)0xffd00000)
145 1.1 itojun #define SHREG_IPRA (*(volatile unsigned short *)0xffd00004)
146 1.1 itojun #define SHREG_IPRB (*(volatile unsigned short *)0xffd00008)
147 1.1 itojun #define SHREG_IPRC (*(volatile unsigned short *)0xffd0000c)
148 1.1 itojun
149 1.1 itojun
150 1.1 itojun #define IPRC_GPIO_MASK 0xf000
151 1.1 itojun #define IPRC_DMAC_MASK 0x0f00
152 1.1 itojun #define IPRC_SCIF_MASK 0x00f0
153 1.1 itojun #define IPRC_HUDI_MASK 0x000f
154 1.1 itojun
155 1.1 itojun #endif
156 1.1 itojun
157 1.1 itojun #define IPRA_TMU0_MASK 0xf000
158 1.1 itojun #define IPRA_TMU1_MASK 0x0f00
159 1.1 itojun #define IPRA_TMU2_MASK 0x00f0
160 1.1 itojun #define IPRA_RTC_MASK 0x000f
161 1.1 itojun
162 1.1 itojun #define IPRB_WDT_MASK 0xf000
163 1.1 itojun #define IPRB_REF_MASK 0x0f00
164 1.1 itojun #define IPRB_SCI_MASK 0x00f0
165 1.1 itojun
166 1.1 itojun
167 1.1 itojun #endif /* !_SH3_INTCREG_H__ */
168