mmu.h revision 1.4 1 1.4 uch /* $NetBSD: mmu.h,v 1.4 2002/04/28 17:10:35 uch Exp $ */
2 1.1 uch
3 1.1 uch /*-
4 1.1 uch * Copyright (c) 2002 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.1 uch * by UCHIYAMA Yasushi.
9 1.1 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.1 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 uch * notice, this list of conditions and the following disclaimer in the
17 1.1 uch * documentation and/or other materials provided with the distribution.
18 1.1 uch * 3. All advertising materials mentioning features or use of this software
19 1.1 uch * must display the following acknowledgement:
20 1.1 uch * This product includes software developed by the NetBSD
21 1.1 uch * Foundation, Inc. and its contributors.
22 1.1 uch * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 uch * contributors may be used to endorse or promote products derived
24 1.1 uch * from this software without specific prior written permission.
25 1.1 uch *
26 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 uch * POSSIBILITY OF SUCH DAMAGE.
37 1.1 uch */
38 1.1 uch
39 1.1 uch #ifndef _SH3_MMU_H_
40 1.4 uch #define _SH3_MMU_H_
41 1.1 uch
42 1.1 uch /*
43 1.1 uch * Initialize routines.
44 1.1 uch * sh_mmu_init Assign function vector, and register addresses.
45 1.1 uch * Don't access hardware.
46 1.1 uch * Call as possible as first.
47 1.1 uch * sh_mmu_start Reset TLB entry, set default ASID, and start to
48 1.4 uch * translate address.
49 1.1 uch * Call after exception vector was installed.
50 1.1 uch *
51 1.1 uch * TLB access ops.
52 1.4 uch * sh_tlb_invalidate_addr invalidate TLB entris for given
53 1.1 uch * virtual addr with ASID.
54 1.1 uch * sh_tlb_invalidate_asid invalidate TLB entries for given ASID.
55 1.1 uch * sh_tlb_invalidate_all invalidate all non-wired TLB entries. //sana
56 1.1 uch * sh_tlb_reset invalidate all TLB entries.
57 1.1 uch * sh_tlb_set_asid set ASID to PTEH
58 1.1 uch *
59 1.1 uch * Page table acess ops. (for current NetBSD/sh3 implementation)
60 1.1 uch *
61 1.1 uch */
62 1.1 uch
63 1.1 uch extern void sh_mmu_init(void);
64 1.2 uch extern void sh_mmu_information(void);
65 1.1 uch
66 1.1 uch extern void (*__sh_mmu_start)(void);
67 1.1 uch extern void sh3_mmu_start(void);
68 1.1 uch extern void sh4_mmu_start(void);
69 1.4 uch #define sh_mmu_start() (*__sh_mmu_start)()
70 1.1 uch
71 1.1 uch extern void sh_tlb_set_asid(int);
72 1.1 uch
73 1.1 uch extern void (*__sh_tlb_invalidate_addr)(int, vaddr_t);
74 1.1 uch extern void (*__sh_tlb_invalidate_asid)(int);
75 1.1 uch extern void (*__sh_tlb_invalidate_all)(void);
76 1.1 uch extern void (*__sh_tlb_reset)(void);
77 1.1 uch extern void sh3_tlb_invalidate_addr(int, vaddr_t);
78 1.1 uch extern void sh3_tlb_invalidate_asid(int);
79 1.1 uch extern void sh3_tlb_invalidate_all(void);
80 1.1 uch extern void sh3_tlb_reset(void);
81 1.1 uch extern void sh4_tlb_invalidate_addr(int, vaddr_t);
82 1.1 uch extern void sh4_tlb_invalidate_asid(int);
83 1.1 uch extern void sh4_tlb_invalidate_all(void);
84 1.1 uch extern void sh4_tlb_reset(void);
85 1.1 uch #if defined(SH3) && defined(SH4)
86 1.4 uch #define sh_tlb_invalidate_addr(a, va) (*__sh_tlb_invalidate_addr)(a, va)
87 1.4 uch #define sh_tlb_invalidate_asid(a) (*__sh_tlb_invalidate_asid)(a)
88 1.4 uch #define sh_tlb_invalidate_all() (*__sh_tlb_invalidate_all)()
89 1.4 uch #define sh_tlb_reset() (*__sh_tlb_reset)()
90 1.1 uch #elif defined(SH3)
91 1.4 uch #define sh_tlb_invalidate_addr(a, va) sh3_tlb_invalidate_addr(a, va)
92 1.4 uch #define sh_tlb_invalidate_asid(a) sh3_tlb_invalidate_asid(a)
93 1.4 uch #define sh_tlb_invalidate_all() sh3_tlb_invalidate_all()
94 1.4 uch #define sh_tlb_reset() sh3_tlb_reset()
95 1.1 uch #elif defined(SH4)
96 1.4 uch #define sh_tlb_invalidate_addr(a, va) sh4_tlb_invalidate_addr(a, va)
97 1.4 uch #define sh_tlb_invalidate_asid(a) sh4_tlb_invalidate_asid(a)
98 1.4 uch #define sh_tlb_invalidate_all() sh4_tlb_invalidate_all()
99 1.4 uch #define sh_tlb_reset() sh4_tlb_reset()
100 1.1 uch #endif
101 1.1 uch
102 1.1 uch /*
103 1.1 uch * MMU and page table entry access ops.
104 1.4 uch */
105 1.1 uch #if defined(SH3) && defined(SH4)
106 1.1 uch extern u_int32_t __sh_PTEH;
107 1.1 uch extern u_int32_t __sh_TTB;
108 1.1 uch extern u_int32_t __sh_TEA;
109 1.4 uch #define SH_PTEH (*(__volatile__ u_int32_t *)__sh_PTEH)
110 1.4 uch #define SH_TTB (*(__volatile__ u_int32_t *)__sh_TTB)
111 1.4 uch #define SH_TEA (*(__volatile__ u_int32_t *)__sh_TEA)
112 1.3 uch
113 1.1 uch #elif defined(SH3)
114 1.4 uch #define SH_PTEH (*(__volatile__ u_int32_t *)SH3_PTEH)
115 1.4 uch #define SH_TTB (*(__volatile__ u_int32_t *)SH3_TTB)
116 1.4 uch #define SH_TEA (*(__volatile__ u_int32_t *)SH3_TEA)
117 1.3 uch
118 1.1 uch #elif defined(SH4)
119 1.4 uch #define SH_PTEH (*(__volatile__ u_int32_t *)SH4_PTEH)
120 1.4 uch #define SH_TTB (*(__volatile__ u_int32_t *)SH4_TTB)
121 1.4 uch #define SH_TEA (*(__volatile__ u_int32_t *)SH4_TEA)
122 1.1 uch #endif
123 1.1 uch
124 1.1 uch extern void (*__sh_mmu_pte_setup)(vaddr_t, u_int32_t);
125 1.1 uch extern void sh3_mmu_pte_setup(vaddr_t, u_int32_t);
126 1.1 uch extern void sh4_mmu_pte_setup(vaddr_t, u_int32_t);
127 1.1 uch #if defined(SH3) && defined(SH4)
128 1.4 uch #define SH_MMU_PTE_SETUP(v, pte) (*__sh_mmu_pte_setup)((v), (pte))
129 1.1 uch #elif defined(SH3)
130 1.4 uch #define SH_MMU_PTE_SETUP(v, pte) sh3_mmu_pte_setup((v), (pte))
131 1.1 uch #elif defined(SH4)
132 1.4 uch #define SH_MMU_PTE_SETUP(v, pte) sh4_mmu_pte_setup((v), (pte))
133 1.1 uch #endif
134 1.1 uch
135 1.1 uch /*
136 1.4 uch * SH3 port access pte from P1, SH4 port access it from P2.
137 1.1 uch */
138 1.1 uch extern u_int32_t (*__sh_mmu_pd_area)(u_int32_t);
139 1.1 uch extern u_int32_t __sh3_mmu_pd_area(u_int32_t);
140 1.1 uch extern u_int32_t __sh4_mmu_pd_area(u_int32_t);
141 1.1 uch #if defined(SH3) && defined(SH4)
142 1.4 uch #define SH_MMU_PD_AREA(x) __sh_mmu_pd_area(x)
143 1.1 uch #elif defined(SH3)
144 1.4 uch #define SH_MMU_PD_AREA(x) (x)
145 1.1 uch #elif defined(SH4)
146 1.4 uch #define SH_MMU_PD_AREA(x) SH3_P1SEG_TO_P2SEG(x)
147 1.1 uch #endif
148 1.1 uch
149 1.1 uch /*
150 1.1 uch * TTB stores pte entry start address.
151 1.1 uch */
152 1.1 uch extern u_int32_t (*__sh_mmu_ttb_read)(void);
153 1.1 uch extern void (*__sh_mmu_ttb_write)(u_int32_t);
154 1.1 uch extern u_int32_t sh3_mmu_ttb_read(void);
155 1.1 uch extern void sh3_mmu_ttb_write(u_int32_t);
156 1.1 uch extern u_int32_t sh4_mmu_ttb_read(void);
157 1.1 uch extern void sh4_mmu_ttb_write(u_int32_t);
158 1.1 uch #if defined(SH3) && defined(SH4)
159 1.4 uch #define SH_MMU_TTB_READ() (*__sh_mmu_ttb_read)()
160 1.4 uch #define SH_MMU_TTB_WRITE(x) (*__sh_mmu_ttb_write)(x)
161 1.1 uch #elif defined(SH3)
162 1.4 uch #define SH_MMU_TTB_READ() sh3_mmu_ttb_read()
163 1.4 uch #define SH_MMU_TTB_WRITE(x) sh3_mmu_ttb_write(x)
164 1.1 uch #elif defined(SH4)
165 1.4 uch #define SH_MMU_TTB_READ() sh4_mmu_ttb_read()
166 1.4 uch #define SH_MMU_TTB_WRITE(x) sh4_mmu_ttb_write(x)
167 1.1 uch #endif
168 1.1 uch
169 1.1 uch /*
170 1.1 uch * some macros for pte access.
171 1.1 uch */
172 1.4 uch #define SH_MMU_PD_TOP() ((u_long *)SH_MMU_PD_AREA(SH_MMU_TTB_READ()))
173 1.4 uch #define SH_MMU_PDE(pd, i) ((u_long *)SH_MMU_PD_AREA((pd)[(i)]))
174 1.1 uch
175 1.1 uch #include <sh3/mmu_sh3.h>
176 1.1 uch #include <sh3/mmu_sh4.h>
177 1.1 uch #endif /* !_SH3_MMU_H_ */
178