Home | History | Annotate | Line # | Download | only in include
mmu.h revision 1.8.2.1
      1  1.8.2.1  rpaulo /*	$NetBSD: mmu.h,v 1.8.2.1 2006/09/09 02:42:59 rpaulo Exp $	*/
      2      1.1     uch 
      3      1.1     uch /*-
      4      1.1     uch  * Copyright (c) 2002 The NetBSD Foundation, Inc.
      5      1.1     uch  * All rights reserved.
      6      1.1     uch  *
      7      1.1     uch  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1     uch  * by UCHIYAMA Yasushi.
      9      1.1     uch  *
     10      1.1     uch  * Redistribution and use in source and binary forms, with or without
     11      1.1     uch  * modification, are permitted provided that the following conditions
     12      1.1     uch  * are met:
     13      1.1     uch  * 1. Redistributions of source code must retain the above copyright
     14      1.1     uch  *    notice, this list of conditions and the following disclaimer.
     15      1.1     uch  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1     uch  *    notice, this list of conditions and the following disclaimer in the
     17      1.1     uch  *    documentation and/or other materials provided with the distribution.
     18      1.1     uch  * 3. All advertising materials mentioning features or use of this software
     19      1.1     uch  *    must display the following acknowledgement:
     20      1.1     uch  *        This product includes software developed by the NetBSD
     21      1.1     uch  *        Foundation, Inc. and its contributors.
     22      1.1     uch  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.1     uch  *    contributors may be used to endorse or promote products derived
     24      1.1     uch  *    from this software without specific prior written permission.
     25      1.1     uch  *
     26      1.1     uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.1     uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.1     uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.1     uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.1     uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.1     uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.1     uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.1     uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.1     uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.1     uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.1     uch  * POSSIBILITY OF SUCH DAMAGE.
     37      1.1     uch  */
     38      1.1     uch 
     39      1.1     uch #ifndef _SH3_MMU_H_
     40      1.4     uch #define	_SH3_MMU_H_
     41      1.1     uch 
     42      1.1     uch /*
     43      1.1     uch  * Initialize routines.
     44      1.5     uch  *	sh_mmu_init		Assign function vector. Don't access hardware.
     45      1.8     uwe  *				Call as early as possible.
     46      1.1     uch  *	sh_mmu_start		Reset TLB entry, set default ASID, and start to
     47      1.8     uwe  *				translate addresses.
     48      1.1     uch  *				Call after exception vector was installed.
     49      1.1     uch  *
     50      1.1     uch  * TLB access ops.
     51      1.4     uch  *	sh_tlb_invalidate_addr	invalidate TLB entris for given
     52      1.1     uch  *				virtual addr with ASID.
     53      1.1     uch  *	sh_tlb_invalidate_asid	invalidate TLB entries for given ASID.
     54      1.5     uch  *	sh_tlb_invalidate_all	invalidate all non-wired TLB entries.
     55      1.5     uch  *	sh_tlb_set_asid		set ASID.
     56      1.5     uch  *	sh_tlb_update		load new PTE to TLB.
     57      1.1     uch  *
     58      1.1     uch  */
     59      1.1     uch 
     60      1.5     uch void sh_mmu_init(void);
     61      1.5     uch void sh_mmu_information(void);
     62      1.8     uwe void sh_tlb_set_asid(int);
     63      1.1     uch 
     64      1.8     uwe #ifdef SH3
     65      1.5     uch void sh3_mmu_start(void);
     66      1.5     uch void sh3_tlb_invalidate_addr(int, vaddr_t);
     67      1.5     uch void sh3_tlb_invalidate_asid(int);
     68      1.5     uch void sh3_tlb_invalidate_all(void);
     69  1.8.2.1  rpaulo void sh3_tlb_update(int, vaddr_t, uint32_t);
     70      1.8     uwe #endif
     71      1.8     uwe 
     72      1.8     uwe #ifdef SH4
     73      1.8     uwe void sh4_mmu_start(void);
     74      1.5     uch void sh4_tlb_invalidate_addr(int, vaddr_t);
     75      1.5     uch void sh4_tlb_invalidate_asid(int);
     76      1.5     uch void sh4_tlb_invalidate_all(void);
     77  1.8.2.1  rpaulo void sh4_tlb_update(int, vaddr_t, uint32_t);
     78      1.8     uwe #endif
     79      1.8     uwe 
     80      1.5     uch 
     81      1.1     uch #if defined(SH3) && defined(SH4)
     82  1.8.2.1  rpaulo extern uint32_t __sh_PTEH;
     83      1.7     uwe 
     84      1.8     uwe extern void (*__sh_mmu_start)(void);
     85      1.8     uwe extern void (*__sh_tlb_invalidate_addr)(int, vaddr_t);
     86      1.8     uwe extern void (*__sh_tlb_invalidate_asid)(int);
     87      1.8     uwe extern void (*__sh_tlb_invalidate_all)(void);
     88  1.8.2.1  rpaulo extern void (*__sh_tlb_update)(int, vaddr_t, uint32_t);
     89      1.8     uwe 
     90      1.8     uwe #define	sh_mmu_start()			(*__sh_mmu_start)()
     91      1.4     uch #define	sh_tlb_invalidate_addr(a, va)	(*__sh_tlb_invalidate_addr)(a, va)
     92      1.4     uch #define	sh_tlb_invalidate_asid(a)	(*__sh_tlb_invalidate_asid)(a)
     93      1.4     uch #define	sh_tlb_invalidate_all()		(*__sh_tlb_invalidate_all)()
     94      1.6     uwe #define	sh_tlb_update(a, va, pte)	(*__sh_tlb_update)(a, va, pte)
     95      1.8     uwe 
     96      1.1     uch #elif defined(SH3)
     97      1.8     uwe 
     98      1.8     uwe #define	sh_mmu_start()			sh3_mmu_start()
     99      1.4     uch #define	sh_tlb_invalidate_addr(a, va)	sh3_tlb_invalidate_addr(a, va)
    100      1.4     uch #define	sh_tlb_invalidate_asid(a)	sh3_tlb_invalidate_asid(a)
    101      1.4     uch #define	sh_tlb_invalidate_all()		sh3_tlb_invalidate_all()
    102      1.5     uch #define	sh_tlb_update(a, va, pte)	sh3_tlb_update(a, va, pte)
    103      1.8     uwe 
    104      1.1     uch #elif defined(SH4)
    105      1.8     uwe 
    106      1.8     uwe #define	sh_mmu_start()			sh4_mmu_start()
    107      1.4     uch #define	sh_tlb_invalidate_addr(a, va)	sh4_tlb_invalidate_addr(a, va)
    108      1.4     uch #define	sh_tlb_invalidate_asid(a)	sh4_tlb_invalidate_asid(a)
    109      1.4     uch #define	sh_tlb_invalidate_all()		sh4_tlb_invalidate_all()
    110      1.5     uch #define	sh_tlb_update(a, va, pte)	sh4_tlb_update(a, va, pte)
    111      1.8     uwe 
    112      1.1     uch #endif
    113      1.1     uch 
    114      1.1     uch #endif /* !_SH3_MMU_H_ */
    115