mmu.h revision 1.9.70.1 1 1.9.70.1 yamt /* $NetBSD: mmu.h,v 1.9.70.1 2008/05/18 12:32:43 yamt Exp $ */
2 1.1 uch
3 1.1 uch /*-
4 1.1 uch * Copyright (c) 2002 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.1 uch * by UCHIYAMA Yasushi.
9 1.1 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.1 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 uch * notice, this list of conditions and the following disclaimer in the
17 1.1 uch * documentation and/or other materials provided with the distribution.
18 1.1 uch *
19 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 uch * POSSIBILITY OF SUCH DAMAGE.
30 1.1 uch */
31 1.1 uch
32 1.1 uch #ifndef _SH3_MMU_H_
33 1.4 uch #define _SH3_MMU_H_
34 1.1 uch
35 1.1 uch /*
36 1.1 uch * Initialize routines.
37 1.5 uch * sh_mmu_init Assign function vector. Don't access hardware.
38 1.8 uwe * Call as early as possible.
39 1.1 uch * sh_mmu_start Reset TLB entry, set default ASID, and start to
40 1.8 uwe * translate addresses.
41 1.1 uch * Call after exception vector was installed.
42 1.1 uch *
43 1.1 uch * TLB access ops.
44 1.4 uch * sh_tlb_invalidate_addr invalidate TLB entris for given
45 1.1 uch * virtual addr with ASID.
46 1.1 uch * sh_tlb_invalidate_asid invalidate TLB entries for given ASID.
47 1.5 uch * sh_tlb_invalidate_all invalidate all non-wired TLB entries.
48 1.5 uch * sh_tlb_set_asid set ASID.
49 1.5 uch * sh_tlb_update load new PTE to TLB.
50 1.1 uch *
51 1.1 uch */
52 1.1 uch
53 1.5 uch void sh_mmu_init(void);
54 1.5 uch void sh_mmu_information(void);
55 1.8 uwe void sh_tlb_set_asid(int);
56 1.1 uch
57 1.8 uwe #ifdef SH3
58 1.5 uch void sh3_mmu_start(void);
59 1.5 uch void sh3_tlb_invalidate_addr(int, vaddr_t);
60 1.5 uch void sh3_tlb_invalidate_asid(int);
61 1.5 uch void sh3_tlb_invalidate_all(void);
62 1.9 uwe void sh3_tlb_update(int, vaddr_t, uint32_t);
63 1.8 uwe #endif
64 1.8 uwe
65 1.8 uwe #ifdef SH4
66 1.8 uwe void sh4_mmu_start(void);
67 1.5 uch void sh4_tlb_invalidate_addr(int, vaddr_t);
68 1.5 uch void sh4_tlb_invalidate_asid(int);
69 1.5 uch void sh4_tlb_invalidate_all(void);
70 1.9 uwe void sh4_tlb_update(int, vaddr_t, uint32_t);
71 1.8 uwe #endif
72 1.8 uwe
73 1.5 uch
74 1.1 uch #if defined(SH3) && defined(SH4)
75 1.9 uwe extern uint32_t __sh_PTEH;
76 1.7 uwe
77 1.8 uwe extern void (*__sh_mmu_start)(void);
78 1.8 uwe extern void (*__sh_tlb_invalidate_addr)(int, vaddr_t);
79 1.8 uwe extern void (*__sh_tlb_invalidate_asid)(int);
80 1.8 uwe extern void (*__sh_tlb_invalidate_all)(void);
81 1.9 uwe extern void (*__sh_tlb_update)(int, vaddr_t, uint32_t);
82 1.8 uwe
83 1.8 uwe #define sh_mmu_start() (*__sh_mmu_start)()
84 1.4 uch #define sh_tlb_invalidate_addr(a, va) (*__sh_tlb_invalidate_addr)(a, va)
85 1.4 uch #define sh_tlb_invalidate_asid(a) (*__sh_tlb_invalidate_asid)(a)
86 1.4 uch #define sh_tlb_invalidate_all() (*__sh_tlb_invalidate_all)()
87 1.6 uwe #define sh_tlb_update(a, va, pte) (*__sh_tlb_update)(a, va, pte)
88 1.8 uwe
89 1.1 uch #elif defined(SH3)
90 1.8 uwe
91 1.8 uwe #define sh_mmu_start() sh3_mmu_start()
92 1.4 uch #define sh_tlb_invalidate_addr(a, va) sh3_tlb_invalidate_addr(a, va)
93 1.4 uch #define sh_tlb_invalidate_asid(a) sh3_tlb_invalidate_asid(a)
94 1.4 uch #define sh_tlb_invalidate_all() sh3_tlb_invalidate_all()
95 1.5 uch #define sh_tlb_update(a, va, pte) sh3_tlb_update(a, va, pte)
96 1.8 uwe
97 1.1 uch #elif defined(SH4)
98 1.8 uwe
99 1.8 uwe #define sh_mmu_start() sh4_mmu_start()
100 1.4 uch #define sh_tlb_invalidate_addr(a, va) sh4_tlb_invalidate_addr(a, va)
101 1.4 uch #define sh_tlb_invalidate_asid(a) sh4_tlb_invalidate_asid(a)
102 1.4 uch #define sh_tlb_invalidate_all() sh4_tlb_invalidate_all()
103 1.5 uch #define sh_tlb_update(a, va, pte) sh4_tlb_update(a, va, pte)
104 1.8 uwe
105 1.1 uch #endif
106 1.1 uch
107 1.1 uch #endif /* !_SH3_MMU_H_ */
108