Home | History | Annotate | Line # | Download | only in dev
cgfourteenreg.h revision 1.6.40.1
      1  1.6.40.1  uebayasi /*	$NetBSD: cgfourteenreg.h,v 1.6.40.1 2010/08/17 06:45:14 uebayasi Exp $ */
      2       1.1    abrown 
      3       1.1    abrown /*
      4       1.2       uwe  * Copyright (c) 1996
      5       1.1    abrown  *	The President and Fellows of Harvard College. All rights reserved.
      6       1.1    abrown  *
      7       1.1    abrown  * Redistribution and use in source and binary forms, with or without
      8       1.1    abrown  * modification, are permitted provided that the following conditions
      9       1.1    abrown  * are met:
     10       1.1    abrown  * 1. Redistributions of source code must retain the above copyright
     11       1.1    abrown  *    notice, this list of conditions and the following disclaimer.
     12       1.1    abrown  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1    abrown  *    notice, this list of conditions and the following disclaimer in the
     14       1.1    abrown  *    documentation and/or other materials provided with the distribution.
     15       1.1    abrown  * 3. All advertising materials mentioning features or use of this software
     16       1.1    abrown  *    must display the following acknowledgement:
     17       1.1    abrown  *	This product includes software developed by Harvard University and
     18       1.1    abrown  *	its contributors.
     19       1.1    abrown  * 4. Neither the name of the University nor the names of its contributors
     20       1.1    abrown  *    may be used to endorse or promote products derived from this software
     21       1.1    abrown  *    without specific prior written permission.
     22       1.1    abrown  *
     23       1.1    abrown  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24       1.1    abrown  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25       1.1    abrown  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26       1.1    abrown  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27       1.1    abrown  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28       1.1    abrown  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29       1.1    abrown  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30       1.1    abrown  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31       1.1    abrown  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32       1.1    abrown  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33       1.1    abrown  * SUCH DAMAGE.
     34       1.1    abrown  */
     35       1.1    abrown 
     36       1.1    abrown /*
     37       1.1    abrown  * Register/dac/clut/cursor definitions for cgfourteen frame buffer
     38       1.1    abrown  */
     39       1.1    abrown 
     40       1.1    abrown /* Locations of control registers in cg14 register set */
     41       1.1    abrown #define	CG14_OFFSET_CURS	0x1000
     42       1.1    abrown #define CG14_OFFSET_DAC		0x2000
     43       1.1    abrown #define CG14_OFFSET_XLUT	0x3000
     44       1.1    abrown #define CG14_OFFSET_CLUT1	0x4000
     45       1.1    abrown #define CG14_OFFSET_CLUT2	0x5000
     46       1.1    abrown #define CG14_OFFSET_CLUT3	0x6000
     47       1.1    abrown #define CG14_OFFSET_CLUTINCR	0xf000
     48       1.1    abrown 
     49       1.5  macallan /* cursor registers */
     50       1.5  macallan #define CG14_CURSOR_PLANE0	0x1000
     51       1.5  macallan #define CG14_CURSOR_PLANE1	0x1080
     52       1.5  macallan #define CG14_CURSOR_CONTROL	0x1100
     53       1.5  macallan 	#define CG14_CRSR_ENABLE	0x04
     54       1.5  macallan 	#define CG14_CRSR_DBLBUFFER	0x02
     55       1.5  macallan #define CG14_CURSOR_X		0x1104
     56       1.5  macallan #define CG14_CURSOR_Y		0x1106
     57       1.5  macallan #define CG14_CURSOR_COLOR1	0x1108
     58       1.5  macallan #define CG14_CURSOR_COLOR2	0x110c
     59       1.5  macallan #define CG14_CURSOR_COLOR3	0x1110
     60       1.5  macallan 
     61       1.4  macallan /* ranges in framebuffer space */
     62       1.4  macallan #define CG14_FB_VRAM		0x00000000
     63       1.4  macallan #define CG14_FB_CBGR		0x01000000
     64       1.4  macallan #define CG14_FB_PX32		0x03000000
     65  1.6.40.1  uebayasi #define CG14_FB_PB32		0x03400000
     66       1.4  macallan #define CG14_FB_PG32		0x03800000
     67  1.6.40.1  uebayasi #define CG14_FB_PR32		0x03c00000
     68       1.4  macallan 
     69       1.1    abrown /* Main control register set */
     70       1.1    abrown struct cg14ctl {
     71       1.2       uwe 	volatile uint8_t	ctl_mctl;	/* main control register */
     72       1.4  macallan #define CG14_MCTL	0x00000000
     73       1.1    abrown #define CG14_MCTL_ENABLEINTR	0x80		/* interrupts */
     74       1.1    abrown #define CG14_MCTL_ENABLEVID	0x40		/* enable video */
     75       1.2       uwe #define CG14_MCTL_PIXMODE_MASK	0x30
     76       1.1    abrown #define		CG14_MCTL_PIXMODE_8	0x00	/* data is 16 8-bit pixels */
     77       1.1    abrown #define		CG14_MCTL_PIXMODE_16	0x20	/* data is 8 16-bit pixels */
     78       1.1    abrown #define		CG14_MCTL_PIXMODE_32	0x30	/* data is 4 32-bit pixels */
     79       1.1    abrown #define CG14_MCTL_PIXMODE_SHIFT	4
     80       1.1    abrown #define	CG14_MCTL_TMR		0x0c
     81       1.1    abrown #define CG14_MCTL_ENABLETMR	0x02
     82       1.1    abrown #define CG14_MCTL_rev0RESET	0x01
     83       1.1    abrown #define CG14_MCTL_POWERCTL	0x01
     84       1.1    abrown 
     85       1.2       uwe 	volatile uint8_t	ctl_ppr;	/* packed pixel register */
     86       1.2       uwe 	volatile uint8_t	ctl_tmsr0; 	/* test status reg. 0 */
     87       1.2       uwe 	volatile uint8_t	ctl_tmsr1;	/* test status reg. 1 */
     88       1.2       uwe 	volatile uint8_t	ctl_msr;	/* master status register */
     89       1.2       uwe 	volatile uint8_t	ctl_fsr;	/* fault status register */
     90       1.2       uwe 	volatile uint8_t	ctl_rsr;	/* revision status register */
     91       1.1    abrown #define CG14_RSR_REVMASK	0xf0 		/*  mask to get revision */
     92       1.1    abrown #define CG14_RSR_IMPLMASK	0x0f		/*  mask to get impl. code */
     93       1.2       uwe 	volatile uint8_t	ctl_ccr;	/* clock control register */
     94       1.1    abrown 	/* XXX etc. */
     95       1.1    abrown };
     96       1.1    abrown 
     97       1.1    abrown /* Hardware cursor map */
     98       1.1    abrown #define CG14_CURS_SIZE		32
     99       1.1    abrown struct cg14curs {
    100       1.2       uwe 	volatile uint32_t	curs_plane0[CG14_CURS_SIZE];	/* plane 0 */
    101       1.2       uwe 	volatile uint32_t	curs_plane1[CG14_CURS_SIZE];
    102       1.2       uwe 	volatile uint8_t	curs_ctl;	/* control register */
    103       1.1    abrown #define CG14_CURS_ENABLE	0x4
    104       1.1    abrown #define CG14_CURS_DOUBLEBUFFER	0x2 		/* use X-channel for curs */
    105       1.2       uwe 	volatile uint8_t	pad0[3];
    106       1.2       uwe 	volatile uint16_t	curs_x;		/* x position */
    107       1.2       uwe 	volatile uint16_t	curs_y;		/* y position */
    108       1.2       uwe 	volatile uint32_t	curs_color1;	/* color register 1 */
    109       1.2       uwe 	volatile uint32_t	curs_color2;	/* color register 2 */
    110       1.2       uwe 	volatile uint32_t	pad[444];	/* pad to 2KB boundary */
    111       1.2       uwe 	volatile uint32_t	curs_plane0incr[CG14_CURS_SIZE]; /* autoincr */
    112       1.2       uwe 	volatile uint32_t	curs_plane1incr[CG14_CURS_SIZE]; /* autoincr */
    113       1.1    abrown };
    114       1.1    abrown 
    115       1.1    abrown /* DAC */
    116       1.1    abrown struct cg14dac {
    117       1.2       uwe 	volatile uint8_t	dac_addr;	/* address register */
    118       1.2       uwe 	volatile uint8_t	pad0[255];
    119       1.2       uwe 	volatile uint8_t	dac_gammalut;	/* gamma LUT */
    120       1.2       uwe 	volatile uint8_t	pad1[255];
    121       1.2       uwe 	volatile uint8_t	dac_regsel;	/* register select */
    122       1.2       uwe 	volatile uint8_t	pad2[255];
    123       1.2       uwe 	volatile uint8_t	dac_mode;	/* mode register */
    124       1.1    abrown };
    125       1.1    abrown 
    126       1.1    abrown #define CG14_CLUT_SIZE	256
    127       1.1    abrown 
    128       1.1    abrown /* XLUT registers */
    129       1.1    abrown struct cg14xlut {
    130       1.2       uwe 	volatile uint8_t	xlut_lut[CG14_CLUT_SIZE];	/* the LUT */
    131       1.2       uwe 	volatile uint8_t	xlut_lutd[CG14_CLUT_SIZE];	/* ??? */
    132       1.2       uwe 	volatile uint8_t	pad0[0x600];
    133       1.2       uwe 	volatile uint8_t	xlut_lutinc[CG14_CLUT_SIZE];	/* autoincrLUT*/
    134       1.2       uwe 	volatile uint8_t	xlut_lutincd[CG14_CLUT_SIZE];
    135       1.1    abrown };
    136       1.1    abrown 
    137       1.1    abrown /* Color Look-Up Table (CLUT) */
    138       1.1    abrown struct cg14clut {
    139       1.2       uwe 	volatile uint32_t	clut_lut[CG14_CLUT_SIZE];	/* the LUT */
    140       1.2       uwe 	volatile uint32_t	clut_lutd[CG14_CLUT_SIZE];	/* ??? */
    141       1.2       uwe 	volatile uint32_t	clut_lutinc[CG14_CLUT_SIZE];	/* autoincr */
    142       1.2       uwe 	volatile uint32_t	clut_lutincd[CG14_CLUT_SIZE];
    143       1.1    abrown };
    144