esp_obio.c revision 1.1 1 1.1 pk /* $NetBSD: esp_obio.c,v 1.1 1998/08/29 20:49:37 pk Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Charles M. Hannum; Jason R. Thorpe of the Numerical Aerospace
9 1.1 pk * Simulation Facility, NASA Ames Research Center; Paul Kranenburg.
10 1.1 pk *
11 1.1 pk * Redistribution and use in source and binary forms, with or without
12 1.1 pk * modification, are permitted provided that the following conditions
13 1.1 pk * are met:
14 1.1 pk * 1. Redistributions of source code must retain the above copyright
15 1.1 pk * notice, this list of conditions and the following disclaimer.
16 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 pk * notice, this list of conditions and the following disclaimer in the
18 1.1 pk * documentation and/or other materials provided with the distribution.
19 1.1 pk * 3. All advertising materials mentioning features or use of this software
20 1.1 pk * must display the following acknowledgement:
21 1.1 pk * This product includes software developed by the NetBSD
22 1.1 pk * Foundation, Inc. and its contributors.
23 1.1 pk * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 pk * contributors may be used to endorse or promote products derived
25 1.1 pk * from this software without specific prior written permission.
26 1.1 pk *
27 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
38 1.1 pk */
39 1.1 pk
40 1.1 pk #include <sys/types.h>
41 1.1 pk #include <sys/param.h>
42 1.1 pk #include <sys/systm.h>
43 1.1 pk #include <sys/kernel.h>
44 1.1 pk #include <sys/errno.h>
45 1.1 pk #include <sys/device.h>
46 1.1 pk #include <sys/buf.h>
47 1.1 pk
48 1.1 pk #include <dev/scsipi/scsi_all.h>
49 1.1 pk #include <dev/scsipi/scsipi_all.h>
50 1.1 pk #include <dev/scsipi/scsiconf.h>
51 1.1 pk #include <dev/scsipi/scsi_message.h>
52 1.1 pk
53 1.1 pk #include <machine/bus.h>
54 1.1 pk #include <machine/autoconf.h>
55 1.1 pk #include <machine/cpu.h>
56 1.1 pk
57 1.1 pk #include <dev/ic/lsi64854reg.h>
58 1.1 pk #include <dev/ic/lsi64854var.h>
59 1.1 pk
60 1.1 pk #include <dev/ic/ncr53c9xreg.h>
61 1.1 pk #include <dev/ic/ncr53c9xvar.h>
62 1.1 pk
63 1.1 pk #include <dev/sbus/sbusvar.h>
64 1.1 pk
65 1.1 pk struct esp_softc {
66 1.1 pk struct ncr53c9x_softc sc_ncr53c9x; /* glue to MI code */
67 1.1 pk bus_space_tag_t sc_bustag;
68 1.1 pk bus_dma_tag_t sc_dmatag;
69 1.1 pk bus_space_handle_t sc_reg; /* the registers */
70 1.1 pk struct lsi64854_softc *sc_dma; /* pointer to my dma */
71 1.1 pk };
72 1.1 pk
73 1.1 pk
74 1.1 pk void espattach_obio __P((struct device *, struct device *, void *));
75 1.1 pk int espmatch_obio __P((struct device *, struct cfdata *, void *));
76 1.1 pk
77 1.1 pk /* Linkup to the rest of the kernel */
78 1.1 pk struct cfattach esp_obio_ca = {
79 1.1 pk sizeof(struct esp_softc), espmatch_obio, espattach_obio
80 1.1 pk };
81 1.1 pk
82 1.1 pk static struct scsipi_adapter esp_obio_switch = {
83 1.1 pk ncr53c9x_scsi_cmd,
84 1.1 pk minphys, /* no max at this level; handled by DMA code */
85 1.1 pk NULL,
86 1.1 pk NULL,
87 1.1 pk };
88 1.1 pk
89 1.1 pk static struct scsipi_device esp_obio_dev = {
90 1.1 pk NULL, /* Use default error handler */
91 1.1 pk NULL, /* have a queue, served by this */
92 1.1 pk NULL, /* have no async handler */
93 1.1 pk NULL, /* Use default 'done' routine */
94 1.1 pk };
95 1.1 pk
96 1.1 pk /*
97 1.1 pk * Functions and the switch for the MI code.
98 1.1 pk */
99 1.1 pk static u_char esp_read_reg __P((struct ncr53c9x_softc *, int));
100 1.1 pk static void esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
101 1.1 pk static int esp_dma_isintr __P((struct ncr53c9x_softc *));
102 1.1 pk static void esp_dma_reset __P((struct ncr53c9x_softc *));
103 1.1 pk static int esp_dma_intr __P((struct ncr53c9x_softc *));
104 1.1 pk static int esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
105 1.1 pk size_t *, int, size_t *));
106 1.1 pk static void esp_dma_go __P((struct ncr53c9x_softc *));
107 1.1 pk static void esp_dma_stop __P((struct ncr53c9x_softc *));
108 1.1 pk static int esp_dma_isactive __P((struct ncr53c9x_softc *));
109 1.1 pk
110 1.1 pk static struct ncr53c9x_glue esp_obio_glue = {
111 1.1 pk esp_read_reg,
112 1.1 pk esp_write_reg,
113 1.1 pk esp_dma_isintr,
114 1.1 pk esp_dma_reset,
115 1.1 pk esp_dma_intr,
116 1.1 pk esp_dma_setup,
117 1.1 pk esp_dma_go,
118 1.1 pk esp_dma_stop,
119 1.1 pk esp_dma_isactive,
120 1.1 pk NULL, /* gl_clear_latched_intr */
121 1.1 pk };
122 1.1 pk
123 1.1 pk int
124 1.1 pk espmatch_obio(parent, cf, aux)
125 1.1 pk struct device *parent;
126 1.1 pk struct cfdata *cf;
127 1.1 pk void *aux;
128 1.1 pk {
129 1.1 pk union obio_attach_args *uoba = aux;
130 1.1 pk struct obio4_attach_args *oba;
131 1.1 pk
132 1.1 pk if (uoba->uoba_isobio4 == 0)
133 1.1 pk return (0);
134 1.1 pk
135 1.1 pk oba = &uoba->uoba_oba4;
136 1.1 pk return (bus_space_probe(oba->oba_bustag, 0, oba->oba_paddr,
137 1.1 pk 1, /* probe size */
138 1.1 pk 0, /* offset */
139 1.1 pk 0, /* flags */
140 1.1 pk NULL, NULL));
141 1.1 pk }
142 1.1 pk
143 1.1 pk void
144 1.1 pk espattach_obio(parent, self, aux)
145 1.1 pk struct device *parent, *self;
146 1.1 pk void *aux;
147 1.1 pk {
148 1.1 pk union obio_attach_args *uoba = aux;
149 1.1 pk struct obio4_attach_args *oba = &uoba->uoba_oba4;
150 1.1 pk struct esp_softc *esc = (void *)self;
151 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
152 1.1 pk bus_space_handle_t bh;
153 1.1 pk
154 1.1 pk esc->sc_bustag = oba->oba_bustag;
155 1.1 pk esc->sc_dmatag = oba->oba_dmatag;
156 1.1 pk
157 1.1 pk sc->sc_id = 7;
158 1.1 pk sc->sc_freq = 24000000;
159 1.1 pk
160 1.1 pk /*
161 1.1 pk * Find the DMA by poking around the dma device structures
162 1.1 pk */
163 1.1 pk esc->sc_dma = (struct lsi64854_softc *)
164 1.1 pk getdevunit("dma", sc->sc_dev.dv_unit);
165 1.1 pk
166 1.1 pk /*
167 1.1 pk * and a back pointer to us, for DMA
168 1.1 pk */
169 1.1 pk if (esc->sc_dma)
170 1.1 pk esc->sc_dma->sc_ncr53c9x = sc;
171 1.1 pk else {
172 1.1 pk printf("\n");
173 1.1 pk panic("espattach: no dma found");
174 1.1 pk }
175 1.1 pk
176 1.1 pk if (obio_bus_map(oba->oba_bustag, oba->oba_paddr,
177 1.1 pk 0, /* offset */
178 1.1 pk 16, /* size (of ncr53c9xreg) */
179 1.1 pk BUS_SPACE_MAP_LINEAR,
180 1.1 pk 0, &bh) != 0) {
181 1.1 pk printf("%s @ obio: cannot map registers\n", self->dv_xname);
182 1.1 pk return;
183 1.1 pk }
184 1.1 pk
185 1.1 pk esc->sc_reg = bh;
186 1.1 pk
187 1.1 pk if (oba->oba_bp != NULL && strcmp(oba->oba_bp->name, "esp") == 0 &&
188 1.1 pk oba->oba_bp->val[0] == -1 &&
189 1.1 pk oba->oba_bp->val[1] == sc->sc_dev.dv_unit)
190 1.1 pk bootpath_store(1, oba->oba_bp + 1);
191 1.1 pk
192 1.1 pk
193 1.1 pk /*
194 1.1 pk * Set up glue for MI code early; we use some of it here.
195 1.1 pk */
196 1.1 pk sc->sc_glue = &esp_obio_glue;
197 1.1 pk
198 1.1 pk /* gimme Mhz */
199 1.1 pk sc->sc_freq /= 1000000;
200 1.1 pk
201 1.1 pk /*
202 1.1 pk * XXX More of this should be in ncr53c9x_attach(), but
203 1.1 pk * XXX should we really poke around the chip that much in
204 1.1 pk * XXX the MI code? Think about this more...
205 1.1 pk */
206 1.1 pk
207 1.1 pk /*
208 1.1 pk * It is necessary to try to load the 2nd config register here,
209 1.1 pk * to find out what rev the esp chip is, else the ncr53c9x_reset
210 1.1 pk * will not set up the defaults correctly.
211 1.1 pk */
212 1.1 pk sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
213 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
214 1.1 pk sc->sc_cfg3 = NCRCFG3_CDB;
215 1.1 pk NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
216 1.1 pk
217 1.1 pk if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
218 1.1 pk (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
219 1.1 pk sc->sc_rev = NCR_VARIANT_ESP100;
220 1.1 pk } else {
221 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2;
222 1.1 pk NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
223 1.1 pk sc->sc_cfg3 = 0;
224 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
225 1.1 pk sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
226 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
227 1.1 pk if (NCR_READ_REG(sc, NCR_CFG3) !=
228 1.1 pk (NCRCFG3_CDB | NCRCFG3_FCLK)) {
229 1.1 pk sc->sc_rev = NCR_VARIANT_ESP100A;
230 1.1 pk } else {
231 1.1 pk /* NCRCFG2_FE enables > 64K transfers */
232 1.1 pk sc->sc_cfg2 |= NCRCFG2_FE;
233 1.1 pk sc->sc_cfg3 = 0;
234 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
235 1.1 pk sc->sc_rev = NCR_VARIANT_ESP200;
236 1.1 pk }
237 1.1 pk }
238 1.1 pk
239 1.1 pk /*
240 1.1 pk * XXX minsync and maxxfer _should_ be set up in MI code,
241 1.1 pk * XXX but it appears to have some dependency on what sort
242 1.1 pk * XXX of DMA we're hooked up to, etc.
243 1.1 pk */
244 1.1 pk
245 1.1 pk /*
246 1.1 pk * This is the value used to start sync negotiations
247 1.1 pk * Note that the NCR register "SYNCTP" is programmed
248 1.1 pk * in "clocks per byte", and has a minimum value of 4.
249 1.1 pk * The SCSI period used in negotiation is one-fourth
250 1.1 pk * of the time (in nanoseconds) needed to transfer one byte.
251 1.1 pk * Since the chip's clock is given in MHz, we have the following
252 1.1 pk * formula: 4 * period = (1000 / freq) * 4
253 1.1 pk */
254 1.1 pk sc->sc_minsync = 1000 / sc->sc_freq;
255 1.1 pk
256 1.1 pk /*
257 1.1 pk * Alas, we must now modify the value a bit, because it's
258 1.1 pk * only valid when can switch on FASTCLK and FASTSCSI bits
259 1.1 pk * in config register 3...
260 1.1 pk */
261 1.1 pk switch (sc->sc_rev) {
262 1.1 pk case NCR_VARIANT_ESP100:
263 1.1 pk sc->sc_maxxfer = 64 * 1024;
264 1.1 pk sc->sc_minsync = 0; /* No synch on old chip? */
265 1.1 pk break;
266 1.1 pk
267 1.1 pk case NCR_VARIANT_ESP100A:
268 1.1 pk sc->sc_maxxfer = 64 * 1024;
269 1.1 pk /* Min clocks/byte is 5 */
270 1.1 pk sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
271 1.1 pk break;
272 1.1 pk
273 1.1 pk case NCR_VARIANT_ESP200:
274 1.1 pk sc->sc_maxxfer = 16 * 1024 * 1024;
275 1.1 pk /* XXX - do actually set FAST* bits */
276 1.1 pk break;
277 1.1 pk }
278 1.1 pk
279 1.1 pk /* Establish interrupt channel */
280 1.1 pk bus_intr_establish(esc->sc_bustag,
281 1.1 pk oba->oba_pri, 0,
282 1.1 pk (int(*)__P((void*)))ncr53c9x_intr, sc);
283 1.1 pk
284 1.1 pk /* register interrupt stats */
285 1.1 pk evcnt_attach(&sc->sc_dev, "intr", &sc->sc_intrcnt);
286 1.1 pk
287 1.1 pk /* Do the common parts of attachment. */
288 1.1 pk ncr53c9x_attach(sc, &esp_obio_switch, &esp_obio_dev);
289 1.1 pk
290 1.1 pk /* Turn on target selection using the `dma' method */
291 1.1 pk ncr53c9x_dmaselect = 1;
292 1.1 pk
293 1.1 pk bootpath_store(1, NULL);
294 1.1 pk }
295 1.1 pk
296 1.1 pk /*
297 1.1 pk * Glue functions.
298 1.1 pk */
299 1.1 pk
300 1.1 pk u_char
301 1.1 pk esp_read_reg(sc, reg)
302 1.1 pk struct ncr53c9x_softc *sc;
303 1.1 pk int reg;
304 1.1 pk {
305 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
306 1.1 pk
307 1.1 pk return (bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg * 4));
308 1.1 pk }
309 1.1 pk
310 1.1 pk void
311 1.1 pk esp_write_reg(sc, reg, v)
312 1.1 pk struct ncr53c9x_softc *sc;
313 1.1 pk int reg;
314 1.1 pk u_char v;
315 1.1 pk {
316 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
317 1.1 pk
318 1.1 pk bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg * 4, v);
319 1.1 pk }
320 1.1 pk
321 1.1 pk int
322 1.1 pk esp_dma_isintr(sc)
323 1.1 pk struct ncr53c9x_softc *sc;
324 1.1 pk {
325 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
326 1.1 pk
327 1.1 pk return (DMA_ISINTR(esc->sc_dma));
328 1.1 pk }
329 1.1 pk
330 1.1 pk void
331 1.1 pk esp_dma_reset(sc)
332 1.1 pk struct ncr53c9x_softc *sc;
333 1.1 pk {
334 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
335 1.1 pk
336 1.1 pk DMA_RESET(esc->sc_dma);
337 1.1 pk }
338 1.1 pk
339 1.1 pk int
340 1.1 pk esp_dma_intr(sc)
341 1.1 pk struct ncr53c9x_softc *sc;
342 1.1 pk {
343 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
344 1.1 pk
345 1.1 pk return (DMA_INTR(esc->sc_dma));
346 1.1 pk }
347 1.1 pk
348 1.1 pk int
349 1.1 pk esp_dma_setup(sc, addr, len, datain, dmasize)
350 1.1 pk struct ncr53c9x_softc *sc;
351 1.1 pk caddr_t *addr;
352 1.1 pk size_t *len;
353 1.1 pk int datain;
354 1.1 pk size_t *dmasize;
355 1.1 pk {
356 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
357 1.1 pk
358 1.1 pk return (DMA_SETUP(esc->sc_dma, addr, len, datain, dmasize));
359 1.1 pk }
360 1.1 pk
361 1.1 pk void
362 1.1 pk esp_dma_go(sc)
363 1.1 pk struct ncr53c9x_softc *sc;
364 1.1 pk {
365 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
366 1.1 pk
367 1.1 pk DMA_GO(esc->sc_dma);
368 1.1 pk }
369 1.1 pk
370 1.1 pk void
371 1.1 pk esp_dma_stop(sc)
372 1.1 pk struct ncr53c9x_softc *sc;
373 1.1 pk {
374 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
375 1.1 pk u_int32_t csr;
376 1.1 pk
377 1.1 pk csr = L64854_GCSR(esc->sc_dma);
378 1.1 pk csr &= ~D_EN_DMA;
379 1.1 pk L64854_SCSR(esc->sc_dma, csr);
380 1.1 pk }
381 1.1 pk
382 1.1 pk int
383 1.1 pk esp_dma_isactive(sc)
384 1.1 pk struct ncr53c9x_softc *sc;
385 1.1 pk {
386 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
387 1.1 pk
388 1.1 pk return (DMA_ISACTIVE(esc->sc_dma));
389 1.1 pk }
390