esp_obio.c revision 1.20 1 1.20 christos /* $NetBSD: esp_obio.c,v 1.20 2007/03/04 06:00:43 christos Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Charles M. Hannum; Jason R. Thorpe of the Numerical Aerospace
9 1.1 pk * Simulation Facility, NASA Ames Research Center; Paul Kranenburg.
10 1.1 pk *
11 1.1 pk * Redistribution and use in source and binary forms, with or without
12 1.1 pk * modification, are permitted provided that the following conditions
13 1.1 pk * are met:
14 1.1 pk * 1. Redistributions of source code must retain the above copyright
15 1.1 pk * notice, this list of conditions and the following disclaimer.
16 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 pk * notice, this list of conditions and the following disclaimer in the
18 1.1 pk * documentation and/or other materials provided with the distribution.
19 1.1 pk * 3. All advertising materials mentioning features or use of this software
20 1.1 pk * must display the following acknowledgement:
21 1.1 pk * This product includes software developed by the NetBSD
22 1.1 pk * Foundation, Inc. and its contributors.
23 1.1 pk * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 pk * contributors may be used to endorse or promote products derived
25 1.1 pk * from this software without specific prior written permission.
26 1.1 pk *
27 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
38 1.1 pk */
39 1.16 lukem
40 1.16 lukem #include <sys/cdefs.h>
41 1.20 christos __KERNEL_RCSID(0, "$NetBSD: esp_obio.c,v 1.20 2007/03/04 06:00:43 christos Exp $");
42 1.1 pk
43 1.1 pk #include <sys/types.h>
44 1.1 pk #include <sys/param.h>
45 1.1 pk #include <sys/systm.h>
46 1.1 pk #include <sys/kernel.h>
47 1.1 pk #include <sys/errno.h>
48 1.1 pk #include <sys/device.h>
49 1.1 pk #include <sys/buf.h>
50 1.1 pk
51 1.1 pk #include <dev/scsipi/scsi_all.h>
52 1.1 pk #include <dev/scsipi/scsipi_all.h>
53 1.1 pk #include <dev/scsipi/scsiconf.h>
54 1.1 pk #include <dev/scsipi/scsi_message.h>
55 1.1 pk
56 1.1 pk #include <machine/bus.h>
57 1.1 pk #include <machine/autoconf.h>
58 1.8 pk #include <machine/intr.h>
59 1.1 pk
60 1.1 pk #include <dev/ic/lsi64854reg.h>
61 1.1 pk #include <dev/ic/lsi64854var.h>
62 1.1 pk
63 1.1 pk #include <dev/ic/ncr53c9xreg.h>
64 1.1 pk #include <dev/ic/ncr53c9xvar.h>
65 1.1 pk
66 1.1 pk #include <dev/sbus/sbusvar.h>
67 1.1 pk
68 1.1 pk struct esp_softc {
69 1.1 pk struct ncr53c9x_softc sc_ncr53c9x; /* glue to MI code */
70 1.1 pk bus_space_tag_t sc_bustag;
71 1.1 pk bus_dma_tag_t sc_dmatag;
72 1.1 pk bus_space_handle_t sc_reg; /* the registers */
73 1.1 pk struct lsi64854_softc *sc_dma; /* pointer to my dma */
74 1.1 pk };
75 1.1 pk
76 1.1 pk
77 1.17 uwe int espmatch_obio(struct device *, struct cfdata *, void *);
78 1.17 uwe void espattach_obio(struct device *, struct device *, void *);
79 1.1 pk
80 1.1 pk /* Linkup to the rest of the kernel */
81 1.13 thorpej CFATTACH_DECL(esp_obio, sizeof(struct esp_softc),
82 1.14 thorpej espmatch_obio, espattach_obio, NULL, NULL);
83 1.1 pk
84 1.1 pk /*
85 1.1 pk * Functions and the switch for the MI code.
86 1.1 pk */
87 1.17 uwe static u_char esp_read_reg(struct ncr53c9x_softc *, int);
88 1.17 uwe static void esp_write_reg(struct ncr53c9x_softc *, int, u_char);
89 1.17 uwe static int esp_dma_isintr(struct ncr53c9x_softc *);
90 1.17 uwe static void esp_dma_reset(struct ncr53c9x_softc *);
91 1.17 uwe static int esp_dma_intr(struct ncr53c9x_softc *);
92 1.20 christos static int esp_dma_setup(struct ncr53c9x_softc *, void **,
93 1.17 uwe size_t *, int, size_t *);
94 1.17 uwe static void esp_dma_go(struct ncr53c9x_softc *);
95 1.17 uwe static void esp_dma_stop(struct ncr53c9x_softc *);
96 1.17 uwe static int esp_dma_isactive(struct ncr53c9x_softc *);
97 1.1 pk
98 1.1 pk static struct ncr53c9x_glue esp_obio_glue = {
99 1.1 pk esp_read_reg,
100 1.1 pk esp_write_reg,
101 1.1 pk esp_dma_isintr,
102 1.1 pk esp_dma_reset,
103 1.1 pk esp_dma_intr,
104 1.1 pk esp_dma_setup,
105 1.1 pk esp_dma_go,
106 1.1 pk esp_dma_stop,
107 1.1 pk esp_dma_isactive,
108 1.1 pk NULL, /* gl_clear_latched_intr */
109 1.1 pk };
110 1.1 pk
111 1.1 pk int
112 1.17 uwe espmatch_obio(struct device *parent, struct cfdata *cf, void *aux)
113 1.1 pk {
114 1.1 pk union obio_attach_args *uoba = aux;
115 1.1 pk struct obio4_attach_args *oba;
116 1.1 pk
117 1.1 pk if (uoba->uoba_isobio4 == 0)
118 1.1 pk return (0);
119 1.1 pk
120 1.1 pk oba = &uoba->uoba_oba4;
121 1.11 pk return (bus_space_probe(oba->oba_bustag, oba->oba_paddr,
122 1.1 pk 1, /* probe size */
123 1.1 pk 0, /* offset */
124 1.1 pk 0, /* flags */
125 1.1 pk NULL, NULL));
126 1.1 pk }
127 1.1 pk
128 1.1 pk void
129 1.17 uwe espattach_obio(struct device *parent, struct device *self, void *aux)
130 1.1 pk {
131 1.1 pk union obio_attach_args *uoba = aux;
132 1.1 pk struct obio4_attach_args *oba = &uoba->uoba_oba4;
133 1.1 pk struct esp_softc *esc = (void *)self;
134 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
135 1.1 pk
136 1.1 pk esc->sc_bustag = oba->oba_bustag;
137 1.1 pk esc->sc_dmatag = oba->oba_dmatag;
138 1.1 pk
139 1.1 pk sc->sc_id = 7;
140 1.1 pk sc->sc_freq = 24000000;
141 1.1 pk
142 1.1 pk /*
143 1.1 pk * Find the DMA by poking around the dma device structures
144 1.1 pk */
145 1.1 pk esc->sc_dma = (struct lsi64854_softc *)
146 1.19 thorpej getdevunit("dma", device_unit(&sc->sc_dev));
147 1.1 pk
148 1.1 pk /*
149 1.1 pk * and a back pointer to us, for DMA
150 1.1 pk */
151 1.1 pk if (esc->sc_dma)
152 1.2 pk esc->sc_dma->sc_client = sc;
153 1.1 pk else {
154 1.1 pk printf("\n");
155 1.1 pk panic("espattach: no dma found");
156 1.1 pk }
157 1.1 pk
158 1.11 pk if (bus_space_map(oba->oba_bustag, oba->oba_paddr,
159 1.11 pk 16, /* size (of ncr53c9xreg) */
160 1.11 pk BUS_SPACE_MAP_LINEAR,
161 1.11 pk &esc->sc_reg) != 0) {
162 1.1 pk printf("%s @ obio: cannot map registers\n", self->dv_xname);
163 1.1 pk return;
164 1.1 pk }
165 1.1 pk
166 1.1 pk /*
167 1.1 pk * Set up glue for MI code early; we use some of it here.
168 1.1 pk */
169 1.1 pk sc->sc_glue = &esp_obio_glue;
170 1.1 pk
171 1.18 lukem /* gimme MHz */
172 1.1 pk sc->sc_freq /= 1000000;
173 1.1 pk
174 1.1 pk /*
175 1.1 pk * XXX More of this should be in ncr53c9x_attach(), but
176 1.1 pk * XXX should we really poke around the chip that much in
177 1.1 pk * XXX the MI code? Think about this more...
178 1.1 pk */
179 1.1 pk
180 1.1 pk /*
181 1.1 pk * It is necessary to try to load the 2nd config register here,
182 1.1 pk * to find out what rev the esp chip is, else the ncr53c9x_reset
183 1.1 pk * will not set up the defaults correctly.
184 1.1 pk */
185 1.1 pk sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
186 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
187 1.1 pk sc->sc_cfg3 = NCRCFG3_CDB;
188 1.1 pk NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
189 1.1 pk
190 1.1 pk if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
191 1.1 pk (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
192 1.1 pk sc->sc_rev = NCR_VARIANT_ESP100;
193 1.1 pk } else {
194 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2;
195 1.1 pk NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
196 1.1 pk sc->sc_cfg3 = 0;
197 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
198 1.1 pk sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
199 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
200 1.1 pk if (NCR_READ_REG(sc, NCR_CFG3) !=
201 1.1 pk (NCRCFG3_CDB | NCRCFG3_FCLK)) {
202 1.1 pk sc->sc_rev = NCR_VARIANT_ESP100A;
203 1.1 pk } else {
204 1.1 pk /* NCRCFG2_FE enables > 64K transfers */
205 1.1 pk sc->sc_cfg2 |= NCRCFG2_FE;
206 1.1 pk sc->sc_cfg3 = 0;
207 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
208 1.1 pk sc->sc_rev = NCR_VARIANT_ESP200;
209 1.1 pk }
210 1.1 pk }
211 1.1 pk
212 1.1 pk /*
213 1.1 pk * XXX minsync and maxxfer _should_ be set up in MI code,
214 1.1 pk * XXX but it appears to have some dependency on what sort
215 1.1 pk * XXX of DMA we're hooked up to, etc.
216 1.1 pk */
217 1.1 pk
218 1.1 pk /*
219 1.1 pk * This is the value used to start sync negotiations
220 1.1 pk * Note that the NCR register "SYNCTP" is programmed
221 1.1 pk * in "clocks per byte", and has a minimum value of 4.
222 1.1 pk * The SCSI period used in negotiation is one-fourth
223 1.1 pk * of the time (in nanoseconds) needed to transfer one byte.
224 1.1 pk * Since the chip's clock is given in MHz, we have the following
225 1.1 pk * formula: 4 * period = (1000 / freq) * 4
226 1.1 pk */
227 1.1 pk sc->sc_minsync = 1000 / sc->sc_freq;
228 1.1 pk
229 1.1 pk /*
230 1.1 pk * Alas, we must now modify the value a bit, because it's
231 1.17 uwe * only valid when can switch on FASTCLK and FASTSCSI bits
232 1.17 uwe * in config register 3...
233 1.1 pk */
234 1.1 pk switch (sc->sc_rev) {
235 1.1 pk case NCR_VARIANT_ESP100:
236 1.1 pk sc->sc_maxxfer = 64 * 1024;
237 1.1 pk sc->sc_minsync = 0; /* No synch on old chip? */
238 1.1 pk break;
239 1.1 pk
240 1.1 pk case NCR_VARIANT_ESP100A:
241 1.1 pk sc->sc_maxxfer = 64 * 1024;
242 1.1 pk /* Min clocks/byte is 5 */
243 1.1 pk sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
244 1.1 pk break;
245 1.1 pk
246 1.1 pk case NCR_VARIANT_ESP200:
247 1.1 pk sc->sc_maxxfer = 16 * 1024 * 1024;
248 1.1 pk /* XXX - do actually set FAST* bits */
249 1.1 pk break;
250 1.1 pk }
251 1.1 pk
252 1.1 pk /* Establish interrupt channel */
253 1.15 pk bus_intr_establish(esc->sc_bustag, oba->oba_pri, IPL_BIO,
254 1.8 pk ncr53c9x_intr, sc);
255 1.1 pk
256 1.1 pk /* register interrupt stats */
257 1.6 cgd evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
258 1.6 cgd sc->sc_dev.dv_xname, "intr");
259 1.1 pk
260 1.1 pk /* Do the common parts of attachment. */
261 1.10 bouyer sc->sc_adapter.adapt_minphys = minphys;
262 1.10 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
263 1.10 bouyer ncr53c9x_attach(sc);
264 1.9 petrov sc->sc_features |= NCR_F_DMASELECT;
265 1.1 pk }
266 1.1 pk
267 1.1 pk /*
268 1.1 pk * Glue functions.
269 1.1 pk */
270 1.1 pk
271 1.17 uwe static u_char
272 1.17 uwe esp_read_reg(struct ncr53c9x_softc *sc, int reg)
273 1.1 pk {
274 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
275 1.1 pk
276 1.1 pk return (bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg * 4));
277 1.1 pk }
278 1.1 pk
279 1.17 uwe static void
280 1.17 uwe esp_write_reg(struct ncr53c9x_softc *sc, int reg, u_char v)
281 1.1 pk {
282 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
283 1.1 pk
284 1.1 pk bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg * 4, v);
285 1.1 pk }
286 1.1 pk
287 1.17 uwe static int
288 1.17 uwe esp_dma_isintr(struct ncr53c9x_softc *sc)
289 1.1 pk {
290 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
291 1.1 pk
292 1.1 pk return (DMA_ISINTR(esc->sc_dma));
293 1.1 pk }
294 1.1 pk
295 1.17 uwe static void
296 1.17 uwe esp_dma_reset(struct ncr53c9x_softc *sc)
297 1.1 pk {
298 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
299 1.1 pk
300 1.1 pk DMA_RESET(esc->sc_dma);
301 1.1 pk }
302 1.1 pk
303 1.17 uwe static int
304 1.17 uwe esp_dma_intr(struct ncr53c9x_softc *sc)
305 1.1 pk {
306 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
307 1.1 pk
308 1.1 pk return (DMA_INTR(esc->sc_dma));
309 1.1 pk }
310 1.1 pk
311 1.17 uwe static int
312 1.20 christos esp_dma_setup(struct ncr53c9x_softc *sc, void **addr, size_t *len,
313 1.17 uwe int datain, size_t *dmasize)
314 1.1 pk {
315 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
316 1.1 pk
317 1.1 pk return (DMA_SETUP(esc->sc_dma, addr, len, datain, dmasize));
318 1.1 pk }
319 1.1 pk
320 1.17 uwe static void
321 1.17 uwe esp_dma_go(struct ncr53c9x_softc *sc)
322 1.1 pk {
323 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
324 1.1 pk
325 1.1 pk DMA_GO(esc->sc_dma);
326 1.1 pk }
327 1.1 pk
328 1.17 uwe static void
329 1.17 uwe esp_dma_stop(struct ncr53c9x_softc *sc)
330 1.1 pk {
331 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
332 1.17 uwe uint32_t csr;
333 1.1 pk
334 1.1 pk csr = L64854_GCSR(esc->sc_dma);
335 1.1 pk csr &= ~D_EN_DMA;
336 1.1 pk L64854_SCSR(esc->sc_dma, csr);
337 1.1 pk }
338 1.1 pk
339 1.17 uwe static int
340 1.17 uwe esp_dma_isactive(struct ncr53c9x_softc *sc)
341 1.1 pk {
342 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
343 1.1 pk
344 1.1 pk return (DMA_ISACTIVE(esc->sc_dma));
345 1.1 pk }
346