sbus.c revision 1.32 1 /* $NetBSD: sbus.c,v 1.32 1998/09/19 15:49:50 pk Exp $ */
2
3 /*-
4 * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Paul Kranenburg.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by the NetBSD
21 * Foundation, Inc. and its contributors.
22 * 4. Neither the name of The NetBSD Foundation nor the names of its
23 * contributors may be used to endorse or promote products derived
24 * from this software without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 * POSSIBILITY OF SUCH DAMAGE.
37 */
38
39 /*
40 * Copyright (c) 1992, 1993
41 * The Regents of the University of California. All rights reserved.
42 *
43 * This software was developed by the Computer Systems Engineering group
44 * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
45 * contributed to Berkeley.
46 *
47 * All advertising materials mentioning features or use of this software
48 * must display the following acknowledgement:
49 * This product includes software developed by the University of
50 * California, Lawrence Berkeley Laboratory.
51 *
52 * Redistribution and use in source and binary forms, with or without
53 * modification, are permitted provided that the following conditions
54 * are met:
55 * 1. Redistributions of source code must retain the above copyright
56 * notice, this list of conditions and the following disclaimer.
57 * 2. Redistributions in binary form must reproduce the above copyright
58 * notice, this list of conditions and the following disclaimer in the
59 * documentation and/or other materials provided with the distribution.
60 * 3. All advertising materials mentioning features or use of this software
61 * must display the following acknowledgement:
62 * This product includes software developed by the University of
63 * California, Berkeley and its contributors.
64 * 4. Neither the name of the University nor the names of its contributors
65 * may be used to endorse or promote products derived from this software
66 * without specific prior written permission.
67 *
68 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
69 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
70 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
71 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
72 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
73 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
74 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
75 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
76 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
77 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
78 * SUCH DAMAGE.
79 *
80 * @(#)sbus.c 8.1 (Berkeley) 6/11/93
81 */
82
83 /*
84 * Sbus stuff.
85 */
86
87 #include <sys/param.h>
88 #include <sys/malloc.h>
89 #include <sys/kernel.h>
90 #include <sys/systm.h>
91 #include <sys/device.h>
92 #include <vm/vm.h>
93
94 #include <machine/bus.h>
95 #include <sparc/dev/sbusreg.h>
96 #include <dev/sbus/sbusvar.h>
97 #include <dev/sbus/xboxvar.h>
98
99 #include <sparc/sparc/iommuvar.h>
100 #include <machine/autoconf.h>
101
102
103 void sbusreset __P((int));
104
105 static bus_space_tag_t sbus_alloc_bustag __P((struct sbus_softc *));
106 static int sbus_get_intr __P((struct sbus_softc *, int,
107 struct sbus_intr **, int *));
108 static int sbus_bus_mmap __P((bus_space_tag_t, bus_type_t, bus_addr_t,
109 int, bus_space_handle_t *));
110 static int _sbus_bus_map __P((
111 bus_space_tag_t,
112 bus_type_t, /*slot*/
113 bus_addr_t, /*offset*/
114 bus_size_t, /*size*/
115 int, /*flags*/
116 vaddr_t, /*preferred virtual address */
117 bus_space_handle_t *));
118 static void *sbus_intr_establish __P((
119 bus_space_tag_t,
120 int, /*level*/
121 int, /*flags*/
122 int (*) __P((void *)), /*handler*/
123 void *)); /*handler arg*/
124
125
126 /* autoconfiguration driver */
127 int sbus_match_mainbus __P((struct device *, struct cfdata *, void *));
128 int sbus_match_iommu __P((struct device *, struct cfdata *, void *));
129 int sbus_match_xbox __P((struct device *, struct cfdata *, void *));
130 void sbus_attach_mainbus __P((struct device *, struct device *, void *));
131 void sbus_attach_iommu __P((struct device *, struct device *, void *));
132 void sbus_attach_xbox __P((struct device *, struct device *, void *));
133
134 static int sbus_error __P((void));
135 int (*sbuserr_handler) __P((void));
136
137 struct cfattach sbus_mainbus_ca = {
138 sizeof(struct sbus_softc), sbus_match_mainbus, sbus_attach_mainbus
139 };
140 struct cfattach sbus_iommu_ca = {
141 sizeof(struct sbus_softc), sbus_match_iommu, sbus_attach_iommu
142 };
143 struct cfattach sbus_xbox_ca = {
144 sizeof(struct sbus_softc), sbus_match_xbox, sbus_attach_xbox
145 };
146
147 extern struct cfdriver sbus_cd;
148
149 /* The "primary" Sbus */
150 struct sbus_softc *sbus_sc;
151
152 /* If the PROM does not provide the `ranges' property, we make up our own */
153 struct sbus_range sbus_translations[] = {
154 /* Assume a maximum of 4 Sbus slots, all mapped to on-board io space */
155 { 0, 0, PMAP_OBIO, SBUS_ADDR(0,0), 1 << 25 },
156 { 1, 0, PMAP_OBIO, SBUS_ADDR(1,0), 1 << 25 },
157 { 2, 0, PMAP_OBIO, SBUS_ADDR(2,0), 1 << 25 },
158 { 3, 0, PMAP_OBIO, SBUS_ADDR(3,0), 1 << 25 }
159 };
160
161 /*
162 * Child devices receive the Sbus interrupt level in their attach
163 * arguments. We translate these to CPU IPLs using the following
164 * tables. Note: obio bus interrupt levels are identical to the
165 * processor IPL.
166 *
167 * The second set of tables is used when the Sbus interrupt level
168 * cannot be had from the PROM as an `interrupt' property. We then
169 * fall back on the `intr' property which contains the CPU IPL.
170 */
171
172 /* Translate Sbus interrupt level to processor IPL */
173 static int intr_sbus2ipl_4c[] = {
174 0, 1, 2, 3, 5, 7, 8, 9
175 };
176 static int intr_sbus2ipl_4m[] = {
177 0, 2, 3, 5, 7, 9, 11, 13
178 };
179
180 /*
181 * This value is or'ed into the attach args' interrupt level cookie
182 * if the interrupt level comes from an `intr' property, i.e. it is
183 * not an Sbus interrupt level.
184 */
185 #define SBUS_INTR_COMPAT 0x80000000
186
187
188 /*
189 * Print the location of some sbus-attached device (called just
190 * before attaching that device). If `sbus' is not NULL, the
191 * device was found but not configured; print the sbus as well.
192 * Return UNCONF (config_find ignores this if the device was configured).
193 */
194 int
195 sbus_print(args, busname)
196 void *args;
197 const char *busname;
198 {
199 struct sbus_attach_args *sa = args;
200 int i;
201
202 if (busname)
203 printf("%s at %s", sa->sa_name, busname);
204 printf(" slot %d offset 0x%x", sa->sa_slot, sa->sa_offset);
205 for (i = 0; i < sa->sa_nintr; i++) {
206 u_int32_t level = sa->sa_intr[i].sbi_pri;
207 struct sbus_softc *sc =
208 (struct sbus_softc *) sa->sa_bustag->cookie;
209
210 printf(" level %d", level & ~SBUS_INTR_COMPAT);
211 if ((level & SBUS_INTR_COMPAT) == 0) {
212 int ipl = sc->sc_intr2ipl[level];
213 if (ipl != level)
214 printf(" (ipl %d)", ipl);
215 }
216 }
217 return (UNCONF);
218 }
219
220 int
221 sbus_match_mainbus(parent, cf, aux)
222 struct device *parent;
223 struct cfdata *cf;
224 void *aux;
225 {
226 struct mainbus_attach_args *ma = aux;
227
228 if (CPU_ISSUN4)
229 return (0);
230
231 return (strcmp(cf->cf_driver->cd_name, ma->ma_name) == 0);
232 }
233
234 int
235 sbus_match_iommu(parent, cf, aux)
236 struct device *parent;
237 struct cfdata *cf;
238 void *aux;
239 {
240 struct iommu_attach_args *ia = aux;
241
242 if (CPU_ISSUN4)
243 return (0);
244
245 return (strcmp(cf->cf_driver->cd_name, ia->iom_name) == 0);
246 }
247
248 int
249 sbus_match_xbox(parent, cf, aux)
250 struct device *parent;
251 struct cfdata *cf;
252 void *aux;
253 {
254 struct xbox_attach_args *xa = aux;
255
256 if (CPU_ISSUN4)
257 return (0);
258
259 return (strcmp(cf->cf_driver->cd_name, xa->xa_name) == 0);
260 }
261
262 /*
263 * Attach an Sbus.
264 */
265 void
266 sbus_attach_mainbus(parent, self, aux)
267 struct device *parent;
268 struct device *self;
269 void *aux;
270 {
271 struct sbus_softc *sc = (struct sbus_softc *)self;
272 struct mainbus_attach_args *ma = aux;
273 int node = ma->ma_node;
274
275 /*
276 * XXX there is only one Sbus, for now -- do not know how to
277 * address children on others
278 */
279 if (sc->sc_dev.dv_unit > 0) {
280 printf(" unsupported\n");
281 return;
282 }
283
284 sc->sc_bustag = ma->ma_bustag;
285 sc->sc_dmatag = ma->ma_dmatag;
286
287 if (ma->ma_size == 0)
288 printf("%s: no Sbus registers", self->dv_xname);
289
290 if (bus_space_map2(ma->ma_bustag,
291 (bus_type_t)ma->ma_iospace,
292 (bus_addr_t)ma->ma_paddr,
293 (bus_size_t)ma->ma_size,
294 BUS_SPACE_MAP_LINEAR,
295 0, &sc->sc_bh) != 0) {
296 panic("%s: can't map sbusbusreg", self->dv_xname);
297 }
298
299 /* Setup interrupt translation tables */
300 sc->sc_intr2ipl = CPU_ISSUN4C
301 ? intr_sbus2ipl_4c
302 : intr_sbus2ipl_4m;
303
304 /*
305 * Record clock frequency for synchronous SCSI.
306 * IS THIS THE CORRECT DEFAULT??
307 */
308 sc->sc_clockfreq = getpropint(node, "clock-frequency", 25*1000*1000);
309 printf(": clock = %s MHz\n", clockfreq(sc->sc_clockfreq));
310
311 sbus_sc = sc;
312 sbuserr_handler = sbus_error;
313 sbus_attach_common(sc, "sbus", node, ma->ma_bp, NULL);
314 }
315
316
317 void
318 sbus_attach_iommu(parent, self, aux)
319 struct device *parent;
320 struct device *self;
321 void *aux;
322 {
323 struct sbus_softc *sc = (struct sbus_softc *)self;
324 struct iommu_attach_args *ia = aux;
325 int node = ia->iom_node;
326
327 sc->sc_bustag = ia->iom_bustag;
328 sc->sc_dmatag = ia->iom_dmatag;
329
330 if (ia->iom_nreg == 0)
331 panic("%s: no Sbus registers", self->dv_xname);
332
333 if (bus_space_map2(ia->iom_bustag,
334 (bus_type_t)ia->iom_reg[0].ior_iospace,
335 (bus_addr_t)ia->iom_reg[0].ior_pa,
336 (bus_size_t)ia->iom_reg[0].ior_size,
337 BUS_SPACE_MAP_LINEAR,
338 0, &sc->sc_bh) != 0) {
339 panic("%s: can't map sbusbusreg", self->dv_xname);
340 }
341
342 /* Setup interrupt translation tables */
343 sc->sc_intr2ipl = CPU_ISSUN4C ? intr_sbus2ipl_4c : intr_sbus2ipl_4m;
344
345 /*
346 * Record clock frequency for synchronous SCSI.
347 * IS THIS THE CORRECT DEFAULT??
348 */
349 sc->sc_clockfreq = getpropint(node, "clock-frequency", 25*1000*1000);
350 printf(": clock = %s MHz\n", clockfreq(sc->sc_clockfreq));
351
352 sbus_sc = sc;
353 sbuserr_handler = sbus_error;
354 sbus_attach_common(sc, "sbus", node, ia->iom_bp, NULL);
355 }
356
357 void
358 sbus_attach_xbox(parent, self, aux)
359 struct device *parent;
360 struct device *self;
361 void *aux;
362 {
363 struct sbus_softc *sc = (struct sbus_softc *)self;
364 struct xbox_attach_args *xa = aux;
365 int node = xa->xa_node;
366
367 sc->sc_bustag = xa->xa_bustag;
368 sc->sc_dmatag = xa->xa_dmatag;
369
370 /* Setup interrupt translation tables */
371 sc->sc_intr2ipl = CPU_ISSUN4C ? intr_sbus2ipl_4c : intr_sbus2ipl_4m;
372
373 /*
374 * Record clock frequency for synchronous SCSI.
375 * IS THIS THE CORRECT DEFAULT??
376 */
377 sc->sc_clockfreq = getpropint(node, "clock-frequency", 25*1000*1000);
378 printf(": clock = %s MHz\n", clockfreq(sc->sc_clockfreq));
379
380 sbus_attach_common(sc, "sbus", node, xa->xa_bp, NULL);
381 }
382
383 void
384 sbus_attach_common(sc, busname, busnode, bp, specials)
385 struct sbus_softc *sc;
386 char *busname;
387 int busnode;
388 struct bootpath *bp;
389 const char * const *specials;
390 {
391 int node0, node, error;
392 const char *sp;
393 const char *const *ssp;
394 bus_space_tag_t sbt;
395 struct sbus_attach_args sa;
396
397 sbt = sbus_alloc_bustag(sc);
398
399 /*
400 * Get the SBus burst transfer size if burst transfers are supported
401 */
402 sc->sc_burst = getpropint(busnode, "burst-sizes", 0);
403
404 /* Propagate bootpath */
405 if (bp != NULL && strcmp(bp->name, busname) == 0)
406 bp++;
407 else
408 bp = NULL;
409
410 /*
411 * Collect address translations from the OBP.
412 */
413 error = getprop(busnode, "ranges", sizeof(struct rom_range),
414 &sc->sc_nrange, (void **)&sc->sc_range);
415 switch (error) {
416 case 0:
417 break;
418 case ENOENT:
419 /* Fall back to our own `range' construction */
420 sc->sc_range = sbus_translations;
421 sc->sc_nrange =
422 sizeof(sbus_translations)/sizeof(sbus_translations[0]);
423 break;
424 default:
425 panic("%s: error getting ranges property", sc->sc_dev.dv_xname);
426 }
427
428 /*
429 * Loop through ROM children, fixing any relative addresses
430 * and then configuring each device.
431 * `specials' is an array of device names that are treated
432 * specially:
433 */
434 node0 = firstchild(busnode);
435 for (ssp = specials ; ssp != NULL && *(sp = *ssp) != 0; ssp++) {
436 if ((node = findnode(node0, sp)) == 0) {
437 panic("could not find %s amongst %s devices",
438 sp, busname);
439 }
440
441 if (sbus_setup_attach_args(sc, sbt, sc->sc_dmatag,
442 node, bp, &sa) != 0) {
443 panic("sbus_attach: %s: incomplete", sp);
444 }
445 (void) config_found(&sc->sc_dev, (void *)&sa, sbus_print);
446 sbus_destroy_attach_args(&sa);
447 }
448
449 for (node = node0; node; node = nextsibling(node)) {
450 char *name = getpropstring(node, "name");
451 for (ssp = specials, sp = NULL;
452 ssp != NULL && (sp = *ssp) != NULL;
453 ssp++)
454 if (strcmp(name, sp) == 0)
455 break;
456
457 if (sp != NULL)
458 /* Already configured as an "early" device */
459 continue;
460
461 if (sbus_setup_attach_args(sc, sbt, sc->sc_dmatag,
462 node, bp, &sa) != 0) {
463 printf("sbus_attach: %s: incomplete\n", name);
464 continue;
465 }
466 (void) config_found(&sc->sc_dev, (void *)&sa, sbus_print);
467 sbus_destroy_attach_args(&sa);
468 }
469 }
470
471 int
472 sbus_setup_attach_args(sc, bustag, dmatag, node, bp, sa)
473 struct sbus_softc *sc;
474 bus_space_tag_t bustag;
475 bus_dma_tag_t dmatag;
476 int node;
477 struct bootpath *bp;
478 struct sbus_attach_args *sa;
479 {
480 int n, error;
481
482 bzero(sa, sizeof(struct sbus_attach_args));
483 error = getprop(node, "name", 1, &n, (void **)&sa->sa_name);
484 if (error != 0)
485 return (error);
486 sa->sa_name[n] = '\0';
487
488 sa->sa_bustag = bustag;
489 sa->sa_dmatag = dmatag;
490 sa->sa_node = node;
491 sa->sa_bp = bp;
492
493 error = getprop(node, "reg", sizeof(struct sbus_reg),
494 &sa->sa_nreg, (void **)&sa->sa_reg);
495 if (error != 0) {
496 char buf[32];
497 if (error != ENOENT ||
498 !node_has_property(node, "device_type") ||
499 strcmp(getpropstringA(node, "device_type", buf),
500 "hierarchical") != 0)
501 return (error);
502 }
503 for (n = 0; n < sa->sa_nreg; n++) {
504 /* Convert to relative addressing, if necessary */
505 u_int32_t base = sa->sa_reg[n].sbr_offset;
506 if (SBUS_ABS(base)) {
507 sa->sa_reg[n].sbr_slot = SBUS_ABS_TO_SLOT(base);
508 sa->sa_reg[n].sbr_offset = SBUS_ABS_TO_OFFSET(base);
509 }
510 }
511
512 if ((error = sbus_get_intr(sc, node, &sa->sa_intr, &sa->sa_nintr)) != 0)
513 return (error);
514
515 error = getprop(node, "address", sizeof(u_int32_t),
516 &sa->sa_npromvaddrs, (void **)&sa->sa_promvaddrs);
517 if (error != 0 && error != ENOENT)
518 return (error);
519
520 return (0);
521 }
522
523 void
524 sbus_destroy_attach_args(sa)
525 struct sbus_attach_args *sa;
526 {
527 if (sa->sa_name != NULL)
528 free(sa->sa_name, M_DEVBUF);
529
530 if (sa->sa_nreg != 0)
531 free(sa->sa_reg, M_DEVBUF);
532
533 if (sa->sa_intr)
534 free(sa->sa_intr, M_DEVBUF);
535
536 if (sa->sa_promvaddrs)
537 free(sa->sa_promvaddrs, M_DEVBUF);
538
539 bzero(sa, sizeof(struct sbus_attach_args));/*DEBUG*/
540 }
541
542
543 int
544 _sbus_bus_map(t, btype, offset, size, flags, vaddr, hp)
545 bus_space_tag_t t;
546 bus_type_t btype;
547 bus_addr_t offset;
548 bus_size_t size;
549 int flags;
550 vaddr_t vaddr;
551 bus_space_handle_t *hp;
552 {
553 struct sbus_softc *sc = t->cookie;
554 int slot = btype;
555 int i;
556
557 for (i = 0; i < sc->sc_nrange; i++) {
558 bus_addr_t paddr;
559 bus_type_t iospace;
560
561 if (sc->sc_range[i].cspace != slot)
562 continue;
563
564 /* We've found the connection to the parent bus */
565 paddr = sc->sc_range[i].poffset + offset;
566 iospace = sc->sc_range[i].pspace;
567 return (bus_space_map2(sc->sc_bustag, iospace, paddr,
568 size, flags, vaddr, hp));
569 }
570
571 return (EINVAL);
572 }
573
574 int
575 sbus_bus_mmap(t, btype, paddr, flags, hp)
576 bus_space_tag_t t;
577 bus_type_t btype;
578 bus_addr_t paddr;
579 int flags;
580 bus_space_handle_t *hp;
581 {
582 int slot = (int)btype;
583 int offset = (int)paddr;
584 struct sbus_softc *sc = t->cookie;
585 int i;
586
587 for (i = 0; i < sc->sc_nrange; i++) {
588 bus_addr_t paddr;
589 bus_addr_t iospace;
590
591 if (sc->sc_range[i].cspace != slot)
592 continue;
593
594 paddr = sc->sc_range[i].poffset + offset;
595 iospace = (bus_addr_t)sc->sc_range[i].pspace;
596 return (bus_space_mmap(sc->sc_bustag, iospace, paddr,
597 flags, hp));
598 }
599
600 return (-1);
601 }
602
603
604 /*
605 * Each attached device calls sbus_establish after it initializes
606 * its sbusdev portion.
607 */
608 void
609 sbus_establish(sd, dev)
610 register struct sbusdev *sd;
611 register struct device *dev;
612 {
613 register struct sbus_softc *sc;
614 register struct device *curdev;
615
616 /*
617 * We have to look for the sbus by name, since it is not necessarily
618 * our immediate parent (i.e. sun4m /iommu/sbus/espdma/esp)
619 * We don't just use the device structure of the above-attached
620 * sbus, since we might (in the future) support multiple sbus's.
621 */
622 for (curdev = dev->dv_parent; ; curdev = curdev->dv_parent) {
623 if (!curdev || !curdev->dv_xname)
624 panic("sbus_establish: can't find sbus parent for %s",
625 sd->sd_dev->dv_xname
626 ? sd->sd_dev->dv_xname
627 : "<unknown>" );
628
629 if (strncmp(curdev->dv_xname, "sbus", 4) == 0)
630 break;
631 }
632 sc = (struct sbus_softc *) curdev;
633
634 sd->sd_dev = dev;
635 sd->sd_bchain = sc->sc_sbdev;
636 sc->sc_sbdev = sd;
637 }
638
639 /*
640 * Reset the given sbus. (???)
641 */
642 void
643 sbusreset(sbus)
644 int sbus;
645 {
646 register struct sbusdev *sd;
647 struct sbus_softc *sc = sbus_cd.cd_devs[sbus];
648 struct device *dev;
649
650 printf("reset %s:", sc->sc_dev.dv_xname);
651 for (sd = sc->sc_sbdev; sd != NULL; sd = sd->sd_bchain) {
652 if (sd->sd_reset) {
653 dev = sd->sd_dev;
654 (*sd->sd_reset)(dev);
655 printf(" %s", dev->dv_xname);
656 }
657 }
658 }
659
660
661 /*
662 * Get interrupt attributes for an Sbus device.
663 */
664 int
665 sbus_get_intr(sc, node, ipp, np)
666 struct sbus_softc *sc;
667 int node;
668 struct sbus_intr **ipp;
669 int *np;
670 {
671 int error, n;
672 u_int32_t *ipl = NULL;
673
674 /*
675 * The `interrupts' property contains the Sbus interrupt level.
676 */
677 if (getprop(node, "interrupts", sizeof(int), np, (void **)&ipl) == 0) {
678 /* Change format to an `struct sbus_intr' array */
679 struct sbus_intr *ip;
680 ip = malloc(*np * sizeof(struct sbus_intr), M_DEVBUF, M_NOWAIT);
681 if (ip == NULL)
682 return (ENOMEM);
683 for (n = 0; n < *np; n++) {
684 ip[n].sbi_pri = ipl[n];
685 ip[n].sbi_vec = 0;
686 }
687 free(ipl, M_DEVBUF);
688 *ipp = ip;
689 return (0);
690 }
691
692 /*
693 * Fall back on `intr' property.
694 */
695 *ipp = NULL;
696 error = getprop(node, "intr", sizeof(struct sbus_intr),
697 np, (void **)ipp);
698 switch (error) {
699 case 0:
700 for (n = *np; n-- > 0;) {
701 (*ipp)[n].sbi_pri &= 0xf;
702 (*ipp)[n].sbi_pri |= SBUS_INTR_COMPAT;
703 }
704 break;
705 case ENOENT:
706 error = 0;
707 break;
708 }
709
710 return (error);
711 }
712
713
714 /*
715 * Install an interrupt handler for an Sbus device.
716 */
717 void *
718 sbus_intr_establish(t, level, flags, handler, arg)
719 bus_space_tag_t t;
720 int level;
721 int flags;
722 int (*handler) __P((void *));
723 void *arg;
724 {
725 struct sbus_softc *sc = t->cookie;
726 struct intrhand *ih;
727 int ipl;
728
729 ih = (struct intrhand *)
730 malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
731 if (ih == NULL)
732 return (NULL);
733
734 if ((flags & BUS_INTR_ESTABLISH_SOFTINTR) != 0)
735 ipl = level;
736 else if ((level & SBUS_INTR_COMPAT) != 0)
737 ipl = level & ~SBUS_INTR_COMPAT;
738 else
739 ipl = sc->sc_intr2ipl[level];
740
741 ih->ih_fun = handler;
742 ih->ih_arg = arg;
743 if ((flags & BUS_INTR_ESTABLISH_FASTTRAP) != 0)
744 intr_fasttrap(ipl, (void (*)__P((void)))handler);
745 else
746 intr_establish(ipl, ih);
747 return (ih);
748 }
749
750 static bus_space_tag_t
751 sbus_alloc_bustag(sc)
752 struct sbus_softc *sc;
753 {
754 bus_space_tag_t sbt;
755
756 sbt = (bus_space_tag_t)
757 malloc(sizeof(struct sparc_bus_space_tag), M_DEVBUF, M_NOWAIT);
758 if (sbt == NULL)
759 return (NULL);
760
761 bzero(sbt, sizeof *sbt);
762 sbt->cookie = sc;
763 sbt->parent = sc->sc_bustag;
764 sbt->sparc_bus_map = _sbus_bus_map;
765 sbt->sparc_bus_mmap = sbus_bus_mmap;
766 sbt->sparc_intr_establish = sbus_intr_establish;
767 return (sbt);
768 }
769
770 int
771 sbus_error()
772 {
773 struct sbus_softc *sc = sbus_sc;
774 bus_space_handle_t bh = sc->sc_bh;
775 u_int32_t afsr, afva;
776 char bits[64];
777 static int straytime, nstray;
778 int timesince;
779
780 afsr = bus_space_read_4(sc->sc_bustag, bh, SBUS_AFSR_REG);
781 afva = bus_space_read_4(sc->sc_bustag, bh, SBUS_AFAR_REG);
782 printf("sbus error:\n\tAFSR %s\n",
783 bitmask_snprintf(afsr, SBUS_AFSR_BITS, bits, sizeof(bits)));
784 printf("\taddress: 0x%x%x\n", afsr & SBUS_AFSR_PAH, afva);
785
786 /* For now, do the same dance as on stray interrupts */
787 timesince = time.tv_sec - straytime;
788 if (timesince <= 10) {
789 if (++nstray > 9)
790 panic("too many SBus errors");
791 } else {
792 straytime = time.tv_sec;
793 nstray = 1;
794 }
795
796 /* Unlock registers and clear interrupt */
797 bus_space_write_4(sc->sc_bustag, bh, SBUS_AFSR_REG, afsr);
798
799 return (0);
800 }
801