vme_machdep.c revision 1.23 1 1.23 pk /* $NetBSD: vme_machdep.c,v 1.23 2000/05/09 22:39:36 pk Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.4 thorpej * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk * 3. All advertising materials mentioning features or use of this software
19 1.1 pk * must display the following acknowledgement:
20 1.1 pk * This product includes software developed by the NetBSD
21 1.1 pk * Foundation, Inc. and its contributors.
22 1.1 pk * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 pk * contributors may be used to endorse or promote products derived
24 1.1 pk * from this software without specific prior written permission.
25 1.1 pk *
26 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
37 1.1 pk */
38 1.1 pk
39 1.1 pk #include <sys/param.h>
40 1.10 pk #include <sys/extent.h>
41 1.1 pk #include <sys/systm.h>
42 1.1 pk #include <sys/device.h>
43 1.1 pk #include <sys/malloc.h>
44 1.19 drochner #include <sys/errno.h>
45 1.1 pk
46 1.1 pk #include <sys/proc.h>
47 1.1 pk #include <sys/user.h>
48 1.1 pk #include <sys/syslog.h>
49 1.1 pk
50 1.1 pk #include <vm/vm.h>
51 1.1 pk
52 1.1 pk #define _SPARC_BUS_DMA_PRIVATE
53 1.1 pk #include <machine/bus.h>
54 1.6 pk #include <sparc/sparc/iommuvar.h>
55 1.1 pk #include <machine/autoconf.h>
56 1.1 pk #include <machine/pmap.h>
57 1.1 pk #include <machine/oldmon.h>
58 1.1 pk #include <machine/cpu.h>
59 1.1 pk #include <machine/ctlreg.h>
60 1.1 pk
61 1.19 drochner #include <dev/vme/vmereg.h>
62 1.1 pk #include <dev/vme/vmevar.h>
63 1.1 pk
64 1.1 pk #include <sparc/sparc/asm.h>
65 1.1 pk #include <sparc/sparc/vaddrs.h>
66 1.1 pk #include <sparc/sparc/cpuvar.h>
67 1.1 pk #include <sparc/dev/vmereg.h>
68 1.1 pk
69 1.19 drochner struct sparcvme_softc {
70 1.1 pk struct device sc_dev; /* base device */
71 1.7 pk bus_space_tag_t sc_bustag;
72 1.8 pk bus_dma_tag_t sc_dmatag;
73 1.1 pk struct vmebusreg *sc_reg; /* VME control registers */
74 1.1 pk struct vmebusvec *sc_vec; /* VME interrupt vector */
75 1.1 pk struct rom_range *sc_range; /* ROM range property */
76 1.1 pk int sc_nrange;
77 1.1 pk volatile u_int32_t *sc_ioctags; /* VME IO-cache tag registers */
78 1.1 pk volatile u_int32_t *sc_iocflush;/* VME IO-cache flush registers */
79 1.1 pk int (*sc_vmeintr) __P((void *));
80 1.1 pk };
81 1.19 drochner struct sparcvme_softc *sparcvme_sc;/*XXX*/
82 1.1 pk
83 1.1 pk /* autoconfiguration driver */
84 1.6 pk static int vmematch_iommu __P((struct device *, struct cfdata *, void *));
85 1.6 pk static void vmeattach_iommu __P((struct device *, struct device *, void *));
86 1.6 pk static int vmematch_mainbus __P((struct device *, struct cfdata *, void *));
87 1.6 pk static void vmeattach_mainbus __P((struct device *, struct device *, void *));
88 1.1 pk #if defined(SUN4)
89 1.1 pk int vmeintr4 __P((void *));
90 1.1 pk #endif
91 1.1 pk #if defined(SUN4M)
92 1.1 pk int vmeintr4m __P((void *));
93 1.16 fvdl static int sparc_vme_error __P((void));
94 1.1 pk #endif
95 1.1 pk
96 1.1 pk
97 1.19 drochner static int sparc_vme_probe __P((void *, vme_addr_t, vme_size_t,
98 1.19 drochner vme_am_t, vme_datasize_t,
99 1.19 drochner int (*) __P((void *, bus_space_tag_t, bus_space_handle_t)), void *));
100 1.19 drochner static int sparc_vme_map __P((void *, vme_addr_t, vme_size_t, vme_am_t,
101 1.19 drochner vme_datasize_t, vme_swap_t,
102 1.19 drochner bus_space_tag_t *, bus_space_handle_t *,
103 1.19 drochner vme_mapresc_t *));
104 1.19 drochner static void sparc_vme_unmap __P((void *, vme_mapresc_t));
105 1.1 pk static int sparc_vme_intr_map __P((void *, int, int, vme_intr_handle_t *));
106 1.19 drochner static void * sparc_vme_intr_establish __P((void *, vme_intr_handle_t, int,
107 1.1 pk int (*) __P((void *)), void *));
108 1.1 pk static void sparc_vme_intr_disestablish __P((void *, void *));
109 1.1 pk
110 1.19 drochner static int vmebus_translate __P((struct sparcvme_softc *, vme_am_t,
111 1.7 pk vme_addr_t, bus_type_t *, bus_addr_t *));
112 1.1 pk #if defined(SUN4M)
113 1.7 pk static void sparc_vme4m_barrier __P(( bus_space_tag_t, bus_space_handle_t,
114 1.7 pk bus_size_t, bus_size_t, int));
115 1.7 pk
116 1.1 pk #endif
117 1.1 pk
118 1.1 pk /*
119 1.1 pk * DMA functions.
120 1.1 pk */
121 1.1 pk #if defined(SUN4)
122 1.1 pk static int sparc_vme4_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
123 1.1 pk bus_size_t, struct proc *, int));
124 1.1 pk static void sparc_vme4_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
125 1.1 pk static void sparc_vme4_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t,
126 1.4 thorpej bus_addr_t, bus_size_t, int));
127 1.1 pk #endif
128 1.1 pk
129 1.1 pk #if defined(SUN4M)
130 1.1 pk static int sparc_vme4m_dmamap_create __P((bus_dma_tag_t, bus_size_t, int,
131 1.1 pk bus_size_t, bus_size_t, int, bus_dmamap_t *));
132 1.1 pk
133 1.1 pk static int sparc_vme4m_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
134 1.1 pk bus_size_t, struct proc *, int));
135 1.1 pk static void sparc_vme4m_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
136 1.1 pk static void sparc_vme4m_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t,
137 1.4 thorpej bus_addr_t, bus_size_t, int));
138 1.1 pk #endif
139 1.1 pk
140 1.9 pk static int sparc_vme_dmamem_map __P((bus_dma_tag_t, bus_dma_segment_t *,
141 1.9 pk int, size_t, caddr_t *, int));
142 1.1 pk #if 0
143 1.1 pk static void sparc_vme_dmamap_destroy __P((bus_dma_tag_t, bus_dmamap_t));
144 1.1 pk static void sparc_vme_dmamem_unmap __P((bus_dma_tag_t, caddr_t, size_t));
145 1.1 pk static int sparc_vme_dmamem_mmap __P((bus_dma_tag_t,
146 1.1 pk bus_dma_segment_t *, int, int, int, int));
147 1.1 pk #endif
148 1.1 pk
149 1.19 drochner int sparc_vme_mmap_cookie __P((vme_addr_t, vme_am_t, bus_space_handle_t *));
150 1.19 drochner
151 1.6 pk struct cfattach vme_mainbus_ca = {
152 1.19 drochner sizeof(struct sparcvme_softc), vmematch_mainbus, vmeattach_mainbus
153 1.6 pk };
154 1.6 pk
155 1.6 pk struct cfattach vme_iommu_ca = {
156 1.19 drochner sizeof(struct sparcvme_softc), vmematch_iommu, vmeattach_iommu
157 1.1 pk };
158 1.1 pk
159 1.14 pk int (*vmeerr_handler) __P((void));
160 1.14 pk
161 1.19 drochner #define VMEMOD_D32 0x40 /* ??? */
162 1.19 drochner
163 1.7 pk /* If the PROM does not provide the `ranges' property, we make up our own */
164 1.7 pk struct rom_range vmebus_translations[] = {
165 1.19 drochner #define _DS (VME_AM_MBO | VME_AM_SUPER | VME_AM_DATA)
166 1.19 drochner { VME_AM_A16|_DS, 0, PMAP_VME16, 0xffff0000, 0 },
167 1.19 drochner { VME_AM_A24|_DS, 0, PMAP_VME16, 0xff000000, 0 },
168 1.19 drochner { VME_AM_A32|_DS, 0, PMAP_VME16, 0x00000000, 0 },
169 1.19 drochner { VME_AM_A16|VMEMOD_D32|_DS, 0, PMAP_VME32, 0xffff0000, 0 },
170 1.19 drochner { VME_AM_A24|VMEMOD_D32|_DS, 0, PMAP_VME32, 0xff000000, 0 },
171 1.19 drochner { VME_AM_A32|VMEMOD_D32|_DS, 0, PMAP_VME32, 0x00000000, 0 }
172 1.7 pk #undef _DS
173 1.7 pk };
174 1.7 pk
175 1.11 pk /*
176 1.11 pk * DMA on sun4 VME devices use the last MB of virtual space, which
177 1.11 pk * is mapped by hardware onto the first MB of VME space.
178 1.11 pk */
179 1.10 pk struct extent *vme_dvmamap;
180 1.10 pk
181 1.1 pk struct sparc_bus_space_tag sparc_vme_bus_tag = {
182 1.1 pk NULL, /* cookie */
183 1.7 pk NULL, /* parent bus tag */
184 1.1 pk NULL, /* bus_map */
185 1.1 pk NULL, /* bus_unmap */
186 1.1 pk NULL, /* bus_subregion */
187 1.1 pk NULL /* barrier */
188 1.1 pk };
189 1.1 pk
190 1.1 pk struct vme_chipset_tag sparc_vme_chipset_tag = {
191 1.1 pk NULL,
192 1.1 pk sparc_vme_map,
193 1.1 pk sparc_vme_unmap,
194 1.19 drochner sparc_vme_probe,
195 1.1 pk sparc_vme_intr_map,
196 1.1 pk sparc_vme_intr_establish,
197 1.1 pk sparc_vme_intr_disestablish,
198 1.19 drochner 0, 0, 0 /* bus specific DMA stuff */
199 1.1 pk };
200 1.1 pk
201 1.1 pk
202 1.1 pk #if defined(SUN4)
203 1.1 pk struct sparc_bus_dma_tag sparc_vme4_dma_tag = {
204 1.1 pk NULL, /* cookie */
205 1.1 pk _bus_dmamap_create,
206 1.1 pk _bus_dmamap_destroy,
207 1.1 pk sparc_vme4_dmamap_load,
208 1.1 pk _bus_dmamap_load_mbuf,
209 1.1 pk _bus_dmamap_load_uio,
210 1.1 pk _bus_dmamap_load_raw,
211 1.1 pk sparc_vme4_dmamap_unload,
212 1.1 pk sparc_vme4_dmamap_sync,
213 1.1 pk
214 1.23 pk _bus_dmamem_alloc,
215 1.23 pk _bus_dmamem_free,
216 1.9 pk sparc_vme_dmamem_map,
217 1.1 pk _bus_dmamem_unmap,
218 1.1 pk _bus_dmamem_mmap
219 1.1 pk };
220 1.1 pk #endif
221 1.1 pk
222 1.1 pk #if defined(SUN4M)
223 1.1 pk struct sparc_bus_dma_tag sparc_vme4m_dma_tag = {
224 1.1 pk NULL, /* cookie */
225 1.1 pk sparc_vme4m_dmamap_create,
226 1.1 pk _bus_dmamap_destroy,
227 1.1 pk sparc_vme4m_dmamap_load,
228 1.1 pk _bus_dmamap_load_mbuf,
229 1.1 pk _bus_dmamap_load_uio,
230 1.1 pk _bus_dmamap_load_raw,
231 1.1 pk sparc_vme4m_dmamap_unload,
232 1.1 pk sparc_vme4m_dmamap_sync,
233 1.1 pk
234 1.23 pk _bus_dmamem_alloc,
235 1.23 pk _bus_dmamem_free,
236 1.9 pk sparc_vme_dmamem_map,
237 1.1 pk _bus_dmamem_unmap,
238 1.1 pk _bus_dmamem_mmap
239 1.1 pk };
240 1.1 pk #endif
241 1.1 pk
242 1.1 pk
243 1.1 pk int
244 1.6 pk vmematch_mainbus(parent, cf, aux)
245 1.1 pk struct device *parent;
246 1.1 pk struct cfdata *cf;
247 1.1 pk void *aux;
248 1.1 pk {
249 1.15 pk struct mainbus_attach_args *ma = aux;
250 1.1 pk
251 1.6 pk if (!CPU_ISSUN4)
252 1.1 pk return (0);
253 1.1 pk
254 1.19 drochner return (strcmp("vme", ma->ma_name) == 0);
255 1.1 pk }
256 1.1 pk
257 1.6 pk int
258 1.6 pk vmematch_iommu(parent, cf, aux)
259 1.6 pk struct device *parent;
260 1.6 pk struct cfdata *cf;
261 1.1 pk void *aux;
262 1.1 pk {
263 1.15 pk struct iommu_attach_args *ia = aux;
264 1.1 pk
265 1.19 drochner return (strcmp("vme", ia->iom_name) == 0);
266 1.6 pk }
267 1.1 pk
268 1.1 pk
269 1.1 pk void
270 1.6 pk vmeattach_mainbus(parent, self, aux)
271 1.1 pk struct device *parent, *self;
272 1.1 pk void *aux;
273 1.1 pk {
274 1.6 pk #if defined(SUN4)
275 1.6 pk struct mainbus_attach_args *ma = aux;
276 1.19 drochner struct sparcvme_softc *sc = (struct sparcvme_softc *)self;
277 1.19 drochner struct vmebus_attach_args vba;
278 1.1 pk
279 1.1 pk if (self->dv_unit > 0) {
280 1.1 pk printf(" unsupported\n");
281 1.1 pk return;
282 1.1 pk }
283 1.1 pk
284 1.7 pk sc->sc_bustag = ma->ma_bustag;
285 1.8 pk sc->sc_dmatag = ma->ma_dmatag;
286 1.7 pk
287 1.1 pk /* VME interrupt entry point */
288 1.1 pk sc->sc_vmeintr = vmeintr4;
289 1.1 pk
290 1.1 pk /*XXX*/ sparc_vme_chipset_tag.cookie = self;
291 1.1 pk /*XXX*/ sparc_vme4_dma_tag._cookie = self;
292 1.1 pk
293 1.19 drochner #if 0
294 1.18 pk sparc_vme_bus_tag.parent = ma->ma_bustag;
295 1.1 pk vba.vba_bustag = &sparc_vme_bus_tag;
296 1.19 drochner #endif
297 1.19 drochner vba.va_vct = &sparc_vme_chipset_tag;
298 1.19 drochner vba.va_bdt = &sparc_vme4_dma_tag;
299 1.19 drochner vba.va_slaveconfig = 0;
300 1.1 pk
301 1.7 pk /* Fall back to our own `range' construction */
302 1.7 pk sc->sc_range = vmebus_translations;
303 1.7 pk sc->sc_nrange =
304 1.7 pk sizeof(vmebus_translations)/sizeof(vmebus_translations[0]);
305 1.7 pk
306 1.11 pk vme_dvmamap = extent_create("vmedvma", VME4_DVMA_BASE, VME4_DVMA_END,
307 1.11 pk M_DEVBUF, 0, 0, EX_NOWAIT);
308 1.11 pk if (vme_dvmamap == NULL)
309 1.11 pk panic("vme: unable to allocate DVMA map");
310 1.10 pk
311 1.1 pk printf("\n");
312 1.19 drochner (void)config_found(self, &vba, 0);
313 1.6 pk
314 1.6 pk #endif
315 1.1 pk return;
316 1.1 pk }
317 1.1 pk
318 1.1 pk /* sun4m vmebus */
319 1.1 pk void
320 1.6 pk vmeattach_iommu(parent, self, aux)
321 1.1 pk struct device *parent, *self;
322 1.1 pk void *aux;
323 1.1 pk {
324 1.6 pk #if defined(SUN4M)
325 1.19 drochner struct sparcvme_softc *sc = (struct sparcvme_softc *)self;
326 1.6 pk struct iommu_attach_args *ia = aux;
327 1.19 drochner struct vmebus_attach_args vba;
328 1.6 pk bus_space_handle_t bh;
329 1.6 pk int node;
330 1.1 pk int cline;
331 1.1 pk
332 1.1 pk if (self->dv_unit > 0) {
333 1.1 pk printf(" unsupported\n");
334 1.1 pk return;
335 1.1 pk }
336 1.1 pk
337 1.7 pk sc->sc_bustag = ia->iom_bustag;
338 1.8 pk sc->sc_dmatag = ia->iom_dmatag;
339 1.7 pk
340 1.1 pk /* VME interrupt entry point */
341 1.1 pk sc->sc_vmeintr = vmeintr4m;
342 1.1 pk
343 1.1 pk /*XXX*/ sparc_vme_chipset_tag.cookie = self;
344 1.1 pk /*XXX*/ sparc_vme4m_dma_tag._cookie = self;
345 1.7 pk sparc_vme_bus_tag.sparc_bus_barrier = sparc_vme4m_barrier;
346 1.1 pk
347 1.19 drochner #if 0
348 1.1 pk vba.vba_bustag = &sparc_vme_bus_tag;
349 1.19 drochner #endif
350 1.19 drochner vba.va_vct = &sparc_vme_chipset_tag;
351 1.19 drochner vba.va_bdt = &sparc_vme4m_dma_tag;
352 1.19 drochner vba.va_slaveconfig = 0;
353 1.1 pk
354 1.6 pk node = ia->iom_node;
355 1.1 pk
356 1.7 pk /*
357 1.7 pk * Map VME control space
358 1.7 pk */
359 1.14 pk if (ia->iom_nreg < 2) {
360 1.14 pk printf("%s: only %d register sets\n", self->dv_xname,
361 1.14 pk ia->iom_nreg);
362 1.6 pk return;
363 1.6 pk }
364 1.6 pk
365 1.7 pk if (bus_space_map2(ia->iom_bustag,
366 1.14 pk (bus_type_t)ia->iom_reg[0].ior_iospace,
367 1.14 pk (bus_addr_t)ia->iom_reg[0].ior_pa,
368 1.14 pk (bus_size_t)ia->iom_reg[0].ior_size,
369 1.7 pk BUS_SPACE_MAP_LINEAR,
370 1.7 pk 0, &bh) != 0) {
371 1.6 pk panic("%s: can't map vmebusreg", self->dv_xname);
372 1.6 pk }
373 1.6 pk sc->sc_reg = (struct vmebusreg *)bh;
374 1.6 pk
375 1.7 pk if (bus_space_map2(ia->iom_bustag,
376 1.14 pk (bus_type_t)ia->iom_reg[1].ior_iospace,
377 1.14 pk (bus_addr_t)ia->iom_reg[1].ior_pa,
378 1.14 pk (bus_size_t)ia->iom_reg[1].ior_size,
379 1.7 pk BUS_SPACE_MAP_LINEAR,
380 1.7 pk 0, &bh) != 0) {
381 1.6 pk panic("%s: can't map vmebusvec", self->dv_xname);
382 1.6 pk }
383 1.6 pk sc->sc_vec = (struct vmebusvec *)bh;
384 1.6 pk
385 1.7 pk /*
386 1.7 pk * Map VME IO cache tags and flush control.
387 1.7 pk */
388 1.7 pk if (bus_space_map2(ia->iom_bustag,
389 1.14 pk (bus_type_t)ia->iom_reg[1].ior_iospace,
390 1.14 pk (bus_addr_t)ia->iom_reg[1].ior_pa + VME_IOC_TAGOFFSET,
391 1.7 pk VME_IOC_SIZE,
392 1.7 pk BUS_SPACE_MAP_LINEAR,
393 1.7 pk 0, &bh) != 0) {
394 1.6 pk panic("%s: can't map IOC tags", self->dv_xname);
395 1.6 pk }
396 1.6 pk sc->sc_ioctags = (u_int32_t *)bh;
397 1.6 pk
398 1.7 pk if (bus_space_map2(ia->iom_bustag,
399 1.14 pk (bus_type_t)ia->iom_reg[1].ior_iospace,
400 1.14 pk (bus_addr_t)ia->iom_reg[1].ior_pa+VME_IOC_FLUSHOFFSET,
401 1.7 pk VME_IOC_SIZE,
402 1.7 pk BUS_SPACE_MAP_LINEAR,
403 1.7 pk 0, &bh) != 0) {
404 1.6 pk panic("%s: can't map IOC flush registers", self->dv_xname);
405 1.6 pk }
406 1.6 pk sc->sc_iocflush = (u_int32_t *)bh;
407 1.1 pk
408 1.1 pk /*XXX*/ sparc_vme_bus_tag.cookie = sc->sc_reg;
409 1.1 pk
410 1.1 pk /*
411 1.1 pk * Get "range" property.
412 1.1 pk */
413 1.13 pk if (getprop(node, "ranges", sizeof(struct rom_range),
414 1.13 pk &sc->sc_nrange, (void **)&sc->sc_range) != 0) {
415 1.6 pk panic("%s: can't get ranges property", self->dv_xname);
416 1.1 pk }
417 1.1 pk
418 1.19 drochner sparcvme_sc = sc;
419 1.14 pk vmeerr_handler = sparc_vme_error;
420 1.1 pk
421 1.1 pk /*
422 1.1 pk * Invalidate all IO-cache entries.
423 1.1 pk */
424 1.1 pk for (cline = VME_IOC_SIZE/VME_IOC_LINESZ; cline > 0;) {
425 1.1 pk sc->sc_ioctags[--cline] = 0;
426 1.1 pk }
427 1.1 pk
428 1.1 pk /* Enable IO-cache */
429 1.1 pk sc->sc_reg->vmebus_cr |= VMEBUS_CR_C;
430 1.1 pk
431 1.1 pk printf(": version 0x%x\n",
432 1.1 pk sc->sc_reg->vmebus_cr & VMEBUS_CR_IMPL);
433 1.1 pk
434 1.19 drochner (void)config_found(self, &vba, 0);
435 1.6 pk #endif
436 1.1 pk }
437 1.1 pk
438 1.16 fvdl #if defined(SUN4M)
439 1.16 fvdl static int
440 1.14 pk sparc_vme_error()
441 1.1 pk {
442 1.19 drochner struct sparcvme_softc *sc = sparcvme_sc;
443 1.14 pk u_int32_t afsr, afpa;
444 1.14 pk char bits[64];
445 1.1 pk
446 1.19 drochner afsr = sc->sc_reg->vmebus_afsr;
447 1.14 pk afpa = sc->sc_reg->vmebus_afar;
448 1.14 pk printf("VME error:\n\tAFSR %s\n",
449 1.14 pk bitmask_snprintf(afsr, VMEBUS_AFSR_BITS, bits, sizeof(bits)));
450 1.14 pk printf("\taddress: 0x%x%x\n", afsr, afpa);
451 1.14 pk return (0);
452 1.1 pk }
453 1.16 fvdl #endif
454 1.1 pk
455 1.1 pk int
456 1.7 pk vmebus_translate(sc, mod, addr, btp, bap)
457 1.19 drochner struct sparcvme_softc *sc;
458 1.19 drochner vme_am_t mod;
459 1.7 pk vme_addr_t addr;
460 1.7 pk bus_type_t *btp;
461 1.7 pk bus_addr_t *bap;
462 1.7 pk {
463 1.7 pk int i;
464 1.7 pk
465 1.7 pk for (i = 0; i < sc->sc_nrange; i++) {
466 1.7 pk
467 1.7 pk if (sc->sc_range[i].cspace != mod)
468 1.7 pk continue;
469 1.7 pk
470 1.7 pk /* We've found the connection to the parent bus */
471 1.7 pk *bap = sc->sc_range[i].poffset + addr;
472 1.7 pk *btp = sc->sc_range[i].pspace;
473 1.7 pk return (0);
474 1.7 pk }
475 1.7 pk return (ENOENT);
476 1.7 pk }
477 1.7 pk
478 1.19 drochner struct vmeprobe_myarg {
479 1.19 drochner int (*cb) __P((void *, bus_space_tag_t, bus_space_handle_t));
480 1.19 drochner void *cbarg;
481 1.19 drochner bus_space_tag_t tag;
482 1.19 drochner int res; /* backwards */
483 1.19 drochner };
484 1.19 drochner
485 1.19 drochner static int vmeprobe_mycb __P((void *, void *));
486 1.19 drochner static int
487 1.19 drochner vmeprobe_mycb(bh, arg)
488 1.19 drochner void *bh, *arg;
489 1.19 drochner {
490 1.19 drochner struct vmeprobe_myarg *a = arg;
491 1.19 drochner
492 1.19 drochner a->res = (*a->cb)(a->cbarg, a->tag, (bus_space_handle_t)bh);
493 1.19 drochner return (!a->res);
494 1.19 drochner }
495 1.19 drochner
496 1.7 pk int
497 1.19 drochner sparc_vme_probe(cookie, addr, len, mod, datasize, callback, arg)
498 1.1 pk void *cookie;
499 1.1 pk vme_addr_t addr;
500 1.19 drochner vme_size_t len;
501 1.19 drochner vme_am_t mod;
502 1.19 drochner vme_datasize_t datasize;
503 1.19 drochner int (*callback) __P((void *, bus_space_tag_t, bus_space_handle_t));
504 1.2 pk void *arg;
505 1.1 pk {
506 1.19 drochner struct sparcvme_softc *sc = (struct sparcvme_softc *)cookie;
507 1.7 pk bus_type_t iospace;
508 1.7 pk bus_addr_t paddr;
509 1.19 drochner bus_size_t size;
510 1.19 drochner struct vmeprobe_myarg myarg;
511 1.19 drochner int res, i;
512 1.1 pk
513 1.7 pk if (vmebus_translate(sc, mod, addr, &iospace, &paddr) != 0)
514 1.19 drochner return (EINVAL);
515 1.19 drochner
516 1.19 drochner size = (datasize == VME_D8 ? 1 : (datasize == VME_D16 ? 2 : 4));
517 1.7 pk
518 1.19 drochner if (callback) {
519 1.19 drochner myarg.cb = callback;
520 1.19 drochner myarg.cbarg = arg;
521 1.19 drochner myarg.tag = sc->sc_bustag;
522 1.19 drochner myarg.res = 0;
523 1.19 drochner res = bus_space_probe(sc->sc_bustag, iospace, paddr, size, 0,
524 1.19 drochner 0, vmeprobe_mycb, &myarg);
525 1.19 drochner return (res ? 0 : (myarg.res ? myarg.res : EIO));
526 1.19 drochner }
527 1.19 drochner
528 1.19 drochner for (i = 0; i < len / size; i++) {
529 1.19 drochner myarg.res = 0;
530 1.19 drochner res = bus_space_probe(sc->sc_bustag, iospace, paddr, size, 0,
531 1.19 drochner 0, 0, 0);
532 1.19 drochner if (res == 0)
533 1.19 drochner return (EIO);
534 1.19 drochner paddr += size;
535 1.19 drochner }
536 1.19 drochner return (0);
537 1.1 pk }
538 1.1 pk
539 1.1 pk int
540 1.19 drochner sparc_vme_map(cookie, addr, size, mod, datasize, swap, tp, hp, rp)
541 1.1 pk void *cookie;
542 1.1 pk vme_addr_t addr;
543 1.1 pk vme_size_t size;
544 1.19 drochner vme_am_t mod;
545 1.19 drochner vme_datasize_t datasize;
546 1.19 drochner bus_space_tag_t *tp;
547 1.7 pk bus_space_handle_t *hp;
548 1.19 drochner vme_mapresc_t *rp;
549 1.1 pk {
550 1.19 drochner struct sparcvme_softc *sc = (struct sparcvme_softc *)cookie;
551 1.7 pk bus_type_t iospace;
552 1.7 pk bus_addr_t paddr;
553 1.7 pk int error;
554 1.7 pk
555 1.7 pk error = vmebus_translate(sc, mod, addr, &iospace, &paddr);
556 1.7 pk if (error != 0)
557 1.7 pk return (error);
558 1.1 pk
559 1.19 drochner *tp = sc->sc_bustag;
560 1.7 pk return (bus_space_map2(sc->sc_bustag, iospace, paddr, size, 0, 0, hp));
561 1.1 pk }
562 1.1 pk
563 1.1 pk int
564 1.19 drochner sparc_vme_mmap_cookie(addr, mod, hp)
565 1.1 pk vme_addr_t addr;
566 1.19 drochner vme_am_t mod;
567 1.7 pk bus_space_handle_t *hp;
568 1.1 pk {
569 1.19 drochner struct sparcvme_softc *sc = sparcvme_sc;
570 1.7 pk bus_type_t iospace;
571 1.7 pk bus_addr_t paddr;
572 1.7 pk int error;
573 1.7 pk
574 1.7 pk error = vmebus_translate(sc, mod, addr, &iospace, &paddr);
575 1.7 pk if (error != 0)
576 1.7 pk return (error);
577 1.1 pk
578 1.7 pk return (bus_space_mmap(sc->sc_bustag, iospace, paddr, 0, hp));
579 1.1 pk }
580 1.1 pk
581 1.1 pk #if defined(SUN4M)
582 1.1 pk void
583 1.7 pk sparc_vme4m_barrier(t, h, offset, size, flags)
584 1.7 pk bus_space_tag_t t;
585 1.7 pk bus_space_handle_t h;
586 1.7 pk bus_size_t offset;
587 1.7 pk bus_size_t size;
588 1.7 pk int flags;
589 1.1 pk {
590 1.7 pk struct vmebusreg *vbp = (struct vmebusreg *)t->cookie;
591 1.1 pk
592 1.1 pk /* Read async fault status to flush write-buffers */
593 1.1 pk (*(volatile int *)&vbp->vmebus_afsr);
594 1.1 pk }
595 1.1 pk #endif
596 1.1 pk
597 1.1 pk
598 1.1 pk
599 1.1 pk /*
600 1.1 pk * VME Interrupt Priority Level to sparc Processor Interrupt Level.
601 1.1 pk */
602 1.1 pk static int vme_ipl_to_pil[] = {
603 1.1 pk 0,
604 1.1 pk 2,
605 1.1 pk 3,
606 1.1 pk 5,
607 1.1 pk 7,
608 1.1 pk 9,
609 1.1 pk 11,
610 1.1 pk 13
611 1.1 pk };
612 1.1 pk
613 1.1 pk
614 1.1 pk /*
615 1.1 pk * All VME device interrupts go through vmeintr(). This function reads
616 1.1 pk * the VME vector from the bus, then dispatches the device interrupt
617 1.1 pk * handler. All handlers for devices that map to the same Processor
618 1.1 pk * Interrupt Level (according to the table above) are on a linked list
619 1.1 pk * of `sparc_vme_intr_handle' structures. The head of which is passed
620 1.1 pk * down as the argument to `vmeintr(void *arg)'.
621 1.1 pk */
622 1.1 pk struct sparc_vme_intr_handle {
623 1.1 pk struct intrhand ih;
624 1.1 pk struct sparc_vme_intr_handle *next;
625 1.1 pk int vec; /* VME interrupt vector */
626 1.1 pk int pri; /* VME interrupt priority */
627 1.19 drochner struct sparcvme_softc *sc;/*XXX*/
628 1.1 pk };
629 1.1 pk
630 1.1 pk #if defined(SUN4)
631 1.1 pk int
632 1.1 pk vmeintr4(arg)
633 1.1 pk void *arg;
634 1.1 pk {
635 1.1 pk struct sparc_vme_intr_handle *ihp = (vme_intr_handle_t)arg;
636 1.1 pk int level, vec;
637 1.1 pk int i = 0;
638 1.1 pk
639 1.1 pk level = (ihp->pri << 1) | 1;
640 1.1 pk
641 1.1 pk vec = ldcontrolb((caddr_t)(AC_VMEINTVEC | level));
642 1.1 pk
643 1.1 pk if (vec == -1) {
644 1.1 pk printf("vme: spurious interrupt\n");
645 1.1 pk return 1; /* XXX - pretend we handled it, for now */
646 1.1 pk }
647 1.1 pk
648 1.1 pk for (; ihp; ihp = ihp->next)
649 1.1 pk if (ihp->vec == vec && ihp->ih.ih_fun)
650 1.1 pk i += (ihp->ih.ih_fun)(ihp->ih.ih_arg);
651 1.1 pk return (i);
652 1.1 pk }
653 1.1 pk #endif
654 1.1 pk
655 1.1 pk #if defined(SUN4M)
656 1.1 pk int
657 1.1 pk vmeintr4m(arg)
658 1.1 pk void *arg;
659 1.1 pk {
660 1.1 pk struct sparc_vme_intr_handle *ihp = (vme_intr_handle_t)arg;
661 1.1 pk int level, vec;
662 1.1 pk int i = 0;
663 1.1 pk
664 1.1 pk level = (ihp->pri << 1) | 1;
665 1.1 pk
666 1.1 pk #if 0
667 1.1 pk int pending;
668 1.1 pk
669 1.1 pk /* Flush VME <=> Sbus write buffers */
670 1.1 pk (*(volatile int *)&ihp->sc->sc_reg->vmebus_afsr);
671 1.1 pk
672 1.1 pk pending = *((int*)ICR_SI_PEND);
673 1.1 pk if ((pending & SINTR_VME(ihp->pri)) == 0) {
674 1.1 pk printf("vmeintr: non pending at pri %x(p 0x%x)\n",
675 1.1 pk ihp->pri, pending);
676 1.1 pk return (0);
677 1.1 pk }
678 1.1 pk #endif
679 1.1 pk #if 0
680 1.1 pk /* Why gives this a bus timeout sometimes? */
681 1.1 pk vec = ihp->sc->sc_vec->vmebusvec[level];
682 1.1 pk #else
683 1.1 pk /* so, arrange to catch the fault... */
684 1.1 pk {
685 1.1 pk extern struct user *proc0paddr;
686 1.1 pk extern int fkbyte __P((caddr_t, struct pcb *));
687 1.1 pk caddr_t addr = (caddr_t)&ihp->sc->sc_vec->vmebusvec[level];
688 1.1 pk struct pcb *xpcb;
689 1.1 pk u_long saveonfault;
690 1.1 pk int s;
691 1.1 pk
692 1.1 pk s = splhigh();
693 1.1 pk if (curproc == NULL)
694 1.1 pk xpcb = (struct pcb *)proc0paddr;
695 1.1 pk else
696 1.1 pk xpcb = &curproc->p_addr->u_pcb;
697 1.1 pk
698 1.1 pk saveonfault = (u_long)xpcb->pcb_onfault;
699 1.1 pk vec = fkbyte(addr, xpcb);
700 1.1 pk xpcb->pcb_onfault = (caddr_t)saveonfault;
701 1.1 pk
702 1.1 pk splx(s);
703 1.1 pk }
704 1.1 pk #endif
705 1.1 pk
706 1.1 pk if (vec == -1) {
707 1.1 pk printf("vme: spurious interrupt: ");
708 1.1 pk printf("SI: 0x%x, VME AFSR: 0x%x, VME AFAR 0x%x\n",
709 1.1 pk *((int*)ICR_SI_PEND),
710 1.1 pk ihp->sc->sc_reg->vmebus_afsr,
711 1.1 pk ihp->sc->sc_reg->vmebus_afar);
712 1.14 pk return (1); /* XXX - pretend we handled it, for now */
713 1.1 pk }
714 1.1 pk
715 1.1 pk for (; ihp; ihp = ihp->next)
716 1.1 pk if (ihp->vec == vec && ihp->ih.ih_fun)
717 1.1 pk i += (ihp->ih.ih_fun)(ihp->ih.ih_arg);
718 1.1 pk return (i);
719 1.1 pk }
720 1.1 pk #endif
721 1.1 pk
722 1.1 pk int
723 1.19 drochner sparc_vme_intr_map(cookie, level, vec, ihp)
724 1.1 pk void *cookie;
725 1.19 drochner int level;
726 1.1 pk int vec;
727 1.1 pk vme_intr_handle_t *ihp;
728 1.1 pk {
729 1.1 pk struct sparc_vme_intr_handle *ih;
730 1.1 pk
731 1.1 pk ih = (vme_intr_handle_t)
732 1.1 pk malloc(sizeof(struct sparc_vme_intr_handle), M_DEVBUF, M_NOWAIT);
733 1.19 drochner ih->pri = level;
734 1.1 pk ih->vec = vec;
735 1.1 pk ih->sc = cookie;/*XXX*/
736 1.1 pk *ihp = ih;
737 1.1 pk return (0);
738 1.1 pk }
739 1.1 pk
740 1.1 pk void *
741 1.19 drochner sparc_vme_intr_establish(cookie, vih, pri, func, arg)
742 1.1 pk void *cookie;
743 1.1 pk vme_intr_handle_t vih;
744 1.19 drochner int pri;
745 1.1 pk int (*func) __P((void *));
746 1.1 pk void *arg;
747 1.1 pk {
748 1.19 drochner struct sparcvme_softc *sc = (struct sparcvme_softc *)cookie;
749 1.1 pk struct sparc_vme_intr_handle *svih =
750 1.1 pk (struct sparc_vme_intr_handle *)vih;
751 1.1 pk struct intrhand *ih;
752 1.1 pk int level;
753 1.1 pk
754 1.19 drochner /* XXX pri == svih->pri ??? */
755 1.19 drochner
756 1.1 pk /* Translate VME priority to processor IPL */
757 1.1 pk level = vme_ipl_to_pil[svih->pri];
758 1.1 pk
759 1.1 pk svih->ih.ih_fun = func;
760 1.1 pk svih->ih.ih_arg = arg;
761 1.1 pk svih->next = NULL;
762 1.1 pk
763 1.1 pk /* ensure the interrupt subsystem will call us at this level */
764 1.1 pk for (ih = intrhand[level]; ih != NULL; ih = ih->ih_next)
765 1.1 pk if (ih->ih_fun == sc->sc_vmeintr)
766 1.1 pk break;
767 1.1 pk
768 1.1 pk if (ih == NULL) {
769 1.1 pk ih = (struct intrhand *)
770 1.1 pk malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT);
771 1.1 pk if (ih == NULL)
772 1.1 pk panic("vme_addirq");
773 1.1 pk bzero(ih, sizeof *ih);
774 1.1 pk ih->ih_fun = sc->sc_vmeintr;
775 1.1 pk ih->ih_arg = vih;
776 1.1 pk intr_establish(level, ih);
777 1.1 pk } else {
778 1.1 pk svih->next = (vme_intr_handle_t)ih->ih_arg;
779 1.1 pk ih->ih_arg = vih;
780 1.1 pk }
781 1.1 pk return (NULL);
782 1.1 pk }
783 1.1 pk
784 1.1 pk void
785 1.19 drochner sparc_vme_unmap(cookie, resc)
786 1.1 pk void * cookie;
787 1.19 drochner vme_mapresc_t resc;
788 1.1 pk {
789 1.1 pk /* Not implemented */
790 1.1 pk panic("sparc_vme_unmap");
791 1.1 pk }
792 1.1 pk
793 1.1 pk void
794 1.1 pk sparc_vme_intr_disestablish(cookie, a)
795 1.1 pk void *cookie;
796 1.1 pk void *a;
797 1.1 pk {
798 1.1 pk /* Not implemented */
799 1.1 pk panic("sparc_vme_intr_disestablish");
800 1.1 pk }
801 1.1 pk
802 1.1 pk
803 1.1 pk
804 1.1 pk /*
805 1.1 pk * VME DMA functions.
806 1.1 pk */
807 1.1 pk
808 1.1 pk #if defined(SUN4)
809 1.1 pk int
810 1.1 pk sparc_vme4_dmamap_load(t, map, buf, buflen, p, flags)
811 1.1 pk bus_dma_tag_t t;
812 1.1 pk bus_dmamap_t map;
813 1.1 pk void *buf;
814 1.1 pk bus_size_t buflen;
815 1.1 pk struct proc *p;
816 1.1 pk int flags;
817 1.1 pk {
818 1.10 pk bus_addr_t dvmaddr;
819 1.10 pk bus_size_t sgsize;
820 1.10 pk vaddr_t vaddr;
821 1.10 pk pmap_t pmap;
822 1.10 pk int pagesz = PAGE_SIZE;
823 1.1 pk int error;
824 1.1 pk
825 1.10 pk error = extent_alloc(vme_dvmamap, round_page(buflen), NBPG,
826 1.10 pk map->_dm_boundary,
827 1.10 pk (flags & BUS_DMA_NOWAIT) == 0
828 1.10 pk ? EX_WAITOK
829 1.10 pk : EX_NOWAIT,
830 1.10 pk (u_long *)&dvmaddr);
831 1.1 pk if (error != 0)
832 1.1 pk return (error);
833 1.1 pk
834 1.10 pk vaddr = (vaddr_t)buf;
835 1.10 pk map->dm_mapsize = buflen;
836 1.10 pk map->dm_nsegs = 1;
837 1.10 pk map->dm_segs[0].ds_addr = dvmaddr + (vaddr & PGOFSET);
838 1.10 pk map->dm_segs[0].ds_len = buflen;
839 1.10 pk
840 1.10 pk pmap = (p == NULL) ? pmap_kernel() : p->p_vmspace->vm_map.pmap;
841 1.10 pk
842 1.10 pk for (; buflen > 0; ) {
843 1.10 pk paddr_t pa;
844 1.10 pk /*
845 1.10 pk * Get the physical address for this page.
846 1.10 pk */
847 1.20 thorpej (void) pmap_extract(pmap, vaddr, &pa);
848 1.10 pk
849 1.10 pk /*
850 1.10 pk * Compute the segment size, and adjust counts.
851 1.10 pk */
852 1.10 pk sgsize = pagesz - ((u_long)vaddr & (pagesz - 1));
853 1.10 pk if (buflen < sgsize)
854 1.10 pk sgsize = buflen;
855 1.10 pk
856 1.10 pk #ifdef notyet
857 1.10 pk if (have_iocache)
858 1.10 pk curaddr |= PG_IOC;
859 1.10 pk #endif
860 1.10 pk pmap_enter(pmap_kernel(), dvmaddr,
861 1.17 mycroft (pa & ~(pagesz-1)) | PMAP_NC,
862 1.21 thorpej VM_PROT_READ|VM_PROT_WRITE, PMAP_WIRED);
863 1.10 pk
864 1.10 pk dvmaddr += pagesz;
865 1.10 pk vaddr += sgsize;
866 1.10 pk buflen -= sgsize;
867 1.10 pk }
868 1.10 pk
869 1.1 pk /* Adjust DVMA address to VME view */
870 1.11 pk map->dm_segs[0].ds_addr -= VME4_DVMA_BASE;
871 1.1 pk return (0);
872 1.1 pk }
873 1.1 pk
874 1.1 pk void
875 1.1 pk sparc_vme4_dmamap_unload(t, map)
876 1.1 pk bus_dma_tag_t t;
877 1.1 pk bus_dmamap_t map;
878 1.1 pk {
879 1.23 pk bus_dma_segment_t *segs = map->dm_segs;
880 1.23 pk int nsegs = map->dm_nsegs;
881 1.23 pk bus_addr_t dva;
882 1.10 pk bus_size_t len;
883 1.23 pk int i;
884 1.8 pk
885 1.23 pk for (i = 0; i < nsegs; i++) {
886 1.23 pk /* Go from VME to CPU view */
887 1.23 pk dva = segs[i].ds_addr + VME4_DVMA_BASE;
888 1.23 pk
889 1.23 pk dva &= ~PGOFSET;
890 1.23 pk len = round_page(segs[i].ds_len);
891 1.23 pk
892 1.23 pk /* Remove double-mapping in DVMA space */
893 1.23 pk pmap_remove(pmap_kernel(), dva, dva + len);
894 1.23 pk
895 1.23 pk /* Release DVMA space */
896 1.23 pk if (extent_free(vme_dvmamap, dva, len, EX_NOWAIT) != 0)
897 1.23 pk printf("warning: %ld of DVMA space lost\n", len);
898 1.23 pk }
899 1.10 pk
900 1.10 pk /* Mark the mappings as invalid. */
901 1.10 pk map->dm_mapsize = 0;
902 1.10 pk map->dm_nsegs = 0;
903 1.1 pk }
904 1.1 pk
905 1.1 pk void
906 1.4 thorpej sparc_vme4_dmamap_sync(t, map, offset, len, ops)
907 1.1 pk bus_dma_tag_t t;
908 1.1 pk bus_dmamap_t map;
909 1.4 thorpej bus_addr_t offset;
910 1.4 thorpej bus_size_t len;
911 1.3 thorpej int ops;
912 1.1 pk {
913 1.3 thorpej
914 1.3 thorpej /*
915 1.3 thorpej * XXX Should perform cache flushes as necessary (e.g. 4/200 W/B).
916 1.10 pk * Currently the cache is flushed in bus_dma_load()...
917 1.3 thorpej */
918 1.1 pk }
919 1.1 pk #endif /* SUN4 */
920 1.1 pk
921 1.1 pk #if defined(SUN4M)
922 1.1 pk static int
923 1.1 pk sparc_vme4m_dmamap_create (t, size, nsegments, maxsegsz, boundary, flags, dmamp)
924 1.1 pk bus_dma_tag_t t;
925 1.1 pk bus_size_t size;
926 1.1 pk int nsegments;
927 1.1 pk bus_size_t maxsegsz;
928 1.1 pk bus_size_t boundary;
929 1.1 pk int flags;
930 1.1 pk bus_dmamap_t *dmamp;
931 1.1 pk {
932 1.19 drochner struct sparcvme_softc *sc = (struct sparcvme_softc *)t->_cookie;
933 1.10 pk int error;
934 1.1 pk
935 1.10 pk /* XXX - todo: allocate DVMA addresses from assigned ranges:
936 1.10 pk upper 8MB for A32 space; upper 1MB for A24 space */
937 1.10 pk error = bus_dmamap_create(sc->sc_dmatag, size, nsegments, maxsegsz,
938 1.10 pk boundary, flags, dmamp);
939 1.10 pk if (error != 0)
940 1.10 pk return (error);
941 1.10 pk
942 1.10 pk #if 0
943 1.1 pk /* VME DVMA addresses must always be 8K aligned */
944 1.10 pk (*dmamp)->_dm_align = 8192;
945 1.10 pk #endif
946 1.1 pk
947 1.10 pk return (0);
948 1.1 pk }
949 1.1 pk
950 1.1 pk int
951 1.1 pk sparc_vme4m_dmamap_load(t, map, buf, buflen, p, flags)
952 1.1 pk bus_dma_tag_t t;
953 1.1 pk bus_dmamap_t map;
954 1.1 pk void *buf;
955 1.1 pk bus_size_t buflen;
956 1.1 pk struct proc *p;
957 1.1 pk int flags;
958 1.1 pk {
959 1.19 drochner struct sparcvme_softc *sc = (struct sparcvme_softc *)t->_cookie;
960 1.1 pk volatile u_int32_t *ioctags;
961 1.1 pk int error;
962 1.1 pk
963 1.23 pk buflen = (buflen + VME_IOC_PAGESZ - 1) & -VME_IOC_PAGESZ;
964 1.8 pk error = bus_dmamap_load(sc->sc_dmatag, map, buf, buflen, p, flags);
965 1.1 pk if (error != 0)
966 1.1 pk return (error);
967 1.1 pk
968 1.1 pk /* allocate IO cache entries for this range */
969 1.1 pk ioctags = sc->sc_ioctags + VME_IOC_LINE(map->dm_segs[0].ds_addr);
970 1.1 pk for (;buflen > 0;) {
971 1.1 pk *ioctags = VME_IOC_IC | VME_IOC_W;
972 1.1 pk ioctags += VME_IOC_LINESZ/sizeof(*ioctags);
973 1.1 pk buflen -= VME_IOC_PAGESZ;
974 1.1 pk }
975 1.1 pk return (0);
976 1.1 pk }
977 1.1 pk
978 1.1 pk
979 1.1 pk void
980 1.1 pk sparc_vme4m_dmamap_unload(t, map)
981 1.1 pk bus_dma_tag_t t;
982 1.1 pk bus_dmamap_t map;
983 1.1 pk {
984 1.19 drochner struct sparcvme_softc *sc = (struct sparcvme_softc *)t->_cookie;
985 1.1 pk volatile u_int32_t *flushregs;
986 1.1 pk int len;
987 1.1 pk
988 1.1 pk /* Flush VME IO cache */
989 1.1 pk len = map->dm_segs[0].ds_len;
990 1.1 pk flushregs = sc->sc_iocflush + VME_IOC_LINE(map->dm_segs[0].ds_addr);
991 1.1 pk for (;len > 0;) {
992 1.1 pk *flushregs = 0;
993 1.1 pk flushregs += VME_IOC_LINESZ/sizeof(*flushregs);
994 1.1 pk len -= VME_IOC_PAGESZ;
995 1.1 pk }
996 1.1 pk /* Read a tag to synchronize the IOC flushes */
997 1.1 pk (*sc->sc_ioctags);
998 1.1 pk
999 1.8 pk bus_dmamap_unload(sc->sc_dmatag, map);
1000 1.9 pk }
1001 1.9 pk
1002 1.1 pk void
1003 1.4 thorpej sparc_vme4m_dmamap_sync(t, map, offset, len, ops)
1004 1.1 pk bus_dma_tag_t t;
1005 1.1 pk bus_dmamap_t map;
1006 1.4 thorpej bus_addr_t offset;
1007 1.4 thorpej bus_size_t len;
1008 1.3 thorpej int ops;
1009 1.1 pk {
1010 1.3 thorpej
1011 1.3 thorpej /*
1012 1.3 thorpej * XXX Should perform cache flushes as necessary.
1013 1.3 thorpej */
1014 1.1 pk }
1015 1.1 pk #endif /* SUN4M */
1016 1.12 pk
1017 1.12 pk int
1018 1.12 pk sparc_vme_dmamem_map(t, segs, nsegs, size, kvap, flags)
1019 1.12 pk bus_dma_tag_t t;
1020 1.12 pk bus_dma_segment_t *segs;
1021 1.12 pk int nsegs;
1022 1.12 pk size_t size;
1023 1.12 pk caddr_t *kvap;
1024 1.12 pk int flags;
1025 1.12 pk {
1026 1.19 drochner struct sparcvme_softc *sc = (struct sparcvme_softc *)t->_cookie;
1027 1.12 pk
1028 1.12 pk return (bus_dmamem_map(sc->sc_dmatag, segs, nsegs, size, kvap, flags));
1029 1.12 pk }
1030