vme_machdep.c revision 1.64 1 1.64 dyoung /* $NetBSD: vme_machdep.c,v 1.64 2011/07/01 18:50:42 dyoung Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.4 thorpej * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk *
19 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
30 1.1 pk */
31 1.46 lukem
32 1.46 lukem #include <sys/cdefs.h>
33 1.64 dyoung __KERNEL_RCSID(0, "$NetBSD: vme_machdep.c,v 1.64 2011/07/01 18:50:42 dyoung Exp $");
34 1.1 pk
35 1.1 pk #include <sys/param.h>
36 1.10 pk #include <sys/extent.h>
37 1.1 pk #include <sys/systm.h>
38 1.1 pk #include <sys/device.h>
39 1.1 pk #include <sys/malloc.h>
40 1.19 drochner #include <sys/errno.h>
41 1.1 pk
42 1.1 pk #include <sys/proc.h>
43 1.1 pk #include <sys/syslog.h>
44 1.1 pk
45 1.29 mrg #include <uvm/uvm_extern.h>
46 1.1 pk
47 1.1 pk #define _SPARC_BUS_DMA_PRIVATE
48 1.64 dyoung #include <sys/bus.h>
49 1.6 pk #include <sparc/sparc/iommuvar.h>
50 1.1 pk #include <machine/autoconf.h>
51 1.1 pk #include <machine/oldmon.h>
52 1.1 pk #include <machine/cpu.h>
53 1.1 pk #include <machine/ctlreg.h>
54 1.63 rmind #include <machine/pcb.h>
55 1.1 pk
56 1.19 drochner #include <dev/vme/vmereg.h>
57 1.1 pk #include <dev/vme/vmevar.h>
58 1.1 pk
59 1.1 pk #include <sparc/sparc/asm.h>
60 1.1 pk #include <sparc/sparc/vaddrs.h>
61 1.1 pk #include <sparc/sparc/cpuvar.h>
62 1.1 pk #include <sparc/dev/vmereg.h>
63 1.1 pk
64 1.19 drochner struct sparcvme_softc {
65 1.1 pk struct device sc_dev; /* base device */
66 1.7 pk bus_space_tag_t sc_bustag;
67 1.8 pk bus_dma_tag_t sc_dmatag;
68 1.1 pk struct vmebusreg *sc_reg; /* VME control registers */
69 1.1 pk struct vmebusvec *sc_vec; /* VME interrupt vector */
70 1.1 pk struct rom_range *sc_range; /* ROM range property */
71 1.1 pk int sc_nrange;
72 1.53 uwe volatile uint32_t *sc_ioctags; /* VME IO-cache tag registers */
73 1.53 uwe volatile uint32_t *sc_iocflush;/* VME IO-cache flush registers */
74 1.53 uwe int (*sc_vmeintr)(void *);
75 1.1 pk };
76 1.19 drochner struct sparcvme_softc *sparcvme_sc;/*XXX*/
77 1.1 pk
78 1.1 pk /* autoconfiguration driver */
79 1.60 tsutsui static int vmematch_iommu(device_t, cfdata_t, void *);
80 1.60 tsutsui static void vmeattach_iommu(device_t, device_t, void *);
81 1.60 tsutsui static int vmematch_mainbus(device_t, cfdata_t, void *);
82 1.60 tsutsui static void vmeattach_mainbus(device_t, device_t, void *);
83 1.1 pk #if defined(SUN4)
84 1.53 uwe int vmeintr4(void *);
85 1.1 pk #endif
86 1.1 pk #if defined(SUN4M)
87 1.53 uwe int vmeintr4m(void *);
88 1.53 uwe static int sparc_vme_error(void);
89 1.1 pk #endif
90 1.1 pk
91 1.1 pk
92 1.53 uwe static int sparc_vme_probe(void *, vme_addr_t, vme_size_t,
93 1.28 pk vme_am_t, vme_datasize_t,
94 1.53 uwe int (*)(void *,
95 1.53 uwe bus_space_tag_t, bus_space_handle_t),
96 1.53 uwe void *);
97 1.53 uwe static int sparc_vme_map(void *, vme_addr_t, vme_size_t, vme_am_t,
98 1.53 uwe vme_datasize_t, vme_swap_t,
99 1.53 uwe bus_space_tag_t *, bus_space_handle_t *,
100 1.53 uwe vme_mapresc_t *);
101 1.53 uwe static void sparc_vme_unmap(void *, vme_mapresc_t);
102 1.53 uwe static int sparc_vme_intr_map(void *, int, int, vme_intr_handle_t *);
103 1.53 uwe static const struct evcnt *sparc_vme_intr_evcnt(void *, vme_intr_handle_t);
104 1.53 uwe static void * sparc_vme_intr_establish(void *, vme_intr_handle_t, int,
105 1.53 uwe int (*)(void *), void *);
106 1.53 uwe static void sparc_vme_intr_disestablish(void *, void *);
107 1.1 pk
108 1.53 uwe static int vmebus_translate(struct sparcvme_softc *, vme_am_t,
109 1.53 uwe vme_addr_t, bus_addr_t *);
110 1.50 pk #ifdef notyet
111 1.1 pk #if defined(SUN4M)
112 1.53 uwe static void sparc_vme_iommu_barrier(bus_space_tag_t, bus_space_handle_t,
113 1.53 uwe bus_size_t, bus_size_t, int);
114 1.7 pk
115 1.50 pk #endif /* SUN4M */
116 1.1 pk #endif
117 1.1 pk
118 1.1 pk /*
119 1.1 pk * DMA functions.
120 1.1 pk */
121 1.47 pk #if defined(SUN4) || defined(SUN4M)
122 1.53 uwe static void sparc_vct_dmamap_destroy(void *, bus_dmamap_t);
123 1.47 pk #endif
124 1.26 pk
125 1.1 pk #if defined(SUN4)
126 1.53 uwe static int sparc_vct4_dmamap_create(void *, vme_size_t, vme_am_t,
127 1.26 pk vme_datasize_t, vme_swap_t, int, vme_size_t, vme_addr_t,
128 1.53 uwe int, bus_dmamap_t *);
129 1.53 uwe static int sparc_vme4_dmamap_load(bus_dma_tag_t, bus_dmamap_t, void *,
130 1.53 uwe bus_size_t, struct proc *, int);
131 1.53 uwe static void sparc_vme4_dmamap_unload(bus_dma_tag_t, bus_dmamap_t);
132 1.53 uwe static void sparc_vme4_dmamap_sync(bus_dma_tag_t, bus_dmamap_t,
133 1.53 uwe bus_addr_t, bus_size_t, int);
134 1.47 pk #endif /* SUN4 */
135 1.1 pk
136 1.1 pk #if defined(SUN4M)
137 1.53 uwe static int sparc_vct_iommu_dmamap_create(void *, vme_size_t, vme_am_t,
138 1.26 pk vme_datasize_t, vme_swap_t, int, vme_size_t, vme_addr_t,
139 1.53 uwe int, bus_dmamap_t *);
140 1.53 uwe static int sparc_vme_iommu_dmamap_create(bus_dma_tag_t, bus_size_t,
141 1.53 uwe int, bus_size_t, bus_size_t, int, bus_dmamap_t *);
142 1.53 uwe
143 1.53 uwe static int sparc_vme_iommu_dmamap_load(bus_dma_tag_t, bus_dmamap_t,
144 1.53 uwe void *, bus_size_t, struct proc *, int);
145 1.53 uwe static void sparc_vme_iommu_dmamap_unload(bus_dma_tag_t, bus_dmamap_t);
146 1.53 uwe static void sparc_vme_iommu_dmamap_sync(bus_dma_tag_t, bus_dmamap_t,
147 1.53 uwe bus_addr_t, bus_size_t, int);
148 1.47 pk #endif /* SUN4M */
149 1.1 pk
150 1.47 pk #if defined(SUN4) || defined(SUN4M)
151 1.53 uwe static int sparc_vme_dmamem_map(bus_dma_tag_t, bus_dma_segment_t *,
152 1.54 christos int, size_t, void **, int);
153 1.47 pk #endif
154 1.47 pk
155 1.1 pk #if 0
156 1.53 uwe static void sparc_vme_dmamap_destroy(bus_dma_tag_t, bus_dmamap_t);
157 1.54 christos static void sparc_vme_dmamem_unmap(bus_dma_tag_t, void *, size_t);
158 1.53 uwe static paddr_t sparc_vme_dmamem_mmap(bus_dma_tag_t,
159 1.53 uwe bus_dma_segment_t *, int, off_t, int, int);
160 1.1 pk #endif
161 1.1 pk
162 1.53 uwe int sparc_vme_mmap_cookie(vme_addr_t, vme_am_t, bus_space_handle_t *);
163 1.19 drochner
164 1.38 thorpej CFATTACH_DECL(vme_mainbus, sizeof(struct sparcvme_softc),
165 1.39 thorpej vmematch_mainbus, vmeattach_mainbus, NULL, NULL);
166 1.6 pk
167 1.38 thorpej CFATTACH_DECL(vme_iommu, sizeof(struct sparcvme_softc),
168 1.39 thorpej vmematch_iommu, vmeattach_iommu, NULL, NULL);
169 1.1 pk
170 1.51 chs static int vme_attached;
171 1.51 chs
172 1.53 uwe int (*vmeerr_handler)(void);
173 1.14 pk
174 1.19 drochner #define VMEMOD_D32 0x40 /* ??? */
175 1.19 drochner
176 1.7 pk /* If the PROM does not provide the `ranges' property, we make up our own */
177 1.7 pk struct rom_range vmebus_translations[] = {
178 1.19 drochner #define _DS (VME_AM_MBO | VME_AM_SUPER | VME_AM_DATA)
179 1.19 drochner { VME_AM_A16|_DS, 0, PMAP_VME16, 0xffff0000, 0 },
180 1.19 drochner { VME_AM_A24|_DS, 0, PMAP_VME16, 0xff000000, 0 },
181 1.19 drochner { VME_AM_A32|_DS, 0, PMAP_VME16, 0x00000000, 0 },
182 1.19 drochner { VME_AM_A16|VMEMOD_D32|_DS, 0, PMAP_VME32, 0xffff0000, 0 },
183 1.19 drochner { VME_AM_A24|VMEMOD_D32|_DS, 0, PMAP_VME32, 0xff000000, 0 },
184 1.19 drochner { VME_AM_A32|VMEMOD_D32|_DS, 0, PMAP_VME32, 0x00000000, 0 }
185 1.7 pk #undef _DS
186 1.7 pk };
187 1.7 pk
188 1.11 pk /*
189 1.28 pk * The VME bus logic on sun4 machines maps DMA requests in the first MB
190 1.28 pk * of VME space to the last MB of DVMA space. `vme_dvmamap' is used
191 1.28 pk * for DVMA space allocations. The DMA addresses returned by
192 1.28 pk * bus_dmamap_load*() must be relocated by -VME4_DVMA_BASE.
193 1.11 pk */
194 1.10 pk struct extent *vme_dvmamap;
195 1.10 pk
196 1.28 pk /*
197 1.28 pk * The VME hardware on the sun4m IOMMU maps the first 8MB of 32-bit
198 1.28 pk * VME space to the last 8MB of DVMA space and the first 1MB of
199 1.28 pk * 24-bit VME space to the first 1MB of the last 8MB of DVMA space
200 1.28 pk * (thus 24-bit VME space overlaps the first 1MB of of 32-bit space).
201 1.28 pk * The following constants define subregions in the IOMMU DVMA map
202 1.28 pk * for VME DVMA allocations. The DMA addresses returned by
203 1.28 pk * bus_dmamap_load*() must be relocated by -VME_IOMMU_DVMA_BASE.
204 1.28 pk */
205 1.28 pk #define VME_IOMMU_DVMA_BASE 0xff800000
206 1.28 pk #define VME_IOMMU_DVMA_AM24_BASE VME_IOMMU_DVMA_BASE
207 1.28 pk #define VME_IOMMU_DVMA_AM24_END 0xff900000
208 1.28 pk #define VME_IOMMU_DVMA_AM32_BASE VME_IOMMU_DVMA_BASE
209 1.28 pk #define VME_IOMMU_DVMA_AM32_END IOMMU_DVMA_END
210 1.28 pk
211 1.1 pk struct vme_chipset_tag sparc_vme_chipset_tag = {
212 1.1 pk NULL,
213 1.1 pk sparc_vme_map,
214 1.1 pk sparc_vme_unmap,
215 1.19 drochner sparc_vme_probe,
216 1.1 pk sparc_vme_intr_map,
217 1.24 cgd sparc_vme_intr_evcnt,
218 1.1 pk sparc_vme_intr_establish,
219 1.1 pk sparc_vme_intr_disestablish,
220 1.19 drochner 0, 0, 0 /* bus specific DMA stuff */
221 1.1 pk };
222 1.1 pk
223 1.1 pk
224 1.1 pk #if defined(SUN4)
225 1.1 pk struct sparc_bus_dma_tag sparc_vme4_dma_tag = {
226 1.1 pk NULL, /* cookie */
227 1.1 pk _bus_dmamap_create,
228 1.1 pk _bus_dmamap_destroy,
229 1.1 pk sparc_vme4_dmamap_load,
230 1.1 pk _bus_dmamap_load_mbuf,
231 1.1 pk _bus_dmamap_load_uio,
232 1.1 pk _bus_dmamap_load_raw,
233 1.1 pk sparc_vme4_dmamap_unload,
234 1.1 pk sparc_vme4_dmamap_sync,
235 1.1 pk
236 1.23 pk _bus_dmamem_alloc,
237 1.23 pk _bus_dmamem_free,
238 1.9 pk sparc_vme_dmamem_map,
239 1.1 pk _bus_dmamem_unmap,
240 1.1 pk _bus_dmamem_mmap
241 1.1 pk };
242 1.1 pk #endif
243 1.1 pk
244 1.1 pk #if defined(SUN4M)
245 1.28 pk struct sparc_bus_dma_tag sparc_vme_iommu_dma_tag = {
246 1.1 pk NULL, /* cookie */
247 1.28 pk sparc_vme_iommu_dmamap_create,
248 1.1 pk _bus_dmamap_destroy,
249 1.28 pk sparc_vme_iommu_dmamap_load,
250 1.1 pk _bus_dmamap_load_mbuf,
251 1.1 pk _bus_dmamap_load_uio,
252 1.1 pk _bus_dmamap_load_raw,
253 1.28 pk sparc_vme_iommu_dmamap_unload,
254 1.28 pk sparc_vme_iommu_dmamap_sync,
255 1.1 pk
256 1.23 pk _bus_dmamem_alloc,
257 1.23 pk _bus_dmamem_free,
258 1.9 pk sparc_vme_dmamem_map,
259 1.1 pk _bus_dmamem_unmap,
260 1.1 pk _bus_dmamem_mmap
261 1.1 pk };
262 1.1 pk #endif
263 1.1 pk
264 1.1 pk
265 1.53 uwe static int
266 1.60 tsutsui vmematch_mainbus(device_t parent, cfdata_t cf, void *aux)
267 1.1 pk {
268 1.15 pk struct mainbus_attach_args *ma = aux;
269 1.1 pk
270 1.51 chs if (!CPU_ISSUN4 || vme_attached)
271 1.1 pk return (0);
272 1.1 pk
273 1.19 drochner return (strcmp("vme", ma->ma_name) == 0);
274 1.1 pk }
275 1.1 pk
276 1.53 uwe static int
277 1.60 tsutsui vmematch_iommu(device_t parent, cfdata_t cf, void *aux)
278 1.1 pk {
279 1.15 pk struct iommu_attach_args *ia = aux;
280 1.1 pk
281 1.51 chs if (vme_attached)
282 1.51 chs return 0;
283 1.51 chs
284 1.19 drochner return (strcmp("vme", ia->iom_name) == 0);
285 1.6 pk }
286 1.1 pk
287 1.1 pk
288 1.53 uwe static void
289 1.60 tsutsui vmeattach_mainbus(device_t parent, device_t self, void *aux)
290 1.1 pk {
291 1.6 pk #if defined(SUN4)
292 1.6 pk struct mainbus_attach_args *ma = aux;
293 1.60 tsutsui struct sparcvme_softc *sc = device_private(self);
294 1.19 drochner struct vmebus_attach_args vba;
295 1.1 pk
296 1.51 chs vme_attached = 1;
297 1.1 pk
298 1.7 pk sc->sc_bustag = ma->ma_bustag;
299 1.8 pk sc->sc_dmatag = ma->ma_dmatag;
300 1.7 pk
301 1.1 pk /* VME interrupt entry point */
302 1.1 pk sc->sc_vmeintr = vmeintr4;
303 1.1 pk
304 1.60 tsutsui /*XXX*/ sparc_vme_chipset_tag.cookie = sc;
305 1.26 pk /*XXX*/ sparc_vme_chipset_tag.vct_dmamap_create = sparc_vct4_dmamap_create;
306 1.26 pk /*XXX*/ sparc_vme_chipset_tag.vct_dmamap_destroy = sparc_vct_dmamap_destroy;
307 1.60 tsutsui /*XXX*/ sparc_vme4_dma_tag._cookie = sc;
308 1.1 pk
309 1.19 drochner vba.va_vct = &sparc_vme_chipset_tag;
310 1.19 drochner vba.va_bdt = &sparc_vme4_dma_tag;
311 1.19 drochner vba.va_slaveconfig = 0;
312 1.1 pk
313 1.7 pk /* Fall back to our own `range' construction */
314 1.7 pk sc->sc_range = vmebus_translations;
315 1.7 pk sc->sc_nrange =
316 1.7 pk sizeof(vmebus_translations)/sizeof(vmebus_translations[0]);
317 1.7 pk
318 1.11 pk vme_dvmamap = extent_create("vmedvma", VME4_DVMA_BASE, VME4_DVMA_END,
319 1.11 pk M_DEVBUF, 0, 0, EX_NOWAIT);
320 1.11 pk if (vme_dvmamap == NULL)
321 1.11 pk panic("vme: unable to allocate DVMA map");
322 1.10 pk
323 1.1 pk printf("\n");
324 1.19 drochner (void)config_found(self, &vba, 0);
325 1.6 pk
326 1.53 uwe #endif /* SUN4 */
327 1.1 pk return;
328 1.1 pk }
329 1.1 pk
330 1.1 pk /* sun4m vmebus */
331 1.53 uwe static void
332 1.53 uwe vmeattach_iommu(struct device *parent, struct device *self, void *aux)
333 1.1 pk {
334 1.6 pk #if defined(SUN4M)
335 1.60 tsutsui struct sparcvme_softc *sc = device_private(self);
336 1.6 pk struct iommu_attach_args *ia = aux;
337 1.19 drochner struct vmebus_attach_args vba;
338 1.6 pk bus_space_handle_t bh;
339 1.6 pk int node;
340 1.1 pk int cline;
341 1.1 pk
342 1.7 pk sc->sc_bustag = ia->iom_bustag;
343 1.8 pk sc->sc_dmatag = ia->iom_dmatag;
344 1.7 pk
345 1.1 pk /* VME interrupt entry point */
346 1.1 pk sc->sc_vmeintr = vmeintr4m;
347 1.1 pk
348 1.60 tsutsui /*XXX*/ sparc_vme_chipset_tag.cookie = sc;
349 1.28 pk /*XXX*/ sparc_vme_chipset_tag.vct_dmamap_create = sparc_vct_iommu_dmamap_create;
350 1.26 pk /*XXX*/ sparc_vme_chipset_tag.vct_dmamap_destroy = sparc_vct_dmamap_destroy;
351 1.60 tsutsui /*XXX*/ sparc_vme_iommu_dma_tag._cookie = sc;
352 1.1 pk
353 1.19 drochner vba.va_vct = &sparc_vme_chipset_tag;
354 1.28 pk vba.va_bdt = &sparc_vme_iommu_dma_tag;
355 1.19 drochner vba.va_slaveconfig = 0;
356 1.1 pk
357 1.6 pk node = ia->iom_node;
358 1.1 pk
359 1.7 pk /*
360 1.7 pk * Map VME control space
361 1.7 pk */
362 1.14 pk if (ia->iom_nreg < 2) {
363 1.60 tsutsui printf("%s: only %d register sets\n", device_xname(self),
364 1.14 pk ia->iom_nreg);
365 1.6 pk return;
366 1.6 pk }
367 1.6 pk
368 1.35 pk if (bus_space_map(ia->iom_bustag,
369 1.36 thorpej (bus_addr_t) BUS_ADDR(ia->iom_reg[0].oa_space,
370 1.36 thorpej ia->iom_reg[0].oa_base),
371 1.36 thorpej (bus_size_t)ia->iom_reg[0].oa_size,
372 1.7 pk BUS_SPACE_MAP_LINEAR,
373 1.35 pk &bh) != 0) {
374 1.60 tsutsui panic("%s: can't map vmebusreg", device_xname(self));
375 1.6 pk }
376 1.6 pk sc->sc_reg = (struct vmebusreg *)bh;
377 1.6 pk
378 1.35 pk if (bus_space_map(ia->iom_bustag,
379 1.36 thorpej (bus_addr_t) BUS_ADDR(ia->iom_reg[1].oa_space,
380 1.36 thorpej ia->iom_reg[1].oa_base),
381 1.36 thorpej (bus_size_t)ia->iom_reg[1].oa_size,
382 1.7 pk BUS_SPACE_MAP_LINEAR,
383 1.35 pk &bh) != 0) {
384 1.60 tsutsui panic("%s: can't map vmebusvec", device_xname(self));
385 1.6 pk }
386 1.6 pk sc->sc_vec = (struct vmebusvec *)bh;
387 1.6 pk
388 1.7 pk /*
389 1.7 pk * Map VME IO cache tags and flush control.
390 1.7 pk */
391 1.35 pk if (bus_space_map(ia->iom_bustag,
392 1.35 pk (bus_addr_t) BUS_ADDR(
393 1.36 thorpej ia->iom_reg[1].oa_space,
394 1.36 thorpej ia->iom_reg[1].oa_base + VME_IOC_TAGOFFSET),
395 1.7 pk VME_IOC_SIZE,
396 1.7 pk BUS_SPACE_MAP_LINEAR,
397 1.35 pk &bh) != 0) {
398 1.60 tsutsui panic("%s: can't map IOC tags", device_xname(self));
399 1.6 pk }
400 1.53 uwe sc->sc_ioctags = (uint32_t *)bh;
401 1.6 pk
402 1.35 pk if (bus_space_map(ia->iom_bustag,
403 1.35 pk (bus_addr_t) BUS_ADDR(
404 1.36 thorpej ia->iom_reg[1].oa_space,
405 1.36 thorpej ia->iom_reg[1].oa_base + VME_IOC_FLUSHOFFSET),
406 1.7 pk VME_IOC_SIZE,
407 1.7 pk BUS_SPACE_MAP_LINEAR,
408 1.35 pk &bh) != 0) {
409 1.60 tsutsui panic("%s: can't map IOC flush registers", device_xname(self));
410 1.6 pk }
411 1.53 uwe sc->sc_iocflush = (uint32_t *)bh;
412 1.1 pk
413 1.1 pk /*
414 1.1 pk * Get "range" property.
415 1.1 pk */
416 1.49 pk if (prom_getprop(node, "ranges", sizeof(struct rom_range),
417 1.48 mrg &sc->sc_nrange, &sc->sc_range) != 0) {
418 1.60 tsutsui panic("%s: can't get ranges property", device_xname(self));
419 1.1 pk }
420 1.1 pk
421 1.19 drochner sparcvme_sc = sc;
422 1.14 pk vmeerr_handler = sparc_vme_error;
423 1.1 pk
424 1.1 pk /*
425 1.1 pk * Invalidate all IO-cache entries.
426 1.1 pk */
427 1.1 pk for (cline = VME_IOC_SIZE/VME_IOC_LINESZ; cline > 0;) {
428 1.1 pk sc->sc_ioctags[--cline] = 0;
429 1.1 pk }
430 1.1 pk
431 1.1 pk /* Enable IO-cache */
432 1.1 pk sc->sc_reg->vmebus_cr |= VMEBUS_CR_C;
433 1.1 pk
434 1.1 pk printf(": version 0x%x\n",
435 1.1 pk sc->sc_reg->vmebus_cr & VMEBUS_CR_IMPL);
436 1.1 pk
437 1.19 drochner (void)config_found(self, &vba, 0);
438 1.47 pk #endif /* SUN4M */
439 1.1 pk }
440 1.1 pk
441 1.16 fvdl #if defined(SUN4M)
442 1.16 fvdl static int
443 1.53 uwe sparc_vme_error(void)
444 1.1 pk {
445 1.19 drochner struct sparcvme_softc *sc = sparcvme_sc;
446 1.53 uwe uint32_t afsr, afpa;
447 1.14 pk char bits[64];
448 1.1 pk
449 1.19 drochner afsr = sc->sc_reg->vmebus_afsr;
450 1.14 pk afpa = sc->sc_reg->vmebus_afar;
451 1.58 christos snprintb(bits, sizeof(bits), VMEBUS_AFSR_BITS, afsr);
452 1.58 christos printf("VME error:\n\tAFSR %s\n", bits);
453 1.14 pk printf("\taddress: 0x%x%x\n", afsr, afpa);
454 1.14 pk return (0);
455 1.1 pk }
456 1.16 fvdl #endif
457 1.1 pk
458 1.53 uwe static int
459 1.53 uwe vmebus_translate(struct sparcvme_softc *sc, vme_am_t mod, vme_addr_t addr,
460 1.53 uwe bus_addr_t *bap)
461 1.7 pk {
462 1.7 pk int i;
463 1.7 pk
464 1.7 pk for (i = 0; i < sc->sc_nrange; i++) {
465 1.35 pk struct rom_range *rp = &sc->sc_range[i];
466 1.7 pk
467 1.35 pk if (rp->cspace != mod)
468 1.7 pk continue;
469 1.7 pk
470 1.7 pk /* We've found the connection to the parent bus */
471 1.35 pk *bap = BUS_ADDR(rp->pspace, rp->poffset + addr);
472 1.7 pk return (0);
473 1.7 pk }
474 1.7 pk return (ENOENT);
475 1.7 pk }
476 1.7 pk
477 1.19 drochner struct vmeprobe_myarg {
478 1.53 uwe int (*cb)(void *, bus_space_tag_t, bus_space_handle_t);
479 1.19 drochner void *cbarg;
480 1.19 drochner bus_space_tag_t tag;
481 1.19 drochner int res; /* backwards */
482 1.19 drochner };
483 1.19 drochner
484 1.53 uwe static int vmeprobe_mycb(void *, void *);
485 1.53 uwe
486 1.19 drochner static int
487 1.53 uwe vmeprobe_mycb(void *bh, void *arg)
488 1.19 drochner {
489 1.19 drochner struct vmeprobe_myarg *a = arg;
490 1.19 drochner
491 1.19 drochner a->res = (*a->cb)(a->cbarg, a->tag, (bus_space_handle_t)bh);
492 1.19 drochner return (!a->res);
493 1.19 drochner }
494 1.19 drochner
495 1.53 uwe static int
496 1.53 uwe sparc_vme_probe(void *cookie, vme_addr_t addr, vme_size_t len, vme_am_t mod,
497 1.53 uwe vme_datasize_t datasize,
498 1.53 uwe int (*callback)(void *, bus_space_tag_t, bus_space_handle_t),
499 1.53 uwe void *arg)
500 1.1 pk {
501 1.60 tsutsui struct sparcvme_softc *sc = cookie;
502 1.7 pk bus_addr_t paddr;
503 1.19 drochner bus_size_t size;
504 1.19 drochner struct vmeprobe_myarg myarg;
505 1.19 drochner int res, i;
506 1.1 pk
507 1.35 pk if (vmebus_translate(sc, mod, addr, &paddr) != 0)
508 1.19 drochner return (EINVAL);
509 1.19 drochner
510 1.19 drochner size = (datasize == VME_D8 ? 1 : (datasize == VME_D16 ? 2 : 4));
511 1.7 pk
512 1.19 drochner if (callback) {
513 1.19 drochner myarg.cb = callback;
514 1.19 drochner myarg.cbarg = arg;
515 1.19 drochner myarg.tag = sc->sc_bustag;
516 1.19 drochner myarg.res = 0;
517 1.35 pk res = bus_space_probe(sc->sc_bustag, paddr, size, 0,
518 1.19 drochner 0, vmeprobe_mycb, &myarg);
519 1.19 drochner return (res ? 0 : (myarg.res ? myarg.res : EIO));
520 1.19 drochner }
521 1.19 drochner
522 1.19 drochner for (i = 0; i < len / size; i++) {
523 1.19 drochner myarg.res = 0;
524 1.35 pk res = bus_space_probe(sc->sc_bustag, paddr, size, 0,
525 1.19 drochner 0, 0, 0);
526 1.19 drochner if (res == 0)
527 1.19 drochner return (EIO);
528 1.19 drochner paddr += size;
529 1.19 drochner }
530 1.19 drochner return (0);
531 1.1 pk }
532 1.1 pk
533 1.53 uwe static int
534 1.53 uwe sparc_vme_map(void *cookie, vme_addr_t addr, vme_size_t size, vme_am_t mod,
535 1.53 uwe vme_datasize_t datasize, vme_swap_t swap,
536 1.53 uwe bus_space_tag_t *tp, bus_space_handle_t *hp, vme_mapresc_t *rp)
537 1.1 pk {
538 1.60 tsutsui struct sparcvme_softc *sc = cookie;
539 1.7 pk bus_addr_t paddr;
540 1.7 pk int error;
541 1.7 pk
542 1.35 pk error = vmebus_translate(sc, mod, addr, &paddr);
543 1.7 pk if (error != 0)
544 1.7 pk return (error);
545 1.1 pk
546 1.19 drochner *tp = sc->sc_bustag;
547 1.35 pk return (bus_space_map(sc->sc_bustag, paddr, size, 0, hp));
548 1.1 pk }
549 1.1 pk
550 1.1 pk int
551 1.53 uwe sparc_vme_mmap_cookie(vme_addr_t addr, vme_am_t mod, bus_space_handle_t *hp)
552 1.1 pk {
553 1.19 drochner struct sparcvme_softc *sc = sparcvme_sc;
554 1.7 pk bus_addr_t paddr;
555 1.7 pk int error;
556 1.7 pk
557 1.35 pk error = vmebus_translate(sc, mod, addr, &paddr);
558 1.7 pk if (error != 0)
559 1.7 pk return (error);
560 1.1 pk
561 1.53 uwe return (bus_space_mmap(sc->sc_bustag, paddr, 0,
562 1.33 eeh 0/*prot is ignored*/, 0));
563 1.1 pk }
564 1.1 pk
565 1.50 pk #ifdef notyet
566 1.1 pk #if defined(SUN4M)
567 1.53 uwe static void
568 1.53 uwe sparc_vme_iommu_barrier(bus_space_tag_t t, bus_space_handle_t h,
569 1.53 uwe bus_size_t offset, bus_size_t size.
570 1.53 uwe int flags)
571 1.1 pk {
572 1.60 tsutsui struct vmebusreg *vbp = t->cookie;
573 1.1 pk
574 1.1 pk /* Read async fault status to flush write-buffers */
575 1.1 pk (*(volatile int *)&vbp->vmebus_afsr);
576 1.1 pk }
577 1.50 pk #endif /* SUN4M */
578 1.1 pk #endif
579 1.1 pk
580 1.1 pk
581 1.1 pk
582 1.1 pk /*
583 1.1 pk * VME Interrupt Priority Level to sparc Processor Interrupt Level.
584 1.1 pk */
585 1.1 pk static int vme_ipl_to_pil[] = {
586 1.1 pk 0,
587 1.1 pk 2,
588 1.1 pk 3,
589 1.1 pk 5,
590 1.1 pk 7,
591 1.1 pk 9,
592 1.1 pk 11,
593 1.1 pk 13
594 1.1 pk };
595 1.1 pk
596 1.1 pk
597 1.1 pk /*
598 1.1 pk * All VME device interrupts go through vmeintr(). This function reads
599 1.1 pk * the VME vector from the bus, then dispatches the device interrupt
600 1.1 pk * handler. All handlers for devices that map to the same Processor
601 1.1 pk * Interrupt Level (according to the table above) are on a linked list
602 1.1 pk * of `sparc_vme_intr_handle' structures. The head of which is passed
603 1.1 pk * down as the argument to `vmeintr(void *arg)'.
604 1.1 pk */
605 1.1 pk struct sparc_vme_intr_handle {
606 1.1 pk struct intrhand ih;
607 1.1 pk struct sparc_vme_intr_handle *next;
608 1.1 pk int vec; /* VME interrupt vector */
609 1.1 pk int pri; /* VME interrupt priority */
610 1.19 drochner struct sparcvme_softc *sc;/*XXX*/
611 1.1 pk };
612 1.1 pk
613 1.1 pk #if defined(SUN4)
614 1.1 pk int
615 1.53 uwe vmeintr4(void *arg)
616 1.1 pk {
617 1.1 pk struct sparc_vme_intr_handle *ihp = (vme_intr_handle_t)arg;
618 1.1 pk int level, vec;
619 1.30 pk int rv = 0;
620 1.1 pk
621 1.1 pk level = (ihp->pri << 1) | 1;
622 1.1 pk
623 1.54 christos vec = ldcontrolb((void *)(AC_VMEINTVEC | level));
624 1.1 pk
625 1.1 pk if (vec == -1) {
626 1.30 pk #ifdef DEBUG
627 1.30 pk /*
628 1.30 pk * This seems to happen only with the i82586 based
629 1.30 pk * `ie1' boards.
630 1.30 pk */
631 1.30 pk printf("vme: spurious interrupt at VME level %d\n", ihp->pri);
632 1.30 pk #endif
633 1.30 pk return (1); /* XXX - pretend we handled it, for now */
634 1.1 pk }
635 1.1 pk
636 1.1 pk for (; ihp; ihp = ihp->next)
637 1.40 pk if (ihp->vec == vec && ihp->ih.ih_fun) {
638 1.40 pk splx(ihp->ih.ih_classipl);
639 1.30 pk rv |= (ihp->ih.ih_fun)(ihp->ih.ih_arg);
640 1.40 pk }
641 1.30 pk
642 1.30 pk return (rv);
643 1.1 pk }
644 1.1 pk #endif
645 1.1 pk
646 1.1 pk #if defined(SUN4M)
647 1.1 pk int
648 1.53 uwe vmeintr4m(void *arg)
649 1.1 pk {
650 1.1 pk struct sparc_vme_intr_handle *ihp = (vme_intr_handle_t)arg;
651 1.1 pk int level, vec;
652 1.30 pk int rv = 0;
653 1.1 pk
654 1.1 pk level = (ihp->pri << 1) | 1;
655 1.1 pk
656 1.1 pk #if 0
657 1.1 pk int pending;
658 1.1 pk
659 1.1 pk /* Flush VME <=> Sbus write buffers */
660 1.1 pk (*(volatile int *)&ihp->sc->sc_reg->vmebus_afsr);
661 1.1 pk
662 1.1 pk pending = *((int*)ICR_SI_PEND);
663 1.1 pk if ((pending & SINTR_VME(ihp->pri)) == 0) {
664 1.1 pk printf("vmeintr: non pending at pri %x(p 0x%x)\n",
665 1.1 pk ihp->pri, pending);
666 1.1 pk return (0);
667 1.1 pk }
668 1.1 pk #endif
669 1.1 pk #if 0
670 1.1 pk /* Why gives this a bus timeout sometimes? */
671 1.1 pk vec = ihp->sc->sc_vec->vmebusvec[level];
672 1.1 pk #else
673 1.1 pk /* so, arrange to catch the fault... */
674 1.1 pk {
675 1.53 uwe extern int fkbyte(volatile char *, struct pcb *);
676 1.52 tsutsui volatile char *addr = &ihp->sc->sc_vec->vmebusvec[level];
677 1.1 pk struct pcb *xpcb;
678 1.63 rmind void *saveonfault;
679 1.1 pk int s;
680 1.1 pk
681 1.1 pk s = splhigh();
682 1.1 pk
683 1.61 rmind xpcb = lwp_getpcb(curlwp);
684 1.63 rmind saveonfault = xpcb->pcb_onfault;
685 1.1 pk vec = fkbyte(addr, xpcb);
686 1.63 rmind xpcb->pcb_onfault = saveonfault;
687 1.1 pk
688 1.1 pk splx(s);
689 1.1 pk }
690 1.1 pk #endif
691 1.1 pk
692 1.1 pk if (vec == -1) {
693 1.30 pk #ifdef DEBUG
694 1.30 pk /*
695 1.30 pk * This seems to happen only with the i82586 based
696 1.30 pk * `ie1' boards.
697 1.30 pk */
698 1.30 pk printf("vme: spurious interrupt at VME level %d\n", ihp->pri);
699 1.30 pk printf(" ICR_SI_PEND=0x%x; VME AFSR=0x%x; VME AFAR=0x%x\n",
700 1.1 pk *((int*)ICR_SI_PEND),
701 1.1 pk ihp->sc->sc_reg->vmebus_afsr,
702 1.1 pk ihp->sc->sc_reg->vmebus_afar);
703 1.30 pk #endif
704 1.14 pk return (1); /* XXX - pretend we handled it, for now */
705 1.1 pk }
706 1.1 pk
707 1.1 pk for (; ihp; ihp = ihp->next)
708 1.40 pk if (ihp->vec == vec && ihp->ih.ih_fun) {
709 1.40 pk splx(ihp->ih.ih_classipl);
710 1.30 pk rv |= (ihp->ih.ih_fun)(ihp->ih.ih_arg);
711 1.40 pk }
712 1.30 pk
713 1.30 pk return (rv);
714 1.1 pk }
715 1.53 uwe #endif /* SUN4M */
716 1.1 pk
717 1.53 uwe static int
718 1.53 uwe sparc_vme_intr_map(void *cookie, int level, int vec,
719 1.53 uwe vme_intr_handle_t *ihp)
720 1.1 pk {
721 1.1 pk struct sparc_vme_intr_handle *ih;
722 1.1 pk
723 1.1 pk ih = (vme_intr_handle_t)
724 1.1 pk malloc(sizeof(struct sparc_vme_intr_handle), M_DEVBUF, M_NOWAIT);
725 1.19 drochner ih->pri = level;
726 1.1 pk ih->vec = vec;
727 1.1 pk ih->sc = cookie;/*XXX*/
728 1.1 pk *ihp = ih;
729 1.1 pk return (0);
730 1.24 cgd }
731 1.24 cgd
732 1.53 uwe static const struct evcnt *
733 1.53 uwe sparc_vme_intr_evcnt(void *cookie, vme_intr_handle_t vih)
734 1.24 cgd {
735 1.24 cgd
736 1.24 cgd /* XXX for now, no evcnt parent reported */
737 1.24 cgd return NULL;
738 1.1 pk }
739 1.1 pk
740 1.53 uwe static void *
741 1.53 uwe sparc_vme_intr_establish(void *cookie, vme_intr_handle_t vih, int level,
742 1.53 uwe int (*func)(void *), void *arg)
743 1.1 pk {
744 1.60 tsutsui struct sparcvme_softc *sc = cookie;
745 1.1 pk struct sparc_vme_intr_handle *svih =
746 1.1 pk (struct sparc_vme_intr_handle *)vih;
747 1.1 pk struct intrhand *ih;
748 1.40 pk int pil;
749 1.1 pk
750 1.40 pk /* Translate VME priority to processor IPL */
751 1.40 pk pil = vme_ipl_to_pil[svih->pri];
752 1.19 drochner
753 1.40 pk if (level < pil)
754 1.40 pk panic("vme_intr_establish: class lvl (%d) < pil (%d)\n",
755 1.40 pk level, pil);
756 1.1 pk
757 1.1 pk svih->ih.ih_fun = func;
758 1.1 pk svih->ih.ih_arg = arg;
759 1.40 pk svih->ih.ih_classipl = level; /* note: used slightly differently
760 1.40 pk than in intr.c (no shift) */
761 1.1 pk svih->next = NULL;
762 1.1 pk
763 1.1 pk /* ensure the interrupt subsystem will call us at this level */
764 1.40 pk for (ih = intrhand[pil]; ih != NULL; ih = ih->ih_next)
765 1.1 pk if (ih->ih_fun == sc->sc_vmeintr)
766 1.1 pk break;
767 1.1 pk
768 1.1 pk if (ih == NULL) {
769 1.59 cegger ih = malloc(sizeof(struct intrhand), M_DEVBUF, M_NOWAIT|M_ZERO);
770 1.1 pk if (ih == NULL)
771 1.1 pk panic("vme_addirq");
772 1.1 pk ih->ih_fun = sc->sc_vmeintr;
773 1.1 pk ih->ih_arg = vih;
774 1.62 mrg intr_establish(pil, 0, ih, NULL, false);
775 1.1 pk } else {
776 1.1 pk svih->next = (vme_intr_handle_t)ih->ih_arg;
777 1.1 pk ih->ih_arg = vih;
778 1.1 pk }
779 1.1 pk return (NULL);
780 1.1 pk }
781 1.1 pk
782 1.53 uwe static void
783 1.53 uwe sparc_vme_unmap(void *cookie, vme_mapresc_t resc)
784 1.1 pk {
785 1.53 uwe
786 1.1 pk /* Not implemented */
787 1.1 pk panic("sparc_vme_unmap");
788 1.1 pk }
789 1.1 pk
790 1.53 uwe static void
791 1.53 uwe sparc_vme_intr_disestablish(void *cookie, void *a)
792 1.1 pk {
793 1.53 uwe
794 1.1 pk /* Not implemented */
795 1.1 pk panic("sparc_vme_intr_disestablish");
796 1.1 pk }
797 1.1 pk
798 1.1 pk
799 1.1 pk
800 1.1 pk /*
801 1.1 pk * VME DMA functions.
802 1.1 pk */
803 1.1 pk
804 1.47 pk #if defined(SUN4) || defined(SUN4M)
805 1.26 pk static void
806 1.53 uwe sparc_vct_dmamap_destroy(void *cookie, bus_dmamap_t map)
807 1.26 pk {
808 1.60 tsutsui struct sparcvme_softc *sc = cookie;
809 1.53 uwe
810 1.26 pk bus_dmamap_destroy(sc->sc_dmatag, map);
811 1.26 pk }
812 1.47 pk #endif
813 1.26 pk
814 1.1 pk #if defined(SUN4)
815 1.26 pk static int
816 1.53 uwe sparc_vct4_dmamap_create(void *cookie, vme_size_t size, vme_am_t am,
817 1.53 uwe vme_datasize_t datasize, vme_swap_t swap,
818 1.53 uwe int nsegments, vme_size_t maxsegsz,
819 1.53 uwe vme_addr_t boundary, int flags,
820 1.53 uwe bus_dmamap_t *dmamp)
821 1.26 pk {
822 1.60 tsutsui struct sparcvme_softc *sc = cookie;
823 1.26 pk
824 1.26 pk /* Allocate a base map through parent bus ops */
825 1.26 pk return (bus_dmamap_create(sc->sc_dmatag, size, nsegments, maxsegsz,
826 1.26 pk boundary, flags, dmamp));
827 1.26 pk }
828 1.26 pk
829 1.53 uwe static int
830 1.53 uwe sparc_vme4_dmamap_load(bus_dma_tag_t t, bus_dmamap_t map,
831 1.53 uwe void *buf, bus_size_t buflen,
832 1.53 uwe struct proc *p, int flags)
833 1.1 pk {
834 1.25 pk bus_addr_t dva;
835 1.10 pk bus_size_t sgsize;
836 1.48 mrg u_long ldva;
837 1.25 pk vaddr_t va, voff;
838 1.10 pk pmap_t pmap;
839 1.10 pk int pagesz = PAGE_SIZE;
840 1.1 pk int error;
841 1.1 pk
842 1.42 pk cache_flush(buf, buflen); /* XXX - move to bus_dma_sync */
843 1.25 pk
844 1.25 pk va = (vaddr_t)buf;
845 1.25 pk voff = va & (pagesz - 1);
846 1.25 pk va &= -pagesz;
847 1.25 pk
848 1.25 pk /*
849 1.25 pk * Allocate an integral number of pages from DVMA space
850 1.25 pk * covering the passed buffer.
851 1.25 pk */
852 1.25 pk sgsize = (buflen + voff + pagesz - 1) & -pagesz;
853 1.25 pk error = extent_alloc(vme_dvmamap, sgsize, pagesz,
854 1.10 pk map->_dm_boundary,
855 1.10 pk (flags & BUS_DMA_NOWAIT) == 0
856 1.10 pk ? EX_WAITOK
857 1.10 pk : EX_NOWAIT,
858 1.48 mrg &ldva);
859 1.1 pk if (error != 0)
860 1.1 pk return (error);
861 1.48 mrg dva = (bus_addr_t)ldva;
862 1.1 pk
863 1.10 pk map->dm_mapsize = buflen;
864 1.10 pk map->dm_nsegs = 1;
865 1.25 pk /* Adjust DVMA address to VME view */
866 1.25 pk map->dm_segs[0].ds_addr = dva + voff - VME4_DVMA_BASE;
867 1.10 pk map->dm_segs[0].ds_len = buflen;
868 1.25 pk map->dm_segs[0]._ds_sgsize = sgsize;
869 1.10 pk
870 1.10 pk pmap = (p == NULL) ? pmap_kernel() : p->p_vmspace->vm_map.pmap;
871 1.10 pk
872 1.25 pk for (; sgsize != 0; ) {
873 1.10 pk paddr_t pa;
874 1.10 pk /*
875 1.10 pk * Get the physical address for this page.
876 1.10 pk */
877 1.25 pk (void) pmap_extract(pmap, va, &pa);
878 1.10 pk
879 1.10 pk #ifdef notyet
880 1.10 pk if (have_iocache)
881 1.25 pk pa |= PG_IOC;
882 1.10 pk #endif
883 1.25 pk pmap_enter(pmap_kernel(), dva,
884 1.25 pk pa | PMAP_NC,
885 1.25 pk VM_PROT_READ|VM_PROT_WRITE, PMAP_WIRED);
886 1.25 pk
887 1.25 pk dva += pagesz;
888 1.25 pk va += pagesz;
889 1.25 pk sgsize -= pagesz;
890 1.10 pk }
891 1.32 chris pmap_update(pmap_kernel());
892 1.10 pk
893 1.1 pk return (0);
894 1.1 pk }
895 1.1 pk
896 1.53 uwe static void
897 1.53 uwe sparc_vme4_dmamap_unload(bus_dma_tag_t t, bus_dmamap_t map)
898 1.1 pk {
899 1.23 pk bus_dma_segment_t *segs = map->dm_segs;
900 1.23 pk int nsegs = map->dm_nsegs;
901 1.23 pk bus_addr_t dva;
902 1.10 pk bus_size_t len;
903 1.25 pk int i, s, error;
904 1.8 pk
905 1.23 pk for (i = 0; i < nsegs; i++) {
906 1.23 pk /* Go from VME to CPU view */
907 1.23 pk dva = segs[i].ds_addr + VME4_DVMA_BASE;
908 1.25 pk dva &= -PAGE_SIZE;
909 1.25 pk len = segs[i]._ds_sgsize;
910 1.23 pk
911 1.23 pk /* Remove double-mapping in DVMA space */
912 1.23 pk pmap_remove(pmap_kernel(), dva, dva + len);
913 1.23 pk
914 1.23 pk /* Release DVMA space */
915 1.25 pk s = splhigh();
916 1.25 pk error = extent_free(vme_dvmamap, dva, len, EX_NOWAIT);
917 1.25 pk splx(s);
918 1.25 pk if (error != 0)
919 1.23 pk printf("warning: %ld of DVMA space lost\n", len);
920 1.23 pk }
921 1.32 chris pmap_update(pmap_kernel());
922 1.10 pk
923 1.10 pk /* Mark the mappings as invalid. */
924 1.10 pk map->dm_mapsize = 0;
925 1.10 pk map->dm_nsegs = 0;
926 1.1 pk }
927 1.1 pk
928 1.53 uwe static void
929 1.53 uwe sparc_vme4_dmamap_sync(bus_dma_tag_t t, bus_dmamap_t map,
930 1.53 uwe bus_addr_t offset, bus_size_t len, int ops)
931 1.1 pk {
932 1.3 thorpej
933 1.3 thorpej /*
934 1.3 thorpej * XXX Should perform cache flushes as necessary (e.g. 4/200 W/B).
935 1.10 pk * Currently the cache is flushed in bus_dma_load()...
936 1.3 thorpej */
937 1.1 pk }
938 1.1 pk #endif /* SUN4 */
939 1.1 pk
940 1.1 pk #if defined(SUN4M)
941 1.1 pk static int
942 1.53 uwe sparc_vme_iommu_dmamap_create(bus_dma_tag_t t, bus_size_t size,
943 1.53 uwe int nsegments, bus_size_t maxsegsz,
944 1.53 uwe bus_size_t boundary, int flags,
945 1.53 uwe bus_dmamap_t *dmamp)
946 1.1 pk {
947 1.26 pk
948 1.28 pk printf("sparc_vme_dmamap_create: please use `vme_dmamap_create'\n");
949 1.26 pk return (EINVAL);
950 1.26 pk }
951 1.26 pk
952 1.26 pk static int
953 1.53 uwe sparc_vct_iommu_dmamap_create(void *cookie, vme_size_t size, vme_am_t am,
954 1.53 uwe vme_datasize_t datasize, vme_swap_t swap,
955 1.53 uwe int nsegments, vme_size_t maxsegsz,
956 1.53 uwe vme_addr_t boundary, int flags,
957 1.53 uwe bus_dmamap_t *dmamp)
958 1.26 pk {
959 1.60 tsutsui struct sparcvme_softc *sc = cookie;
960 1.26 pk bus_dmamap_t map;
961 1.10 pk int error;
962 1.1 pk
963 1.26 pk /* Allocate a base map through parent bus ops */
964 1.10 pk error = bus_dmamap_create(sc->sc_dmatag, size, nsegments, maxsegsz,
965 1.26 pk boundary, flags, &map);
966 1.10 pk if (error != 0)
967 1.10 pk return (error);
968 1.10 pk
969 1.26 pk /*
970 1.26 pk * Each I/O cache line maps to a 8K section of VME DVMA space, so
971 1.26 pk * we must ensure that DVMA alloctions are always 8K aligned.
972 1.26 pk */
973 1.26 pk map->_dm_align = VME_IOC_PAGESZ;
974 1.26 pk
975 1.26 pk /* Set map region based on Address Modifier */
976 1.26 pk switch ((am & VME_AM_ADRSIZEMASK)) {
977 1.26 pk case VME_AM_A16:
978 1.26 pk case VME_AM_A24:
979 1.26 pk /* 1 MB of DVMA space */
980 1.28 pk map->_dm_ex_start = VME_IOMMU_DVMA_AM24_BASE;
981 1.28 pk map->_dm_ex_end = VME_IOMMU_DVMA_AM24_END;
982 1.26 pk break;
983 1.26 pk case VME_AM_A32:
984 1.26 pk /* 8 MB of DVMA space */
985 1.28 pk map->_dm_ex_start = VME_IOMMU_DVMA_AM32_BASE;
986 1.28 pk map->_dm_ex_end = VME_IOMMU_DVMA_AM32_END;
987 1.26 pk break;
988 1.26 pk }
989 1.1 pk
990 1.26 pk *dmamp = map;
991 1.10 pk return (0);
992 1.1 pk }
993 1.1 pk
994 1.53 uwe static int
995 1.53 uwe sparc_vme_iommu_dmamap_load(bus_dma_tag_t t, bus_dmamap_t map,
996 1.53 uwe void *buf, bus_size_t buflen,
997 1.53 uwe struct proc *p, int flags)
998 1.1 pk {
999 1.60 tsutsui struct sparcvme_softc *sc = t->_cookie;
1000 1.53 uwe volatile uint32_t *ioctags;
1001 1.1 pk int error;
1002 1.1 pk
1003 1.26 pk /* Round request to a multiple of the I/O cache size */
1004 1.23 pk buflen = (buflen + VME_IOC_PAGESZ - 1) & -VME_IOC_PAGESZ;
1005 1.8 pk error = bus_dmamap_load(sc->sc_dmatag, map, buf, buflen, p, flags);
1006 1.1 pk if (error != 0)
1007 1.1 pk return (error);
1008 1.1 pk
1009 1.26 pk /* Allocate I/O cache entries for this range */
1010 1.1 pk ioctags = sc->sc_ioctags + VME_IOC_LINE(map->dm_segs[0].ds_addr);
1011 1.26 pk while (buflen > 0) {
1012 1.1 pk *ioctags = VME_IOC_IC | VME_IOC_W;
1013 1.1 pk ioctags += VME_IOC_LINESZ/sizeof(*ioctags);
1014 1.1 pk buflen -= VME_IOC_PAGESZ;
1015 1.1 pk }
1016 1.28 pk
1017 1.28 pk /*
1018 1.28 pk * Adjust DVMA address to VME view.
1019 1.28 pk * Note: the DVMA base address is the same for all
1020 1.28 pk * VME address spaces.
1021 1.28 pk */
1022 1.28 pk map->dm_segs[0].ds_addr -= VME_IOMMU_DVMA_BASE;
1023 1.1 pk return (0);
1024 1.1 pk }
1025 1.1 pk
1026 1.1 pk
1027 1.53 uwe static void
1028 1.53 uwe sparc_vme_iommu_dmamap_unload(bus_dma_tag_t t, bus_dmamap_t map)
1029 1.1 pk {
1030 1.60 tsutsui struct sparcvme_softc *sc = t->_cookie;
1031 1.53 uwe volatile uint32_t *flushregs;
1032 1.1 pk int len;
1033 1.1 pk
1034 1.28 pk /* Go from VME to CPU view */
1035 1.28 pk map->dm_segs[0].ds_addr += VME_IOMMU_DVMA_BASE;
1036 1.28 pk
1037 1.26 pk /* Flush VME I/O cache */
1038 1.26 pk len = map->dm_segs[0]._ds_sgsize;
1039 1.1 pk flushregs = sc->sc_iocflush + VME_IOC_LINE(map->dm_segs[0].ds_addr);
1040 1.26 pk while (len > 0) {
1041 1.1 pk *flushregs = 0;
1042 1.1 pk flushregs += VME_IOC_LINESZ/sizeof(*flushregs);
1043 1.1 pk len -= VME_IOC_PAGESZ;
1044 1.1 pk }
1045 1.26 pk
1046 1.26 pk /*
1047 1.26 pk * Start a read from `tag space' which will not complete until
1048 1.26 pk * all cache flushes have finished
1049 1.26 pk */
1050 1.1 pk (*sc->sc_ioctags);
1051 1.1 pk
1052 1.8 pk bus_dmamap_unload(sc->sc_dmatag, map);
1053 1.9 pk }
1054 1.9 pk
1055 1.53 uwe static void
1056 1.53 uwe sparc_vme_iommu_dmamap_sync(bus_dma_tag_t t, bus_dmamap_t map,
1057 1.53 uwe bus_addr_t offset, bus_size_t len, int ops)
1058 1.1 pk {
1059 1.3 thorpej
1060 1.3 thorpej /*
1061 1.3 thorpej * XXX Should perform cache flushes as necessary.
1062 1.3 thorpej */
1063 1.1 pk }
1064 1.1 pk #endif /* SUN4M */
1065 1.12 pk
1066 1.47 pk #if defined(SUN4) || defined(SUN4M)
1067 1.53 uwe static int
1068 1.53 uwe sparc_vme_dmamem_map(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs,
1069 1.54 christos size_t size, void **kvap, int flags)
1070 1.12 pk {
1071 1.60 tsutsui struct sparcvme_softc *sc = t->_cookie;
1072 1.12 pk
1073 1.12 pk return (bus_dmamem_map(sc->sc_dmatag, segs, nsegs, size, kvap, flags));
1074 1.12 pk }
1075 1.47 pk #endif /* SUN4 || SUN4M */
1076