vme_machdep.c revision 1.75 1 1.75 msaitoh /* $NetBSD: vme_machdep.c,v 1.75 2021/12/05 04:21:31 msaitoh Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.4 thorpej * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk *
19 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
30 1.1 pk */
31 1.46 lukem
32 1.46 lukem #include <sys/cdefs.h>
33 1.75 msaitoh __KERNEL_RCSID(0, "$NetBSD: vme_machdep.c,v 1.75 2021/12/05 04:21:31 msaitoh Exp $");
34 1.1 pk
35 1.1 pk #include <sys/param.h>
36 1.10 pk #include <sys/extent.h>
37 1.1 pk #include <sys/systm.h>
38 1.1 pk #include <sys/device.h>
39 1.71 thorpej #include <sys/kmem.h>
40 1.19 drochner #include <sys/errno.h>
41 1.1 pk
42 1.1 pk #include <sys/proc.h>
43 1.1 pk #include <sys/syslog.h>
44 1.1 pk
45 1.29 mrg #include <uvm/uvm_extern.h>
46 1.1 pk
47 1.1 pk #define _SPARC_BUS_DMA_PRIVATE
48 1.64 dyoung #include <sys/bus.h>
49 1.6 pk #include <sparc/sparc/iommuvar.h>
50 1.1 pk #include <machine/autoconf.h>
51 1.1 pk #include <machine/oldmon.h>
52 1.1 pk #include <machine/cpu.h>
53 1.1 pk #include <machine/ctlreg.h>
54 1.63 rmind #include <machine/pcb.h>
55 1.1 pk
56 1.19 drochner #include <dev/vme/vmereg.h>
57 1.1 pk #include <dev/vme/vmevar.h>
58 1.1 pk
59 1.1 pk #include <sparc/sparc/asm.h>
60 1.1 pk #include <sparc/sparc/vaddrs.h>
61 1.1 pk #include <sparc/sparc/cpuvar.h>
62 1.1 pk #include <sparc/dev/vmereg.h>
63 1.1 pk
64 1.19 drochner struct sparcvme_softc {
65 1.7 pk bus_space_tag_t sc_bustag;
66 1.8 pk bus_dma_tag_t sc_dmatag;
67 1.1 pk struct vmebusreg *sc_reg; /* VME control registers */
68 1.1 pk struct vmebusvec *sc_vec; /* VME interrupt vector */
69 1.1 pk struct rom_range *sc_range; /* ROM range property */
70 1.1 pk int sc_nrange;
71 1.53 uwe volatile uint32_t *sc_ioctags; /* VME IO-cache tag registers */
72 1.53 uwe volatile uint32_t *sc_iocflush;/* VME IO-cache flush registers */
73 1.53 uwe int (*sc_vmeintr)(void *);
74 1.1 pk };
75 1.19 drochner struct sparcvme_softc *sparcvme_sc;/*XXX*/
76 1.1 pk
77 1.1 pk /* autoconfiguration driver */
78 1.60 tsutsui static int vmematch_iommu(device_t, cfdata_t, void *);
79 1.60 tsutsui static void vmeattach_iommu(device_t, device_t, void *);
80 1.60 tsutsui static int vmematch_mainbus(device_t, cfdata_t, void *);
81 1.60 tsutsui static void vmeattach_mainbus(device_t, device_t, void *);
82 1.1 pk #if defined(SUN4)
83 1.53 uwe int vmeintr4(void *);
84 1.1 pk #endif
85 1.1 pk #if defined(SUN4M)
86 1.53 uwe int vmeintr4m(void *);
87 1.53 uwe static int sparc_vme_error(void);
88 1.1 pk #endif
89 1.1 pk
90 1.1 pk
91 1.53 uwe static int sparc_vme_probe(void *, vme_addr_t, vme_size_t,
92 1.28 pk vme_am_t, vme_datasize_t,
93 1.53 uwe int (*)(void *,
94 1.53 uwe bus_space_tag_t, bus_space_handle_t),
95 1.53 uwe void *);
96 1.53 uwe static int sparc_vme_map(void *, vme_addr_t, vme_size_t, vme_am_t,
97 1.53 uwe vme_datasize_t, vme_swap_t,
98 1.53 uwe bus_space_tag_t *, bus_space_handle_t *,
99 1.53 uwe vme_mapresc_t *);
100 1.53 uwe static void sparc_vme_unmap(void *, vme_mapresc_t);
101 1.53 uwe static int sparc_vme_intr_map(void *, int, int, vme_intr_handle_t *);
102 1.53 uwe static const struct evcnt *sparc_vme_intr_evcnt(void *, vme_intr_handle_t);
103 1.53 uwe static void * sparc_vme_intr_establish(void *, vme_intr_handle_t, int,
104 1.53 uwe int (*)(void *), void *);
105 1.53 uwe static void sparc_vme_intr_disestablish(void *, void *);
106 1.1 pk
107 1.53 uwe static int vmebus_translate(struct sparcvme_softc *, vme_am_t,
108 1.53 uwe vme_addr_t, bus_addr_t *);
109 1.50 pk #ifdef notyet
110 1.1 pk #if defined(SUN4M)
111 1.53 uwe static void sparc_vme_iommu_barrier(bus_space_tag_t, bus_space_handle_t,
112 1.53 uwe bus_size_t, bus_size_t, int);
113 1.7 pk
114 1.50 pk #endif /* SUN4M */
115 1.1 pk #endif
116 1.1 pk
117 1.1 pk /*
118 1.1 pk * DMA functions.
119 1.1 pk */
120 1.47 pk #if defined(SUN4) || defined(SUN4M)
121 1.53 uwe static void sparc_vct_dmamap_destroy(void *, bus_dmamap_t);
122 1.47 pk #endif
123 1.26 pk
124 1.1 pk #if defined(SUN4)
125 1.53 uwe static int sparc_vct4_dmamap_create(void *, vme_size_t, vme_am_t,
126 1.26 pk vme_datasize_t, vme_swap_t, int, vme_size_t, vme_addr_t,
127 1.53 uwe int, bus_dmamap_t *);
128 1.53 uwe static int sparc_vme4_dmamap_load(bus_dma_tag_t, bus_dmamap_t, void *,
129 1.53 uwe bus_size_t, struct proc *, int);
130 1.53 uwe static void sparc_vme4_dmamap_unload(bus_dma_tag_t, bus_dmamap_t);
131 1.53 uwe static void sparc_vme4_dmamap_sync(bus_dma_tag_t, bus_dmamap_t,
132 1.53 uwe bus_addr_t, bus_size_t, int);
133 1.47 pk #endif /* SUN4 */
134 1.1 pk
135 1.1 pk #if defined(SUN4M)
136 1.53 uwe static int sparc_vct_iommu_dmamap_create(void *, vme_size_t, vme_am_t,
137 1.26 pk vme_datasize_t, vme_swap_t, int, vme_size_t, vme_addr_t,
138 1.53 uwe int, bus_dmamap_t *);
139 1.53 uwe static int sparc_vme_iommu_dmamap_create(bus_dma_tag_t, bus_size_t,
140 1.53 uwe int, bus_size_t, bus_size_t, int, bus_dmamap_t *);
141 1.53 uwe
142 1.53 uwe static int sparc_vme_iommu_dmamap_load(bus_dma_tag_t, bus_dmamap_t,
143 1.53 uwe void *, bus_size_t, struct proc *, int);
144 1.53 uwe static void sparc_vme_iommu_dmamap_unload(bus_dma_tag_t, bus_dmamap_t);
145 1.53 uwe static void sparc_vme_iommu_dmamap_sync(bus_dma_tag_t, bus_dmamap_t,
146 1.53 uwe bus_addr_t, bus_size_t, int);
147 1.47 pk #endif /* SUN4M */
148 1.1 pk
149 1.47 pk #if defined(SUN4) || defined(SUN4M)
150 1.53 uwe static int sparc_vme_dmamem_map(bus_dma_tag_t, bus_dma_segment_t *,
151 1.54 christos int, size_t, void **, int);
152 1.47 pk #endif
153 1.47 pk
154 1.1 pk #if 0
155 1.53 uwe static void sparc_vme_dmamap_destroy(bus_dma_tag_t, bus_dmamap_t);
156 1.54 christos static void sparc_vme_dmamem_unmap(bus_dma_tag_t, void *, size_t);
157 1.53 uwe static paddr_t sparc_vme_dmamem_mmap(bus_dma_tag_t,
158 1.53 uwe bus_dma_segment_t *, int, off_t, int, int);
159 1.1 pk #endif
160 1.1 pk
161 1.53 uwe int sparc_vme_mmap_cookie(vme_addr_t, vme_am_t, bus_space_handle_t *);
162 1.19 drochner
163 1.65 mrg CFATTACH_DECL_NEW(vme_mainbus, sizeof(struct sparcvme_softc),
164 1.39 thorpej vmematch_mainbus, vmeattach_mainbus, NULL, NULL);
165 1.6 pk
166 1.65 mrg CFATTACH_DECL_NEW(vme_iommu, sizeof(struct sparcvme_softc),
167 1.39 thorpej vmematch_iommu, vmeattach_iommu, NULL, NULL);
168 1.1 pk
169 1.51 chs static int vme_attached;
170 1.51 chs
171 1.67 matt extern int (*vmeerr_handler)(void);
172 1.14 pk
173 1.19 drochner #define VMEMOD_D32 0x40 /* ??? */
174 1.19 drochner
175 1.7 pk /* If the PROM does not provide the `ranges' property, we make up our own */
176 1.7 pk struct rom_range vmebus_translations[] = {
177 1.19 drochner #define _DS (VME_AM_MBO | VME_AM_SUPER | VME_AM_DATA)
178 1.19 drochner { VME_AM_A16|_DS, 0, PMAP_VME16, 0xffff0000, 0 },
179 1.19 drochner { VME_AM_A24|_DS, 0, PMAP_VME16, 0xff000000, 0 },
180 1.19 drochner { VME_AM_A32|_DS, 0, PMAP_VME16, 0x00000000, 0 },
181 1.19 drochner { VME_AM_A16|VMEMOD_D32|_DS, 0, PMAP_VME32, 0xffff0000, 0 },
182 1.19 drochner { VME_AM_A24|VMEMOD_D32|_DS, 0, PMAP_VME32, 0xff000000, 0 },
183 1.19 drochner { VME_AM_A32|VMEMOD_D32|_DS, 0, PMAP_VME32, 0x00000000, 0 }
184 1.7 pk #undef _DS
185 1.7 pk };
186 1.7 pk
187 1.11 pk /*
188 1.28 pk * The VME bus logic on sun4 machines maps DMA requests in the first MB
189 1.28 pk * of VME space to the last MB of DVMA space. `vme_dvmamap' is used
190 1.28 pk * for DVMA space allocations. The DMA addresses returned by
191 1.28 pk * bus_dmamap_load*() must be relocated by -VME4_DVMA_BASE.
192 1.11 pk */
193 1.10 pk struct extent *vme_dvmamap;
194 1.10 pk
195 1.28 pk /*
196 1.28 pk * The VME hardware on the sun4m IOMMU maps the first 8MB of 32-bit
197 1.28 pk * VME space to the last 8MB of DVMA space and the first 1MB of
198 1.28 pk * 24-bit VME space to the first 1MB of the last 8MB of DVMA space
199 1.28 pk * (thus 24-bit VME space overlaps the first 1MB of of 32-bit space).
200 1.28 pk * The following constants define subregions in the IOMMU DVMA map
201 1.28 pk * for VME DVMA allocations. The DMA addresses returned by
202 1.28 pk * bus_dmamap_load*() must be relocated by -VME_IOMMU_DVMA_BASE.
203 1.28 pk */
204 1.28 pk #define VME_IOMMU_DVMA_BASE 0xff800000
205 1.28 pk #define VME_IOMMU_DVMA_AM24_BASE VME_IOMMU_DVMA_BASE
206 1.28 pk #define VME_IOMMU_DVMA_AM24_END 0xff900000
207 1.28 pk #define VME_IOMMU_DVMA_AM32_BASE VME_IOMMU_DVMA_BASE
208 1.28 pk #define VME_IOMMU_DVMA_AM32_END IOMMU_DVMA_END
209 1.28 pk
210 1.1 pk struct vme_chipset_tag sparc_vme_chipset_tag = {
211 1.1 pk NULL,
212 1.1 pk sparc_vme_map,
213 1.1 pk sparc_vme_unmap,
214 1.19 drochner sparc_vme_probe,
215 1.1 pk sparc_vme_intr_map,
216 1.24 cgd sparc_vme_intr_evcnt,
217 1.1 pk sparc_vme_intr_establish,
218 1.1 pk sparc_vme_intr_disestablish,
219 1.19 drochner 0, 0, 0 /* bus specific DMA stuff */
220 1.1 pk };
221 1.1 pk
222 1.1 pk
223 1.1 pk #if defined(SUN4)
224 1.1 pk struct sparc_bus_dma_tag sparc_vme4_dma_tag = {
225 1.1 pk NULL, /* cookie */
226 1.1 pk _bus_dmamap_create,
227 1.1 pk _bus_dmamap_destroy,
228 1.1 pk sparc_vme4_dmamap_load,
229 1.1 pk _bus_dmamap_load_mbuf,
230 1.1 pk _bus_dmamap_load_uio,
231 1.1 pk _bus_dmamap_load_raw,
232 1.1 pk sparc_vme4_dmamap_unload,
233 1.1 pk sparc_vme4_dmamap_sync,
234 1.1 pk
235 1.23 pk _bus_dmamem_alloc,
236 1.23 pk _bus_dmamem_free,
237 1.9 pk sparc_vme_dmamem_map,
238 1.1 pk _bus_dmamem_unmap,
239 1.1 pk _bus_dmamem_mmap
240 1.1 pk };
241 1.1 pk #endif
242 1.1 pk
243 1.1 pk #if defined(SUN4M)
244 1.28 pk struct sparc_bus_dma_tag sparc_vme_iommu_dma_tag = {
245 1.1 pk NULL, /* cookie */
246 1.28 pk sparc_vme_iommu_dmamap_create,
247 1.1 pk _bus_dmamap_destroy,
248 1.28 pk sparc_vme_iommu_dmamap_load,
249 1.1 pk _bus_dmamap_load_mbuf,
250 1.1 pk _bus_dmamap_load_uio,
251 1.1 pk _bus_dmamap_load_raw,
252 1.28 pk sparc_vme_iommu_dmamap_unload,
253 1.28 pk sparc_vme_iommu_dmamap_sync,
254 1.1 pk
255 1.23 pk _bus_dmamem_alloc,
256 1.23 pk _bus_dmamem_free,
257 1.9 pk sparc_vme_dmamem_map,
258 1.1 pk _bus_dmamem_unmap,
259 1.1 pk _bus_dmamem_mmap
260 1.1 pk };
261 1.1 pk #endif
262 1.1 pk
263 1.1 pk
264 1.53 uwe static int
265 1.60 tsutsui vmematch_mainbus(device_t parent, cfdata_t cf, void *aux)
266 1.1 pk {
267 1.15 pk struct mainbus_attach_args *ma = aux;
268 1.1 pk
269 1.51 chs if (!CPU_ISSUN4 || vme_attached)
270 1.1 pk return (0);
271 1.1 pk
272 1.19 drochner return (strcmp("vme", ma->ma_name) == 0);
273 1.1 pk }
274 1.1 pk
275 1.53 uwe static int
276 1.60 tsutsui vmematch_iommu(device_t parent, cfdata_t cf, void *aux)
277 1.1 pk {
278 1.15 pk struct iommu_attach_args *ia = aux;
279 1.1 pk
280 1.51 chs if (vme_attached)
281 1.51 chs return 0;
282 1.51 chs
283 1.19 drochner return (strcmp("vme", ia->iom_name) == 0);
284 1.6 pk }
285 1.1 pk
286 1.1 pk
287 1.53 uwe static void
288 1.60 tsutsui vmeattach_mainbus(device_t parent, device_t self, void *aux)
289 1.1 pk {
290 1.6 pk #if defined(SUN4)
291 1.6 pk struct mainbus_attach_args *ma = aux;
292 1.60 tsutsui struct sparcvme_softc *sc = device_private(self);
293 1.19 drochner struct vmebus_attach_args vba;
294 1.1 pk
295 1.51 chs vme_attached = 1;
296 1.1 pk
297 1.7 pk sc->sc_bustag = ma->ma_bustag;
298 1.8 pk sc->sc_dmatag = ma->ma_dmatag;
299 1.7 pk
300 1.1 pk /* VME interrupt entry point */
301 1.1 pk sc->sc_vmeintr = vmeintr4;
302 1.1 pk
303 1.60 tsutsui /*XXX*/ sparc_vme_chipset_tag.cookie = sc;
304 1.26 pk /*XXX*/ sparc_vme_chipset_tag.vct_dmamap_create = sparc_vct4_dmamap_create;
305 1.26 pk /*XXX*/ sparc_vme_chipset_tag.vct_dmamap_destroy = sparc_vct_dmamap_destroy;
306 1.60 tsutsui /*XXX*/ sparc_vme4_dma_tag._cookie = sc;
307 1.1 pk
308 1.19 drochner vba.va_vct = &sparc_vme_chipset_tag;
309 1.19 drochner vba.va_bdt = &sparc_vme4_dma_tag;
310 1.19 drochner vba.va_slaveconfig = 0;
311 1.1 pk
312 1.7 pk /* Fall back to our own `range' construction */
313 1.7 pk sc->sc_range = vmebus_translations;
314 1.7 pk sc->sc_nrange =
315 1.7 pk sizeof(vmebus_translations)/sizeof(vmebus_translations[0]);
316 1.7 pk
317 1.11 pk vme_dvmamap = extent_create("vmedvma", VME4_DVMA_BASE, VME4_DVMA_END,
318 1.70 chs 0, 0, EX_WAITOK);
319 1.10 pk
320 1.1 pk printf("\n");
321 1.74 thorpej (void)config_found(self, &vba, 0, CFARGS_NONE);
322 1.6 pk
323 1.53 uwe #endif /* SUN4 */
324 1.1 pk return;
325 1.1 pk }
326 1.1 pk
327 1.1 pk /* sun4m vmebus */
328 1.53 uwe static void
329 1.68 chs vmeattach_iommu(device_t parent, device_t self, void *aux)
330 1.1 pk {
331 1.6 pk #if defined(SUN4M)
332 1.60 tsutsui struct sparcvme_softc *sc = device_private(self);
333 1.6 pk struct iommu_attach_args *ia = aux;
334 1.19 drochner struct vmebus_attach_args vba;
335 1.6 pk bus_space_handle_t bh;
336 1.6 pk int node;
337 1.1 pk int cline;
338 1.1 pk
339 1.7 pk sc->sc_bustag = ia->iom_bustag;
340 1.8 pk sc->sc_dmatag = ia->iom_dmatag;
341 1.7 pk
342 1.1 pk /* VME interrupt entry point */
343 1.1 pk sc->sc_vmeintr = vmeintr4m;
344 1.1 pk
345 1.60 tsutsui /*XXX*/ sparc_vme_chipset_tag.cookie = sc;
346 1.28 pk /*XXX*/ sparc_vme_chipset_tag.vct_dmamap_create = sparc_vct_iommu_dmamap_create;
347 1.26 pk /*XXX*/ sparc_vme_chipset_tag.vct_dmamap_destroy = sparc_vct_dmamap_destroy;
348 1.60 tsutsui /*XXX*/ sparc_vme_iommu_dma_tag._cookie = sc;
349 1.1 pk
350 1.19 drochner vba.va_vct = &sparc_vme_chipset_tag;
351 1.28 pk vba.va_bdt = &sparc_vme_iommu_dma_tag;
352 1.19 drochner vba.va_slaveconfig = 0;
353 1.1 pk
354 1.6 pk node = ia->iom_node;
355 1.1 pk
356 1.7 pk /*
357 1.7 pk * Map VME control space
358 1.7 pk */
359 1.14 pk if (ia->iom_nreg < 2) {
360 1.60 tsutsui printf("%s: only %d register sets\n", device_xname(self),
361 1.14 pk ia->iom_nreg);
362 1.6 pk return;
363 1.6 pk }
364 1.6 pk
365 1.35 pk if (bus_space_map(ia->iom_bustag,
366 1.36 thorpej (bus_addr_t) BUS_ADDR(ia->iom_reg[0].oa_space,
367 1.36 thorpej ia->iom_reg[0].oa_base),
368 1.36 thorpej (bus_size_t)ia->iom_reg[0].oa_size,
369 1.7 pk BUS_SPACE_MAP_LINEAR,
370 1.35 pk &bh) != 0) {
371 1.60 tsutsui panic("%s: can't map vmebusreg", device_xname(self));
372 1.6 pk }
373 1.6 pk sc->sc_reg = (struct vmebusreg *)bh;
374 1.6 pk
375 1.35 pk if (bus_space_map(ia->iom_bustag,
376 1.36 thorpej (bus_addr_t) BUS_ADDR(ia->iom_reg[1].oa_space,
377 1.36 thorpej ia->iom_reg[1].oa_base),
378 1.36 thorpej (bus_size_t)ia->iom_reg[1].oa_size,
379 1.7 pk BUS_SPACE_MAP_LINEAR,
380 1.35 pk &bh) != 0) {
381 1.60 tsutsui panic("%s: can't map vmebusvec", device_xname(self));
382 1.6 pk }
383 1.6 pk sc->sc_vec = (struct vmebusvec *)bh;
384 1.6 pk
385 1.7 pk /*
386 1.7 pk * Map VME IO cache tags and flush control.
387 1.7 pk */
388 1.35 pk if (bus_space_map(ia->iom_bustag,
389 1.35 pk (bus_addr_t) BUS_ADDR(
390 1.36 thorpej ia->iom_reg[1].oa_space,
391 1.36 thorpej ia->iom_reg[1].oa_base + VME_IOC_TAGOFFSET),
392 1.7 pk VME_IOC_SIZE,
393 1.7 pk BUS_SPACE_MAP_LINEAR,
394 1.35 pk &bh) != 0) {
395 1.60 tsutsui panic("%s: can't map IOC tags", device_xname(self));
396 1.6 pk }
397 1.53 uwe sc->sc_ioctags = (uint32_t *)bh;
398 1.6 pk
399 1.35 pk if (bus_space_map(ia->iom_bustag,
400 1.35 pk (bus_addr_t) BUS_ADDR(
401 1.36 thorpej ia->iom_reg[1].oa_space,
402 1.36 thorpej ia->iom_reg[1].oa_base + VME_IOC_FLUSHOFFSET),
403 1.7 pk VME_IOC_SIZE,
404 1.7 pk BUS_SPACE_MAP_LINEAR,
405 1.35 pk &bh) != 0) {
406 1.60 tsutsui panic("%s: can't map IOC flush registers", device_xname(self));
407 1.6 pk }
408 1.53 uwe sc->sc_iocflush = (uint32_t *)bh;
409 1.1 pk
410 1.1 pk /*
411 1.1 pk * Get "range" property.
412 1.1 pk */
413 1.49 pk if (prom_getprop(node, "ranges", sizeof(struct rom_range),
414 1.48 mrg &sc->sc_nrange, &sc->sc_range) != 0) {
415 1.60 tsutsui panic("%s: can't get ranges property", device_xname(self));
416 1.1 pk }
417 1.1 pk
418 1.19 drochner sparcvme_sc = sc;
419 1.14 pk vmeerr_handler = sparc_vme_error;
420 1.1 pk
421 1.1 pk /*
422 1.1 pk * Invalidate all IO-cache entries.
423 1.1 pk */
424 1.1 pk for (cline = VME_IOC_SIZE/VME_IOC_LINESZ; cline > 0;) {
425 1.1 pk sc->sc_ioctags[--cline] = 0;
426 1.1 pk }
427 1.1 pk
428 1.1 pk /* Enable IO-cache */
429 1.1 pk sc->sc_reg->vmebus_cr |= VMEBUS_CR_C;
430 1.1 pk
431 1.1 pk printf(": version 0x%x\n",
432 1.1 pk sc->sc_reg->vmebus_cr & VMEBUS_CR_IMPL);
433 1.1 pk
434 1.73 thorpej (void)config_found(self, &vba, 0,
435 1.74 thorpej CFARGS(.devhandle = prom_node_to_devhandle(node)));
436 1.47 pk #endif /* SUN4M */
437 1.1 pk }
438 1.1 pk
439 1.16 fvdl #if defined(SUN4M)
440 1.16 fvdl static int
441 1.53 uwe sparc_vme_error(void)
442 1.1 pk {
443 1.19 drochner struct sparcvme_softc *sc = sparcvme_sc;
444 1.53 uwe uint32_t afsr, afpa;
445 1.14 pk char bits[64];
446 1.1 pk
447 1.19 drochner afsr = sc->sc_reg->vmebus_afsr;
448 1.14 pk afpa = sc->sc_reg->vmebus_afar;
449 1.58 christos snprintb(bits, sizeof(bits), VMEBUS_AFSR_BITS, afsr);
450 1.58 christos printf("VME error:\n\tAFSR %s\n", bits);
451 1.14 pk printf("\taddress: 0x%x%x\n", afsr, afpa);
452 1.14 pk return (0);
453 1.1 pk }
454 1.16 fvdl #endif
455 1.1 pk
456 1.53 uwe static int
457 1.53 uwe vmebus_translate(struct sparcvme_softc *sc, vme_am_t mod, vme_addr_t addr,
458 1.53 uwe bus_addr_t *bap)
459 1.7 pk {
460 1.7 pk int i;
461 1.7 pk
462 1.7 pk for (i = 0; i < sc->sc_nrange; i++) {
463 1.35 pk struct rom_range *rp = &sc->sc_range[i];
464 1.7 pk
465 1.35 pk if (rp->cspace != mod)
466 1.7 pk continue;
467 1.7 pk
468 1.7 pk /* We've found the connection to the parent bus */
469 1.35 pk *bap = BUS_ADDR(rp->pspace, rp->poffset + addr);
470 1.7 pk return (0);
471 1.7 pk }
472 1.7 pk return (ENOENT);
473 1.7 pk }
474 1.7 pk
475 1.19 drochner struct vmeprobe_myarg {
476 1.53 uwe int (*cb)(void *, bus_space_tag_t, bus_space_handle_t);
477 1.19 drochner void *cbarg;
478 1.19 drochner bus_space_tag_t tag;
479 1.19 drochner int res; /* backwards */
480 1.19 drochner };
481 1.19 drochner
482 1.53 uwe static int vmeprobe_mycb(void *, void *);
483 1.53 uwe
484 1.19 drochner static int
485 1.53 uwe vmeprobe_mycb(void *bh, void *arg)
486 1.19 drochner {
487 1.19 drochner struct vmeprobe_myarg *a = arg;
488 1.19 drochner
489 1.19 drochner a->res = (*a->cb)(a->cbarg, a->tag, (bus_space_handle_t)bh);
490 1.19 drochner return (!a->res);
491 1.19 drochner }
492 1.19 drochner
493 1.53 uwe static int
494 1.53 uwe sparc_vme_probe(void *cookie, vme_addr_t addr, vme_size_t len, vme_am_t mod,
495 1.53 uwe vme_datasize_t datasize,
496 1.53 uwe int (*callback)(void *, bus_space_tag_t, bus_space_handle_t),
497 1.53 uwe void *arg)
498 1.1 pk {
499 1.60 tsutsui struct sparcvme_softc *sc = cookie;
500 1.7 pk bus_addr_t paddr;
501 1.19 drochner bus_size_t size;
502 1.19 drochner struct vmeprobe_myarg myarg;
503 1.19 drochner int res, i;
504 1.1 pk
505 1.35 pk if (vmebus_translate(sc, mod, addr, &paddr) != 0)
506 1.19 drochner return (EINVAL);
507 1.19 drochner
508 1.19 drochner size = (datasize == VME_D8 ? 1 : (datasize == VME_D16 ? 2 : 4));
509 1.7 pk
510 1.19 drochner if (callback) {
511 1.19 drochner myarg.cb = callback;
512 1.19 drochner myarg.cbarg = arg;
513 1.19 drochner myarg.tag = sc->sc_bustag;
514 1.19 drochner myarg.res = 0;
515 1.35 pk res = bus_space_probe(sc->sc_bustag, paddr, size, 0,
516 1.19 drochner 0, vmeprobe_mycb, &myarg);
517 1.19 drochner return (res ? 0 : (myarg.res ? myarg.res : EIO));
518 1.19 drochner }
519 1.19 drochner
520 1.19 drochner for (i = 0; i < len / size; i++) {
521 1.19 drochner myarg.res = 0;
522 1.35 pk res = bus_space_probe(sc->sc_bustag, paddr, size, 0,
523 1.19 drochner 0, 0, 0);
524 1.19 drochner if (res == 0)
525 1.19 drochner return (EIO);
526 1.19 drochner paddr += size;
527 1.19 drochner }
528 1.19 drochner return (0);
529 1.1 pk }
530 1.1 pk
531 1.53 uwe static int
532 1.53 uwe sparc_vme_map(void *cookie, vme_addr_t addr, vme_size_t size, vme_am_t mod,
533 1.53 uwe vme_datasize_t datasize, vme_swap_t swap,
534 1.53 uwe bus_space_tag_t *tp, bus_space_handle_t *hp, vme_mapresc_t *rp)
535 1.1 pk {
536 1.60 tsutsui struct sparcvme_softc *sc = cookie;
537 1.7 pk bus_addr_t paddr;
538 1.7 pk int error;
539 1.7 pk
540 1.35 pk error = vmebus_translate(sc, mod, addr, &paddr);
541 1.7 pk if (error != 0)
542 1.7 pk return (error);
543 1.1 pk
544 1.19 drochner *tp = sc->sc_bustag;
545 1.35 pk return (bus_space_map(sc->sc_bustag, paddr, size, 0, hp));
546 1.1 pk }
547 1.1 pk
548 1.1 pk int
549 1.53 uwe sparc_vme_mmap_cookie(vme_addr_t addr, vme_am_t mod, bus_space_handle_t *hp)
550 1.1 pk {
551 1.19 drochner struct sparcvme_softc *sc = sparcvme_sc;
552 1.7 pk bus_addr_t paddr;
553 1.7 pk int error;
554 1.7 pk
555 1.35 pk error = vmebus_translate(sc, mod, addr, &paddr);
556 1.7 pk if (error != 0)
557 1.7 pk return (error);
558 1.1 pk
559 1.53 uwe return (bus_space_mmap(sc->sc_bustag, paddr, 0,
560 1.33 eeh 0/*prot is ignored*/, 0));
561 1.1 pk }
562 1.1 pk
563 1.50 pk #ifdef notyet
564 1.1 pk #if defined(SUN4M)
565 1.53 uwe static void
566 1.53 uwe sparc_vme_iommu_barrier(bus_space_tag_t t, bus_space_handle_t h,
567 1.53 uwe bus_size_t offset, bus_size_t size.
568 1.53 uwe int flags)
569 1.1 pk {
570 1.60 tsutsui struct vmebusreg *vbp = t->cookie;
571 1.1 pk
572 1.1 pk /* Read async fault status to flush write-buffers */
573 1.1 pk (*(volatile int *)&vbp->vmebus_afsr);
574 1.1 pk }
575 1.50 pk #endif /* SUN4M */
576 1.1 pk #endif
577 1.1 pk
578 1.1 pk
579 1.1 pk
580 1.1 pk /*
581 1.1 pk * VME Interrupt Priority Level to sparc Processor Interrupt Level.
582 1.1 pk */
583 1.1 pk static int vme_ipl_to_pil[] = {
584 1.1 pk 0,
585 1.1 pk 2,
586 1.1 pk 3,
587 1.1 pk 5,
588 1.1 pk 7,
589 1.1 pk 9,
590 1.1 pk 11,
591 1.1 pk 13
592 1.1 pk };
593 1.1 pk
594 1.1 pk
595 1.1 pk /*
596 1.1 pk * All VME device interrupts go through vmeintr(). This function reads
597 1.1 pk * the VME vector from the bus, then dispatches the device interrupt
598 1.1 pk * handler. All handlers for devices that map to the same Processor
599 1.1 pk * Interrupt Level (according to the table above) are on a linked list
600 1.1 pk * of `sparc_vme_intr_handle' structures. The head of which is passed
601 1.1 pk * down as the argument to `vmeintr(void *arg)'.
602 1.1 pk */
603 1.1 pk struct sparc_vme_intr_handle {
604 1.1 pk struct intrhand ih;
605 1.1 pk struct sparc_vme_intr_handle *next;
606 1.1 pk int vec; /* VME interrupt vector */
607 1.1 pk int pri; /* VME interrupt priority */
608 1.19 drochner struct sparcvme_softc *sc;/*XXX*/
609 1.1 pk };
610 1.1 pk
611 1.1 pk #if defined(SUN4)
612 1.1 pk int
613 1.53 uwe vmeintr4(void *arg)
614 1.1 pk {
615 1.1 pk struct sparc_vme_intr_handle *ihp = (vme_intr_handle_t)arg;
616 1.1 pk int level, vec;
617 1.30 pk int rv = 0;
618 1.1 pk
619 1.1 pk level = (ihp->pri << 1) | 1;
620 1.1 pk
621 1.54 christos vec = ldcontrolb((void *)(AC_VMEINTVEC | level));
622 1.1 pk
623 1.1 pk if (vec == -1) {
624 1.30 pk #ifdef DEBUG
625 1.30 pk /*
626 1.30 pk * This seems to happen only with the i82586 based
627 1.30 pk * `ie1' boards.
628 1.30 pk */
629 1.30 pk printf("vme: spurious interrupt at VME level %d\n", ihp->pri);
630 1.30 pk #endif
631 1.30 pk return (1); /* XXX - pretend we handled it, for now */
632 1.1 pk }
633 1.1 pk
634 1.1 pk for (; ihp; ihp = ihp->next)
635 1.40 pk if (ihp->vec == vec && ihp->ih.ih_fun) {
636 1.40 pk splx(ihp->ih.ih_classipl);
637 1.30 pk rv |= (ihp->ih.ih_fun)(ihp->ih.ih_arg);
638 1.40 pk }
639 1.30 pk
640 1.30 pk return (rv);
641 1.1 pk }
642 1.1 pk #endif
643 1.1 pk
644 1.1 pk #if defined(SUN4M)
645 1.1 pk int
646 1.53 uwe vmeintr4m(void *arg)
647 1.1 pk {
648 1.1 pk struct sparc_vme_intr_handle *ihp = (vme_intr_handle_t)arg;
649 1.1 pk int level, vec;
650 1.30 pk int rv = 0;
651 1.1 pk
652 1.1 pk level = (ihp->pri << 1) | 1;
653 1.1 pk
654 1.1 pk #if 0
655 1.1 pk int pending;
656 1.1 pk
657 1.1 pk /* Flush VME <=> Sbus write buffers */
658 1.1 pk (*(volatile int *)&ihp->sc->sc_reg->vmebus_afsr);
659 1.1 pk
660 1.1 pk pending = *((int*)ICR_SI_PEND);
661 1.1 pk if ((pending & SINTR_VME(ihp->pri)) == 0) {
662 1.1 pk printf("vmeintr: non pending at pri %x(p 0x%x)\n",
663 1.1 pk ihp->pri, pending);
664 1.1 pk return (0);
665 1.1 pk }
666 1.1 pk #endif
667 1.1 pk #if 0
668 1.1 pk /* Why gives this a bus timeout sometimes? */
669 1.1 pk vec = ihp->sc->sc_vec->vmebusvec[level];
670 1.1 pk #else
671 1.1 pk /* so, arrange to catch the fault... */
672 1.1 pk {
673 1.53 uwe extern int fkbyte(volatile char *, struct pcb *);
674 1.52 tsutsui volatile char *addr = &ihp->sc->sc_vec->vmebusvec[level];
675 1.1 pk struct pcb *xpcb;
676 1.63 rmind void *saveonfault;
677 1.1 pk int s;
678 1.1 pk
679 1.1 pk s = splhigh();
680 1.1 pk
681 1.61 rmind xpcb = lwp_getpcb(curlwp);
682 1.63 rmind saveonfault = xpcb->pcb_onfault;
683 1.1 pk vec = fkbyte(addr, xpcb);
684 1.63 rmind xpcb->pcb_onfault = saveonfault;
685 1.1 pk
686 1.1 pk splx(s);
687 1.1 pk }
688 1.1 pk #endif
689 1.1 pk
690 1.1 pk if (vec == -1) {
691 1.30 pk #ifdef DEBUG
692 1.30 pk /*
693 1.30 pk * This seems to happen only with the i82586 based
694 1.30 pk * `ie1' boards.
695 1.30 pk */
696 1.30 pk printf("vme: spurious interrupt at VME level %d\n", ihp->pri);
697 1.30 pk printf(" ICR_SI_PEND=0x%x; VME AFSR=0x%x; VME AFAR=0x%x\n",
698 1.1 pk *((int*)ICR_SI_PEND),
699 1.1 pk ihp->sc->sc_reg->vmebus_afsr,
700 1.1 pk ihp->sc->sc_reg->vmebus_afar);
701 1.30 pk #endif
702 1.14 pk return (1); /* XXX - pretend we handled it, for now */
703 1.1 pk }
704 1.1 pk
705 1.1 pk for (; ihp; ihp = ihp->next)
706 1.40 pk if (ihp->vec == vec && ihp->ih.ih_fun) {
707 1.40 pk splx(ihp->ih.ih_classipl);
708 1.30 pk rv |= (ihp->ih.ih_fun)(ihp->ih.ih_arg);
709 1.40 pk }
710 1.30 pk
711 1.30 pk return (rv);
712 1.1 pk }
713 1.53 uwe #endif /* SUN4M */
714 1.1 pk
715 1.53 uwe static int
716 1.53 uwe sparc_vme_intr_map(void *cookie, int level, int vec,
717 1.53 uwe vme_intr_handle_t *ihp)
718 1.1 pk {
719 1.1 pk struct sparc_vme_intr_handle *ih;
720 1.1 pk
721 1.71 thorpej ih = kmem_alloc(sizeof(*ih), KM_SLEEP);
722 1.19 drochner ih->pri = level;
723 1.1 pk ih->vec = vec;
724 1.1 pk ih->sc = cookie;/*XXX*/
725 1.1 pk *ihp = ih;
726 1.1 pk return (0);
727 1.24 cgd }
728 1.24 cgd
729 1.53 uwe static const struct evcnt *
730 1.53 uwe sparc_vme_intr_evcnt(void *cookie, vme_intr_handle_t vih)
731 1.24 cgd {
732 1.24 cgd
733 1.24 cgd /* XXX for now, no evcnt parent reported */
734 1.24 cgd return NULL;
735 1.1 pk }
736 1.1 pk
737 1.53 uwe static void *
738 1.53 uwe sparc_vme_intr_establish(void *cookie, vme_intr_handle_t vih, int level,
739 1.53 uwe int (*func)(void *), void *arg)
740 1.1 pk {
741 1.60 tsutsui struct sparcvme_softc *sc = cookie;
742 1.1 pk struct sparc_vme_intr_handle *svih =
743 1.1 pk (struct sparc_vme_intr_handle *)vih;
744 1.1 pk struct intrhand *ih;
745 1.40 pk int pil;
746 1.1 pk
747 1.40 pk /* Translate VME priority to processor IPL */
748 1.40 pk pil = vme_ipl_to_pil[svih->pri];
749 1.19 drochner
750 1.40 pk if (level < pil)
751 1.40 pk panic("vme_intr_establish: class lvl (%d) < pil (%d)\n",
752 1.40 pk level, pil);
753 1.1 pk
754 1.1 pk svih->ih.ih_fun = func;
755 1.1 pk svih->ih.ih_arg = arg;
756 1.40 pk svih->ih.ih_classipl = level; /* note: used slightly differently
757 1.40 pk than in intr.c (no shift) */
758 1.1 pk svih->next = NULL;
759 1.1 pk
760 1.1 pk /* ensure the interrupt subsystem will call us at this level */
761 1.40 pk for (ih = intrhand[pil]; ih != NULL; ih = ih->ih_next)
762 1.1 pk if (ih->ih_fun == sc->sc_vmeintr)
763 1.1 pk break;
764 1.1 pk
765 1.1 pk if (ih == NULL) {
766 1.71 thorpej ih = kmem_zalloc(sizeof(*ih), KM_SLEEP);
767 1.1 pk ih->ih_fun = sc->sc_vmeintr;
768 1.1 pk ih->ih_arg = vih;
769 1.62 mrg intr_establish(pil, 0, ih, NULL, false);
770 1.1 pk } else {
771 1.1 pk svih->next = (vme_intr_handle_t)ih->ih_arg;
772 1.1 pk ih->ih_arg = vih;
773 1.1 pk }
774 1.1 pk return (NULL);
775 1.1 pk }
776 1.1 pk
777 1.53 uwe static void
778 1.53 uwe sparc_vme_unmap(void *cookie, vme_mapresc_t resc)
779 1.1 pk {
780 1.53 uwe
781 1.1 pk /* Not implemented */
782 1.1 pk panic("sparc_vme_unmap");
783 1.1 pk }
784 1.1 pk
785 1.53 uwe static void
786 1.53 uwe sparc_vme_intr_disestablish(void *cookie, void *a)
787 1.1 pk {
788 1.53 uwe
789 1.1 pk /* Not implemented */
790 1.1 pk panic("sparc_vme_intr_disestablish");
791 1.1 pk }
792 1.1 pk
793 1.1 pk
794 1.1 pk
795 1.1 pk /*
796 1.1 pk * VME DMA functions.
797 1.1 pk */
798 1.1 pk
799 1.47 pk #if defined(SUN4) || defined(SUN4M)
800 1.26 pk static void
801 1.53 uwe sparc_vct_dmamap_destroy(void *cookie, bus_dmamap_t map)
802 1.26 pk {
803 1.60 tsutsui struct sparcvme_softc *sc = cookie;
804 1.53 uwe
805 1.26 pk bus_dmamap_destroy(sc->sc_dmatag, map);
806 1.26 pk }
807 1.47 pk #endif
808 1.26 pk
809 1.1 pk #if defined(SUN4)
810 1.26 pk static int
811 1.53 uwe sparc_vct4_dmamap_create(void *cookie, vme_size_t size, vme_am_t am,
812 1.53 uwe vme_datasize_t datasize, vme_swap_t swap,
813 1.53 uwe int nsegments, vme_size_t maxsegsz,
814 1.53 uwe vme_addr_t boundary, int flags,
815 1.53 uwe bus_dmamap_t *dmamp)
816 1.26 pk {
817 1.60 tsutsui struct sparcvme_softc *sc = cookie;
818 1.26 pk
819 1.26 pk /* Allocate a base map through parent bus ops */
820 1.26 pk return (bus_dmamap_create(sc->sc_dmatag, size, nsegments, maxsegsz,
821 1.26 pk boundary, flags, dmamp));
822 1.26 pk }
823 1.26 pk
824 1.53 uwe static int
825 1.53 uwe sparc_vme4_dmamap_load(bus_dma_tag_t t, bus_dmamap_t map,
826 1.53 uwe void *buf, bus_size_t buflen,
827 1.53 uwe struct proc *p, int flags)
828 1.1 pk {
829 1.25 pk bus_addr_t dva;
830 1.10 pk bus_size_t sgsize;
831 1.48 mrg u_long ldva;
832 1.25 pk vaddr_t va, voff;
833 1.10 pk pmap_t pmap;
834 1.10 pk int pagesz = PAGE_SIZE;
835 1.1 pk int error;
836 1.1 pk
837 1.42 pk cache_flush(buf, buflen); /* XXX - move to bus_dma_sync */
838 1.25 pk
839 1.25 pk va = (vaddr_t)buf;
840 1.25 pk voff = va & (pagesz - 1);
841 1.25 pk va &= -pagesz;
842 1.25 pk
843 1.25 pk /*
844 1.25 pk * Allocate an integral number of pages from DVMA space
845 1.25 pk * covering the passed buffer.
846 1.25 pk */
847 1.25 pk sgsize = (buflen + voff + pagesz - 1) & -pagesz;
848 1.25 pk error = extent_alloc(vme_dvmamap, sgsize, pagesz,
849 1.10 pk map->_dm_boundary,
850 1.10 pk (flags & BUS_DMA_NOWAIT) == 0
851 1.10 pk ? EX_WAITOK
852 1.10 pk : EX_NOWAIT,
853 1.48 mrg &ldva);
854 1.1 pk if (error != 0)
855 1.1 pk return (error);
856 1.48 mrg dva = (bus_addr_t)ldva;
857 1.1 pk
858 1.10 pk map->dm_mapsize = buflen;
859 1.10 pk map->dm_nsegs = 1;
860 1.25 pk /* Adjust DVMA address to VME view */
861 1.25 pk map->dm_segs[0].ds_addr = dva + voff - VME4_DVMA_BASE;
862 1.10 pk map->dm_segs[0].ds_len = buflen;
863 1.25 pk map->dm_segs[0]._ds_sgsize = sgsize;
864 1.10 pk
865 1.10 pk pmap = (p == NULL) ? pmap_kernel() : p->p_vmspace->vm_map.pmap;
866 1.10 pk
867 1.25 pk for (; sgsize != 0; ) {
868 1.10 pk paddr_t pa;
869 1.10 pk /*
870 1.10 pk * Get the physical address for this page.
871 1.10 pk */
872 1.25 pk (void) pmap_extract(pmap, va, &pa);
873 1.10 pk
874 1.10 pk #ifdef notyet
875 1.10 pk if (have_iocache)
876 1.25 pk pa |= PG_IOC;
877 1.10 pk #endif
878 1.25 pk pmap_enter(pmap_kernel(), dva,
879 1.25 pk pa | PMAP_NC,
880 1.25 pk VM_PROT_READ|VM_PROT_WRITE, PMAP_WIRED);
881 1.25 pk
882 1.25 pk dva += pagesz;
883 1.25 pk va += pagesz;
884 1.25 pk sgsize -= pagesz;
885 1.10 pk }
886 1.32 chris pmap_update(pmap_kernel());
887 1.10 pk
888 1.1 pk return (0);
889 1.1 pk }
890 1.1 pk
891 1.53 uwe static void
892 1.53 uwe sparc_vme4_dmamap_unload(bus_dma_tag_t t, bus_dmamap_t map)
893 1.1 pk {
894 1.23 pk bus_dma_segment_t *segs = map->dm_segs;
895 1.23 pk int nsegs = map->dm_nsegs;
896 1.23 pk bus_addr_t dva;
897 1.10 pk bus_size_t len;
898 1.25 pk int i, s, error;
899 1.8 pk
900 1.23 pk for (i = 0; i < nsegs; i++) {
901 1.23 pk /* Go from VME to CPU view */
902 1.23 pk dva = segs[i].ds_addr + VME4_DVMA_BASE;
903 1.25 pk dva &= -PAGE_SIZE;
904 1.25 pk len = segs[i]._ds_sgsize;
905 1.23 pk
906 1.23 pk /* Remove double-mapping in DVMA space */
907 1.23 pk pmap_remove(pmap_kernel(), dva, dva + len);
908 1.23 pk
909 1.23 pk /* Release DVMA space */
910 1.25 pk s = splhigh();
911 1.25 pk error = extent_free(vme_dvmamap, dva, len, EX_NOWAIT);
912 1.25 pk splx(s);
913 1.25 pk if (error != 0)
914 1.23 pk printf("warning: %ld of DVMA space lost\n", len);
915 1.23 pk }
916 1.32 chris pmap_update(pmap_kernel());
917 1.10 pk
918 1.10 pk /* Mark the mappings as invalid. */
919 1.10 pk map->dm_mapsize = 0;
920 1.10 pk map->dm_nsegs = 0;
921 1.1 pk }
922 1.1 pk
923 1.53 uwe static void
924 1.53 uwe sparc_vme4_dmamap_sync(bus_dma_tag_t t, bus_dmamap_t map,
925 1.53 uwe bus_addr_t offset, bus_size_t len, int ops)
926 1.1 pk {
927 1.3 thorpej
928 1.3 thorpej /*
929 1.3 thorpej * XXX Should perform cache flushes as necessary (e.g. 4/200 W/B).
930 1.10 pk * Currently the cache is flushed in bus_dma_load()...
931 1.3 thorpej */
932 1.1 pk }
933 1.1 pk #endif /* SUN4 */
934 1.1 pk
935 1.1 pk #if defined(SUN4M)
936 1.1 pk static int
937 1.53 uwe sparc_vme_iommu_dmamap_create(bus_dma_tag_t t, bus_size_t size,
938 1.53 uwe int nsegments, bus_size_t maxsegsz,
939 1.53 uwe bus_size_t boundary, int flags,
940 1.53 uwe bus_dmamap_t *dmamp)
941 1.1 pk {
942 1.26 pk
943 1.28 pk printf("sparc_vme_dmamap_create: please use `vme_dmamap_create'\n");
944 1.26 pk return (EINVAL);
945 1.26 pk }
946 1.26 pk
947 1.26 pk static int
948 1.53 uwe sparc_vct_iommu_dmamap_create(void *cookie, vme_size_t size, vme_am_t am,
949 1.53 uwe vme_datasize_t datasize, vme_swap_t swap,
950 1.53 uwe int nsegments, vme_size_t maxsegsz,
951 1.53 uwe vme_addr_t boundary, int flags,
952 1.53 uwe bus_dmamap_t *dmamp)
953 1.26 pk {
954 1.60 tsutsui struct sparcvme_softc *sc = cookie;
955 1.26 pk bus_dmamap_t map;
956 1.10 pk int error;
957 1.1 pk
958 1.26 pk /* Allocate a base map through parent bus ops */
959 1.10 pk error = bus_dmamap_create(sc->sc_dmatag, size, nsegments, maxsegsz,
960 1.26 pk boundary, flags, &map);
961 1.10 pk if (error != 0)
962 1.10 pk return (error);
963 1.10 pk
964 1.26 pk /*
965 1.26 pk * Each I/O cache line maps to a 8K section of VME DVMA space, so
966 1.75 msaitoh * we must ensure that DVMA allocations are always 8K aligned.
967 1.26 pk */
968 1.26 pk map->_dm_align = VME_IOC_PAGESZ;
969 1.26 pk
970 1.26 pk /* Set map region based on Address Modifier */
971 1.26 pk switch ((am & VME_AM_ADRSIZEMASK)) {
972 1.26 pk case VME_AM_A16:
973 1.26 pk case VME_AM_A24:
974 1.26 pk /* 1 MB of DVMA space */
975 1.28 pk map->_dm_ex_start = VME_IOMMU_DVMA_AM24_BASE;
976 1.28 pk map->_dm_ex_end = VME_IOMMU_DVMA_AM24_END;
977 1.26 pk break;
978 1.26 pk case VME_AM_A32:
979 1.26 pk /* 8 MB of DVMA space */
980 1.28 pk map->_dm_ex_start = VME_IOMMU_DVMA_AM32_BASE;
981 1.28 pk map->_dm_ex_end = VME_IOMMU_DVMA_AM32_END;
982 1.26 pk break;
983 1.26 pk }
984 1.1 pk
985 1.26 pk *dmamp = map;
986 1.10 pk return (0);
987 1.1 pk }
988 1.1 pk
989 1.53 uwe static int
990 1.53 uwe sparc_vme_iommu_dmamap_load(bus_dma_tag_t t, bus_dmamap_t map,
991 1.53 uwe void *buf, bus_size_t buflen,
992 1.53 uwe struct proc *p, int flags)
993 1.1 pk {
994 1.60 tsutsui struct sparcvme_softc *sc = t->_cookie;
995 1.53 uwe volatile uint32_t *ioctags;
996 1.1 pk int error;
997 1.1 pk
998 1.26 pk /* Round request to a multiple of the I/O cache size */
999 1.23 pk buflen = (buflen + VME_IOC_PAGESZ - 1) & -VME_IOC_PAGESZ;
1000 1.8 pk error = bus_dmamap_load(sc->sc_dmatag, map, buf, buflen, p, flags);
1001 1.1 pk if (error != 0)
1002 1.1 pk return (error);
1003 1.1 pk
1004 1.26 pk /* Allocate I/O cache entries for this range */
1005 1.1 pk ioctags = sc->sc_ioctags + VME_IOC_LINE(map->dm_segs[0].ds_addr);
1006 1.26 pk while (buflen > 0) {
1007 1.1 pk *ioctags = VME_IOC_IC | VME_IOC_W;
1008 1.1 pk ioctags += VME_IOC_LINESZ/sizeof(*ioctags);
1009 1.1 pk buflen -= VME_IOC_PAGESZ;
1010 1.1 pk }
1011 1.28 pk
1012 1.28 pk /*
1013 1.28 pk * Adjust DVMA address to VME view.
1014 1.28 pk * Note: the DVMA base address is the same for all
1015 1.28 pk * VME address spaces.
1016 1.28 pk */
1017 1.28 pk map->dm_segs[0].ds_addr -= VME_IOMMU_DVMA_BASE;
1018 1.1 pk return (0);
1019 1.1 pk }
1020 1.1 pk
1021 1.1 pk
1022 1.53 uwe static void
1023 1.53 uwe sparc_vme_iommu_dmamap_unload(bus_dma_tag_t t, bus_dmamap_t map)
1024 1.1 pk {
1025 1.60 tsutsui struct sparcvme_softc *sc = t->_cookie;
1026 1.53 uwe volatile uint32_t *flushregs;
1027 1.1 pk int len;
1028 1.1 pk
1029 1.28 pk /* Go from VME to CPU view */
1030 1.28 pk map->dm_segs[0].ds_addr += VME_IOMMU_DVMA_BASE;
1031 1.28 pk
1032 1.26 pk /* Flush VME I/O cache */
1033 1.26 pk len = map->dm_segs[0]._ds_sgsize;
1034 1.1 pk flushregs = sc->sc_iocflush + VME_IOC_LINE(map->dm_segs[0].ds_addr);
1035 1.26 pk while (len > 0) {
1036 1.1 pk *flushregs = 0;
1037 1.1 pk flushregs += VME_IOC_LINESZ/sizeof(*flushregs);
1038 1.1 pk len -= VME_IOC_PAGESZ;
1039 1.1 pk }
1040 1.26 pk
1041 1.26 pk /*
1042 1.26 pk * Start a read from `tag space' which will not complete until
1043 1.26 pk * all cache flushes have finished
1044 1.26 pk */
1045 1.1 pk (*sc->sc_ioctags);
1046 1.1 pk
1047 1.8 pk bus_dmamap_unload(sc->sc_dmatag, map);
1048 1.9 pk }
1049 1.9 pk
1050 1.53 uwe static void
1051 1.53 uwe sparc_vme_iommu_dmamap_sync(bus_dma_tag_t t, bus_dmamap_t map,
1052 1.53 uwe bus_addr_t offset, bus_size_t len, int ops)
1053 1.1 pk {
1054 1.3 thorpej
1055 1.3 thorpej /*
1056 1.3 thorpej * XXX Should perform cache flushes as necessary.
1057 1.3 thorpej */
1058 1.1 pk }
1059 1.1 pk #endif /* SUN4M */
1060 1.12 pk
1061 1.47 pk #if defined(SUN4) || defined(SUN4M)
1062 1.53 uwe static int
1063 1.53 uwe sparc_vme_dmamem_map(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs,
1064 1.54 christos size_t size, void **kvap, int flags)
1065 1.12 pk {
1066 1.60 tsutsui struct sparcvme_softc *sc = t->_cookie;
1067 1.12 pk
1068 1.12 pk return (bus_dmamem_map(sc->sc_dmatag, segs, nsegs, size, kvap, flags));
1069 1.12 pk }
1070 1.47 pk #endif /* SUN4 || SUN4M */
1071