Home | History | Annotate | Line # | Download | only in dev
vmereg.h revision 1.5.70.1
      1  1.5.70.1  yamt /*	$NetBSD: vmereg.h,v 1.5.70.1 2005/11/22 16:08:02 yamt Exp $ */
      2       1.1    pk 
      3       1.4    pk /*-
      4       1.4    pk  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5       1.4    pk  * All rights reserved.
      6       1.4    pk  *
      7       1.4    pk  * This code is derived from software contributed to The NetBSD Foundation
      8       1.4    pk  * by Paul Kranenburg.
      9       1.1    pk  *
     10       1.1    pk  * Redistribution and use in source and binary forms, with or without
     11       1.1    pk  * modification, are permitted provided that the following conditions
     12       1.1    pk  * are met:
     13       1.1    pk  * 1. Redistributions of source code must retain the above copyright
     14       1.1    pk  *    notice, this list of conditions and the following disclaimer.
     15       1.1    pk  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1    pk  *    notice, this list of conditions and the following disclaimer in the
     17       1.1    pk  *    documentation and/or other materials provided with the distribution.
     18       1.1    pk  * 3. All advertising materials mentioning features or use of this software
     19       1.1    pk  *    must display the following acknowledgement:
     20       1.4    pk  *        This product includes software developed by the NetBSD
     21       1.4    pk  *        Foundation, Inc. and its contributors.
     22       1.4    pk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.4    pk  *    contributors may be used to endorse or promote products derived
     24       1.4    pk  *    from this software without specific prior written permission.
     25       1.1    pk  *
     26       1.4    pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.4    pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.4    pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.4    pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.4    pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.4    pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.4    pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.4    pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.4    pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.4    pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.4    pk  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1    pk  */
     38       1.1    pk 
     39       1.1    pk struct vmebusreg {
     40  1.5.70.1  yamt 	volatile uint32_t	vmebus_cr;	/* VMEbus control register */
     41  1.5.70.1  yamt 	volatile uint32_t	vmebus_afar;	/* VMEbus async fault address */
     42  1.5.70.1  yamt 	volatile uint32_t	vmebus_afsr;	/* VMEbus async fault status */
     43       1.1    pk };
     44       1.1    pk 
     45       1.5    pk /* VME bus Register offsets */
     46       1.5    pk #define VMEBUS_CR_REG	0
     47       1.5    pk #define VMEBUS_AFAR_REG	4
     48       1.5    pk #define VMEBUS_AFSR_REG	8
     49       1.5    pk 
     50       1.3    pk /* VME Control Register bits */
     51       1.1    pk #define VMEBUS_CR_C	0x80000000	/* I/O cache enable */
     52       1.1    pk #define VMEBUS_CR_S	0x40000000	/* VME slave enable */
     53       1.1    pk #define VMEBUS_CR_L	0x20000000	/* Loopback enable (diagnostic) */
     54       1.1    pk #define VMEBUS_CR_R	0x10000000	/* VMEbus reset */
     55       1.1    pk #define VMEBUS_CR_RSVD	0x0ffffff0	/* reserved */
     56       1.1    pk #define VMEBUS_CR_IMPL	0x0000000f	/* VMEbus interface implementation */
     57       1.5    pk #define VMEBUS_CR_BITS	"\177\020"	\
     58       1.5    pk 			"f\0\4IMPL\0b\34R\0b\35L\0b\36S\0b\37C\0"
     59       1.1    pk 
     60       1.3    pk /* VME Asynchronous Fault Status bits */
     61       1.1    pk #define VMEBUS_AFSR_SZ	0xe0000000	/* Error transaction size */
     62       1.1    pk #define    VMEBUS_AFSR_SZ4	0	/* 4 byte */
     63       1.1    pk #define    VMEBUS_AFSR_SZ1	1	/* 1 byte */
     64       1.1    pk #define    VMEBUS_AFSR_SZ2	2	/* 2 byte */
     65       1.1    pk #define    VMEBUS_AFSR_SZ32	5	/* 32 byte */
     66       1.1    pk #define VMEBUS_AFSR_TO	0x10000000	/* VME master access time-out */
     67       1.1    pk #define VMEBUS_AFSR_BERR 0x08000000	/* VME master got BERR */
     68       1.1    pk #define VMEBUS_AFSR_WB	0x04000000	/* IOC write-back error (if SZ == 32) */
     69       1.1    pk 					/* Non-IOC write error (id SZ != 32) */
     70       1.1    pk #define VMEBUS_AFSR_ERR	0x02000000	/* Error summary bit */
     71       1.1    pk #define VMEBUS_AFSR_S	0x01000000	/* MVME error in supervisor space */
     72       1.1    pk #define VMEBUS_AFSR_ME	0x00800000	/* Multiple error */
     73       1.1    pk #define VMEBUS_AFSR_RSVD 0x007fffff	/* reserved */
     74       1.5    pk #define VMEBUS_AFSR_BITS "\177\020"	\
     75       1.5    pk 			 "b\27ME\0b\30S\0b\31ERR\0b\32WB\0\33TO\0f\34\3SZ\0"
     76       1.1    pk 
     77       1.1    pk struct vmebusvec {
     78  1.5.70.1  yamt 	volatile uint8_t	vmebusvec[16];
     79       1.1    pk };
     80       1.1    pk 
     81       1.3    pk /*
     82       1.3    pk  * VME IO-cache definitions.
     83       1.3    pk  */
     84       1.3    pk #define VME_IOC_SIZE		0x8000
     85       1.3    pk #define VME_IOC_LINESHFT	5
     86       1.3    pk #define VME_IOC_LINESZ		(1 << VME_IOC_LINESHFT)
     87       1.2    pk 
     88       1.3    pk /*
     89       1.3    pk  * The VME IO cache lines are selected by bits [13-22] of the DVMA address.
     90       1.3    pk  * A byte within a cache line is selected by bits [0-4]. The bits in between
     91       1.3    pk  * (e.g. [5-12]) are used as the cache tag.
     92       1.3    pk  */
     93       1.3    pk #define VME_IOC_IDXSHFT		13
     94       1.3    pk #define VME_IOC_IDXMASK		0x3ff
     95       1.3    pk #define VME_IOC_PAGESZ		(1 << VME_IOC_IDXSHFT) /* 8192 */
     96       1.3    pk #define VME_IOC_LINE_IDX(addr)	\
     97       1.3    pk 	((((u_long)(addr)) >> VME_IOC_IDXSHFT) & VME_IOC_IDXMASK)
     98       1.3    pk #define VME_IOC_LINE(addr)	(VME_IOC_LINE_IDX(addr) << VME_IOC_LINESHFT)
     99       1.3    pk 
    100       1.3    pk /* Format of a IO cache tag entry */
    101       1.3    pk #define VME_IOC_W		0x00100000	/* Allow writes */
    102       1.3    pk #define VME_IOC_IC		0x00200000	/* Line is cacheable */
    103       1.3    pk #define VME_IOC_M		0x00400000	/* Line is modified */
    104       1.3    pk #define VME_IOC_V		0x00800000	/* Data is valid */
    105       1.3    pk #define VME_IOC_TAGMASK		0xff000000	/* Tag (bits <5-12> of DVMA) */
    106       1.5    pk #define VME_IOC_BITS		"\177\020"	\
    107       1.5    pk 				"b\24W\0b\25IC\0b\26M\0b\27V\0f\30\10TAG\0"
    108       1.3    pk 
    109       1.3    pk /*
    110       1.3    pk  * Physical IO-cache addresses.
    111       1.3    pk  * (expressed as offsets relative to VME vector registers, for want
    112       1.3    pk  *  of something better).
    113       1.3    pk  */
    114       1.3    pk #define VME_IOC_TAGOFFSET	0x0f000000
    115       1.3    pk #define VME_IOC_DATAOFFSET	0x0f008000
    116       1.3    pk #define VME_IOC_FLUSHOFFSET	0x0f020000
    117