zs.c revision 1.100 1 1.100 pk /* $NetBSD: zs.c,v 1.100 2004/03/17 17:04:59 pk Exp $ */
2 1.18 deraadt
3 1.50 gwr /*-
4 1.50 gwr * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.50 gwr * All rights reserved.
6 1.1 deraadt *
7 1.50 gwr * This code is derived from software contributed to The NetBSD Foundation
8 1.50 gwr * by Gordon W. Ross.
9 1.1 deraadt *
10 1.1 deraadt * Redistribution and use in source and binary forms, with or without
11 1.1 deraadt * modification, are permitted provided that the following conditions
12 1.1 deraadt * are met:
13 1.1 deraadt * 1. Redistributions of source code must retain the above copyright
14 1.1 deraadt * notice, this list of conditions and the following disclaimer.
15 1.1 deraadt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 deraadt * notice, this list of conditions and the following disclaimer in the
17 1.1 deraadt * documentation and/or other materials provided with the distribution.
18 1.1 deraadt * 3. All advertising materials mentioning features or use of this software
19 1.1 deraadt * must display the following acknowledgement:
20 1.50 gwr * This product includes software developed by the NetBSD
21 1.50 gwr * Foundation, Inc. and its contributors.
22 1.50 gwr * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.50 gwr * contributors may be used to endorse or promote products derived
24 1.50 gwr * from this software without specific prior written permission.
25 1.50 gwr *
26 1.50 gwr * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.50 gwr * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.50 gwr * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.50 gwr * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.50 gwr * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.50 gwr * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.50 gwr * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.50 gwr * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.50 gwr * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.50 gwr * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.50 gwr * POSSIBILITY OF SUCH DAMAGE.
37 1.1 deraadt */
38 1.1 deraadt
39 1.1 deraadt /*
40 1.50 gwr * Zilog Z8530 Dual UART driver (machine-dependent part)
41 1.50 gwr *
42 1.50 gwr * Runs two serial lines per chip using slave drivers.
43 1.50 gwr * Plain tty/async lines use the zs_async slave.
44 1.50 gwr * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
45 1.1 deraadt */
46 1.98 lukem
47 1.98 lukem #include <sys/cdefs.h>
48 1.100 pk __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.100 2004/03/17 17:04:59 pk Exp $");
49 1.61 jonathan
50 1.61 jonathan #include "opt_ddb.h"
51 1.82 pk #include "opt_kgdb.h"
52 1.86 thorpej #include "opt_sparc_arch.h"
53 1.38 mrg
54 1.1 deraadt #include <sys/param.h>
55 1.34 christos #include <sys/systm.h>
56 1.50 gwr #include <sys/conf.h>
57 1.1 deraadt #include <sys/device.h>
58 1.1 deraadt #include <sys/file.h>
59 1.1 deraadt #include <sys/ioctl.h>
60 1.50 gwr #include <sys/kernel.h>
61 1.50 gwr #include <sys/proc.h>
62 1.1 deraadt #include <sys/tty.h>
63 1.1 deraadt #include <sys/time.h>
64 1.1 deraadt #include <sys/syslog.h>
65 1.1 deraadt
66 1.64 pk #include <machine/bsd_openprom.h>
67 1.1 deraadt #include <machine/autoconf.h>
68 1.80 pk #include <machine/intr.h>
69 1.50 gwr #include <machine/eeprom.h>
70 1.50 gwr #include <machine/psl.h>
71 1.50 gwr #include <machine/z8530var.h>
72 1.50 gwr
73 1.50 gwr #include <dev/cons.h>
74 1.50 gwr #include <dev/ic/z8530reg.h>
75 1.1 deraadt
76 1.1 deraadt #include <sparc/sparc/vaddrs.h>
77 1.1 deraadt #include <sparc/sparc/auxreg.h>
78 1.75 jdc #include <sparc/sparc/auxiotwo.h>
79 1.50 gwr #include <sparc/dev/cons.h>
80 1.50 gwr
81 1.50 gwr #include "kbd.h" /* NKBD */
82 1.50 gwr #include "zs.h" /* NZS */
83 1.1 deraadt
84 1.50 gwr /* Make life easier for the initialized arrays here. */
85 1.50 gwr #if NZS < 3
86 1.50 gwr #undef NZS
87 1.50 gwr #define NZS 3
88 1.1 deraadt #endif
89 1.1 deraadt
90 1.50 gwr /*
91 1.50 gwr * Some warts needed by z8530tty.c -
92 1.50 gwr * The default parity REALLY needs to be the same as the PROM uses,
93 1.50 gwr * or you can not see messages done with printf during boot-up...
94 1.50 gwr */
95 1.50 gwr int zs_def_cflag = (CREAD | CS8 | HUPCL);
96 1.1 deraadt
97 1.50 gwr /*
98 1.50 gwr * The Sun provides a 4.9152 MHz clock to the ZS chips.
99 1.50 gwr */
100 1.50 gwr #define PCLK (9600 * 512) /* PCLK pin input clock rate */
101 1.1 deraadt
102 1.50 gwr #define ZS_DELAY() (CPU_ISSUN4C ? (0) : delay(2))
103 1.1 deraadt
104 1.50 gwr /* The layout of this is hardware-dependent (padding, order). */
105 1.50 gwr struct zschan {
106 1.50 gwr volatile u_char zc_csr; /* ctrl,status, and indirect access */
107 1.50 gwr u_char zc_xxx0;
108 1.50 gwr volatile u_char zc_data; /* data */
109 1.50 gwr u_char zc_xxx1;
110 1.35 thorpej };
111 1.50 gwr struct zsdevice {
112 1.50 gwr /* Yes, they are backwards. */
113 1.50 gwr struct zschan zs_chan_b;
114 1.50 gwr struct zschan zs_chan_a;
115 1.35 thorpej };
116 1.1 deraadt
117 1.72 pk /* ZS channel used as the console device (if any) */
118 1.76 pk void *zs_conschan_get, *zs_conschan_put;
119 1.1 deraadt
120 1.50 gwr static u_char zs_init_reg[16] = {
121 1.50 gwr 0, /* 0: CMD (reset, etc.) */
122 1.50 gwr 0, /* 1: No interrupts yet. */
123 1.50 gwr 0, /* 2: IVECT */
124 1.50 gwr ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
125 1.50 gwr ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
126 1.50 gwr ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
127 1.50 gwr 0, /* 6: TXSYNC/SYNCLO */
128 1.50 gwr 0, /* 7: RXSYNC/SYNCHI */
129 1.50 gwr 0, /* 8: alias for data port */
130 1.50 gwr ZSWR9_MASTER_IE | ZSWR9_NO_VECTOR,
131 1.50 gwr 0, /*10: Misc. TX/RX control bits */
132 1.50 gwr ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
133 1.63 mycroft ((PCLK/32)/9600)-2, /*12: BAUDLO (default=9600) */
134 1.63 mycroft 0, /*13: BAUDHI (default=9600) */
135 1.50 gwr ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
136 1.62 mycroft ZSWR15_BREAK_IE,
137 1.50 gwr };
138 1.1 deraadt
139 1.76 pk /* Console ops */
140 1.76 pk static int zscngetc __P((dev_t));
141 1.76 pk static void zscnputc __P((dev_t, int));
142 1.76 pk static void zscnpollc __P((dev_t, int));
143 1.76 pk
144 1.76 pk struct consdev zs_consdev = {
145 1.76 pk NULL,
146 1.76 pk NULL,
147 1.76 pk zscngetc,
148 1.76 pk zscnputc,
149 1.76 pk zscnpollc,
150 1.76 pk NULL,
151 1.76 pk };
152 1.76 pk
153 1.34 christos
154 1.50 gwr /****************************************************************
155 1.50 gwr * Autoconfig
156 1.50 gwr ****************************************************************/
157 1.1 deraadt
158 1.50 gwr /* Definition of the driver for autoconfig. */
159 1.57 pk static int zs_match_mainbus __P((struct device *, struct cfdata *, void *));
160 1.57 pk static int zs_match_obio __P((struct device *, struct cfdata *, void *));
161 1.57 pk static void zs_attach_mainbus __P((struct device *, struct device *, void *));
162 1.57 pk static void zs_attach_obio __P((struct device *, struct device *, void *));
163 1.57 pk
164 1.86 thorpej #if defined(SUN4D)
165 1.86 thorpej #include <sparc/dev/bootbusvar.h>
166 1.86 thorpej
167 1.86 thorpej static int zs_match_bootbus __P((struct device *, struct cfdata *, void *));
168 1.86 thorpej static void zs_attach_bootbus __P((struct device *, struct device *, void *));
169 1.86 thorpej
170 1.90 thorpej CFATTACH_DECL(zs_bootbus, sizeof(struct zsc_softc),
171 1.91 thorpej zs_match_bootbus, zs_attach_bootbus, NULL, NULL);
172 1.86 thorpej #endif /* SUN4D */
173 1.76 pk
174 1.72 pk static void zs_attach __P((struct zsc_softc *, struct zsdevice *, int));
175 1.50 gwr static int zs_print __P((void *, const char *name));
176 1.1 deraadt
177 1.90 thorpej CFATTACH_DECL(zs_mainbus, sizeof(struct zsc_softc),
178 1.91 thorpej zs_match_mainbus, zs_attach_mainbus, NULL, NULL);
179 1.57 pk
180 1.90 thorpej CFATTACH_DECL(zs_obio, sizeof(struct zsc_softc),
181 1.91 thorpej zs_match_obio, zs_attach_obio, NULL, NULL);
182 1.1 deraadt
183 1.55 thorpej extern struct cfdriver zs_cd;
184 1.34 christos
185 1.93 pk /* softintr(9) cookie, shared by all instances of this driver */
186 1.93 pk static void *zs_sicookie;
187 1.93 pk
188 1.50 gwr /* Interrupt handlers. */
189 1.50 gwr static int zshard __P((void *));
190 1.93 pk static void zssoft __P((void *));
191 1.12 deraadt
192 1.50 gwr static int zs_get_speed __P((struct zs_chanstate *));
193 1.12 deraadt
194 1.76 pk /* Console device support */
195 1.76 pk static int zs_console_flags __P((int, int, int));
196 1.76 pk
197 1.75 jdc /* Power management hooks */
198 1.75 jdc int zs_enable __P((struct zs_chanstate *));
199 1.75 jdc void zs_disable __P((struct zs_chanstate *));
200 1.75 jdc
201 1.12 deraadt
202 1.1 deraadt /*
203 1.50 gwr * Is the zs chip present?
204 1.1 deraadt */
205 1.1 deraadt static int
206 1.57 pk zs_match_mainbus(parent, cf, aux)
207 1.16 deraadt struct device *parent;
208 1.45 pk struct cfdata *cf;
209 1.45 pk void *aux;
210 1.1 deraadt {
211 1.57 pk struct mainbus_attach_args *ma = aux;
212 1.1 deraadt
213 1.88 thorpej if (strcmp(cf->cf_name, ma->ma_name) != 0)
214 1.14 deraadt return (0);
215 1.57 pk
216 1.73 pk return (1);
217 1.1 deraadt }
218 1.1 deraadt
219 1.57 pk static int
220 1.57 pk zs_match_obio(parent, cf, aux)
221 1.57 pk struct device *parent;
222 1.57 pk struct cfdata *cf;
223 1.57 pk void *aux;
224 1.57 pk {
225 1.57 pk union obio_attach_args *uoba = aux;
226 1.57 pk struct obio4_attach_args *oba;
227 1.57 pk
228 1.57 pk if (uoba->uoba_isobio4 == 0) {
229 1.57 pk struct sbus_attach_args *sa = &uoba->uoba_sbus;
230 1.57 pk
231 1.88 thorpej if (strcmp(cf->cf_name, sa->sa_name) != 0)
232 1.57 pk return (0);
233 1.57 pk
234 1.73 pk return (1);
235 1.57 pk }
236 1.57 pk
237 1.57 pk oba = &uoba->uoba_oba4;
238 1.85 pk return (bus_space_probe(oba->oba_bustag, oba->oba_paddr,
239 1.58 pk 1, 0, 0, NULL, NULL));
240 1.57 pk }
241 1.57 pk
242 1.86 thorpej #if defined(SUN4D)
243 1.86 thorpej static int
244 1.86 thorpej zs_match_bootbus(parent, cf, aux)
245 1.86 thorpej struct device *parent;
246 1.86 thorpej struct cfdata *cf;
247 1.86 thorpej void *aux;
248 1.86 thorpej {
249 1.86 thorpej struct bootbus_attach_args *baa = aux;
250 1.86 thorpej
251 1.88 thorpej return (strcmp(cf->cf_name, baa->ba_name) == 0);
252 1.86 thorpej }
253 1.86 thorpej #endif /* SUN4D */
254 1.86 thorpej
255 1.57 pk static void
256 1.57 pk zs_attach_mainbus(parent, self, aux)
257 1.57 pk struct device *parent;
258 1.57 pk struct device *self;
259 1.57 pk void *aux;
260 1.57 pk {
261 1.57 pk struct zsc_softc *zsc = (void *) self;
262 1.57 pk struct mainbus_attach_args *ma = aux;
263 1.57 pk
264 1.57 pk zsc->zsc_bustag = ma->ma_bustag;
265 1.57 pk zsc->zsc_dmatag = ma->ma_dmatag;
266 1.100 pk zsc->zsc_promunit = prom_getpropint(ma->ma_node, "slave", -2);
267 1.76 pk zsc->zsc_node = ma->ma_node;
268 1.57 pk
269 1.72 pk /*
270 1.72 pk * For machines with zs on mainbus (all sun4c models), we expect
271 1.72 pk * the device registers to be mapped by the PROM.
272 1.72 pk */
273 1.72 pk zs_attach(zsc, ma->ma_promvaddr, ma->ma_pri);
274 1.57 pk }
275 1.57 pk
276 1.57 pk static void
277 1.57 pk zs_attach_obio(parent, self, aux)
278 1.57 pk struct device *parent;
279 1.57 pk struct device *self;
280 1.57 pk void *aux;
281 1.57 pk {
282 1.57 pk struct zsc_softc *zsc = (void *) self;
283 1.57 pk union obio_attach_args *uoba = aux;
284 1.57 pk
285 1.57 pk if (uoba->uoba_isobio4 == 0) {
286 1.57 pk struct sbus_attach_args *sa = &uoba->uoba_sbus;
287 1.72 pk void *va;
288 1.75 jdc struct zs_chanstate *cs;
289 1.75 jdc int channel;
290 1.72 pk
291 1.72 pk if (sa->sa_nintr == 0) {
292 1.72 pk printf(" no interrupt lines\n");
293 1.72 pk return;
294 1.72 pk }
295 1.72 pk
296 1.72 pk /*
297 1.72 pk * Some sun4m models (Javastations) may not map the zs device.
298 1.72 pk */
299 1.72 pk if (sa->sa_npromvaddrs > 0)
300 1.72 pk va = (void *)sa->sa_promvaddr;
301 1.72 pk else {
302 1.72 pk bus_space_handle_t bh;
303 1.72 pk
304 1.72 pk if (sbus_bus_map(sa->sa_bustag,
305 1.85 pk sa->sa_slot,
306 1.85 pk sa->sa_offset,
307 1.85 pk sa->sa_size,
308 1.85 pk BUS_SPACE_MAP_LINEAR, &bh) != 0) {
309 1.72 pk printf(" cannot map zs registers\n");
310 1.72 pk return;
311 1.72 pk }
312 1.72 pk va = (void *)bh;
313 1.72 pk }
314 1.72 pk
315 1.75 jdc /*
316 1.75 jdc * Check if power state can be set, e.g. Tadpole 3GX
317 1.75 jdc */
318 1.100 pk if (prom_getpropint(sa->sa_node, "pwr-on-auxio2", 0))
319 1.75 jdc {
320 1.75 jdc printf (" powered via auxio2");
321 1.75 jdc for (channel = 0; channel < 2; channel++) {
322 1.75 jdc cs = &zsc->zsc_cs_store[channel];
323 1.75 jdc cs->enable = zs_enable;
324 1.75 jdc cs->disable = zs_disable;
325 1.75 jdc }
326 1.75 jdc }
327 1.75 jdc
328 1.57 pk zsc->zsc_bustag = sa->sa_bustag;
329 1.57 pk zsc->zsc_dmatag = sa->sa_dmatag;
330 1.100 pk zsc->zsc_promunit = prom_getpropint(sa->sa_node, "slave", -2);
331 1.76 pk zsc->zsc_node = sa->sa_node;
332 1.72 pk zs_attach(zsc, va, sa->sa_pri);
333 1.57 pk } else {
334 1.57 pk struct obio4_attach_args *oba = &uoba->uoba_oba4;
335 1.72 pk bus_space_handle_t bh;
336 1.76 pk bus_addr_t paddr = oba->oba_paddr;
337 1.72 pk
338 1.72 pk /*
339 1.72 pk * As for zs on mainbus, we require a PROM mapping.
340 1.72 pk */
341 1.72 pk if (bus_space_map(oba->oba_bustag,
342 1.76 pk paddr,
343 1.72 pk sizeof(struct zsdevice),
344 1.72 pk BUS_SPACE_MAP_LINEAR | OBIO_BUS_MAP_USE_ROM,
345 1.72 pk &bh) != 0) {
346 1.72 pk printf(" cannot map zs registers\n");
347 1.72 pk return;
348 1.72 pk }
349 1.57 pk zsc->zsc_bustag = oba->oba_bustag;
350 1.57 pk zsc->zsc_dmatag = oba->oba_dmatag;
351 1.92 jdc /*
352 1.92 jdc * Find prom unit by physical address
353 1.92 jdc * We're just comparing the address (not the iospace) here
354 1.92 jdc */
355 1.92 jdc paddr = BUS_ADDR_PADDR(paddr);
356 1.81 pk if (cpuinfo.cpu_type == CPUTYP_4_100)
357 1.81 pk /*
358 1.81 pk * On the sun4/100, the top-most 4 bits are zero
359 1.81 pk * on obio addresses; force them to 1's for the
360 1.81 pk * sake of the comparison here.
361 1.81 pk */
362 1.81 pk paddr |= 0xf0000000;
363 1.76 pk zsc->zsc_promunit =
364 1.76 pk (paddr == 0xf1000000) ? 0 :
365 1.76 pk (paddr == 0xf0000000) ? 1 :
366 1.76 pk (paddr == 0xe0000000) ? 2 : -2;
367 1.76 pk
368 1.72 pk zs_attach(zsc, (void *)bh, oba->oba_pri);
369 1.57 pk }
370 1.57 pk }
371 1.86 thorpej
372 1.86 thorpej #if defined(SUN4D)
373 1.86 thorpej static void
374 1.86 thorpej zs_attach_bootbus(parent, self, aux)
375 1.86 thorpej struct device *parent;
376 1.86 thorpej struct device *self;
377 1.86 thorpej void *aux;
378 1.86 thorpej {
379 1.86 thorpej struct zsc_softc *zsc = (void *) self;
380 1.86 thorpej struct bootbus_attach_args *baa = aux;
381 1.86 thorpej void *va;
382 1.86 thorpej
383 1.86 thorpej if (baa->ba_nintr == 0) {
384 1.86 thorpej printf(": no interrupt lines\n");
385 1.86 thorpej return;
386 1.86 thorpej }
387 1.86 thorpej
388 1.86 thorpej if (baa->ba_npromvaddrs > 0)
389 1.86 thorpej va = (void *) baa->ba_promvaddrs;
390 1.86 thorpej else {
391 1.86 thorpej bus_space_handle_t bh;
392 1.86 thorpej
393 1.86 thorpej if (bus_space_map(baa->ba_bustag,
394 1.86 thorpej BUS_ADDR(baa->ba_slot, baa->ba_offset),
395 1.86 thorpej baa->ba_size, BUS_SPACE_MAP_LINEAR, &bh) != 0) {
396 1.86 thorpej printf(": cannot map zs registers\n");
397 1.86 thorpej return;
398 1.86 thorpej }
399 1.86 thorpej va = (void *) bh;
400 1.86 thorpej }
401 1.86 thorpej
402 1.86 thorpej zsc->zsc_bustag = baa->ba_bustag;
403 1.100 pk zsc->zsc_promunit = prom_getpropint(baa->ba_node, "slave", -2);
404 1.86 thorpej zsc->zsc_node = baa->ba_node;
405 1.86 thorpej zs_attach(zsc, va, baa->ba_intr[0].oi_pri);
406 1.86 thorpej }
407 1.86 thorpej #endif /* SUN4D */
408 1.86 thorpej
409 1.1 deraadt /*
410 1.1 deraadt * Attach a found zs.
411 1.1 deraadt *
412 1.1 deraadt * USE ROM PROPERTIES port-a-ignore-cd AND port-b-ignore-cd FOR
413 1.1 deraadt * SOFT CARRIER, AND keyboard PROPERTY FOR KEYBOARD/MOUSE?
414 1.1 deraadt */
415 1.1 deraadt static void
416 1.72 pk zs_attach(zsc, zsd, pri)
417 1.57 pk struct zsc_softc *zsc;
418 1.72 pk struct zsdevice *zsd;
419 1.57 pk int pri;
420 1.1 deraadt {
421 1.50 gwr struct zsc_attach_args zsc_args;
422 1.50 gwr struct zs_chanstate *cs;
423 1.76 pk int s, channel;
424 1.1 deraadt static int didintr, prevpri;
425 1.1 deraadt
426 1.72 pk if (zsd == NULL) {
427 1.72 pk printf("configuration incomplete\n");
428 1.72 pk return;
429 1.72 pk }
430 1.72 pk
431 1.93 pk if (!didintr) {
432 1.93 pk zs_sicookie = softintr_establish(IPL_SOFTSERIAL, zssoft, NULL);
433 1.93 pk if (zs_sicookie == NULL) {
434 1.93 pk printf("\n%s: cannot establish soft int handler\n",
435 1.93 pk zsc->zsc_dev.dv_xname);
436 1.93 pk return;
437 1.93 pk }
438 1.93 pk }
439 1.93 pk printf(" softpri %d\n", IPL_SOFTSERIAL);
440 1.50 gwr
441 1.50 gwr /*
442 1.50 gwr * Initialize software state for each channel.
443 1.50 gwr */
444 1.50 gwr for (channel = 0; channel < 2; channel++) {
445 1.76 pk struct zschan *zc;
446 1.72 pk
447 1.50 gwr zsc_args.channel = channel;
448 1.50 gwr cs = &zsc->zsc_cs_store[channel];
449 1.50 gwr zsc->zsc_cs[channel] = cs;
450 1.50 gwr
451 1.97 pk simple_lock_init(&cs->cs_lock);
452 1.50 gwr cs->cs_channel = channel;
453 1.50 gwr cs->cs_private = NULL;
454 1.50 gwr cs->cs_ops = &zsops_null;
455 1.50 gwr cs->cs_brg_clk = PCLK / 16;
456 1.50 gwr
457 1.72 pk zc = (channel == 0) ? &zsd->zs_chan_a : &zsd->zs_chan_b;
458 1.76 pk
459 1.76 pk zsc_args.hwflags = zs_console_flags(zsc->zsc_promunit,
460 1.76 pk zsc->zsc_node,
461 1.76 pk channel);
462 1.76 pk
463 1.76 pk if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE) {
464 1.76 pk zsc_args.hwflags |= ZS_HWFLAG_USE_CONSDEV;
465 1.76 pk zsc_args.consdev = &zs_consdev;
466 1.76 pk }
467 1.76 pk
468 1.76 pk if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_INPUT) != 0) {
469 1.76 pk zs_conschan_get = zc;
470 1.76 pk }
471 1.76 pk if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_OUTPUT) != 0) {
472 1.76 pk zs_conschan_put = zc;
473 1.76 pk }
474 1.76 pk /* Childs need to set cn_dev, etc */
475 1.72 pk
476 1.50 gwr cs->cs_reg_csr = &zc->zc_csr;
477 1.50 gwr cs->cs_reg_data = &zc->zc_data;
478 1.50 gwr
479 1.50 gwr bcopy(zs_init_reg, cs->cs_creg, 16);
480 1.50 gwr bcopy(zs_init_reg, cs->cs_preg, 16);
481 1.50 gwr
482 1.77 pk /* XXX: Consult PROM properties for this?! */
483 1.77 pk cs->cs_defspeed = zs_get_speed(cs);
484 1.50 gwr cs->cs_defcflag = zs_def_cflag;
485 1.50 gwr
486 1.50 gwr /* Make these correspond to cs_defcflag (-crtscts) */
487 1.50 gwr cs->cs_rr0_dcd = ZSRR0_DCD;
488 1.50 gwr cs->cs_rr0_cts = 0;
489 1.50 gwr cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
490 1.50 gwr cs->cs_wr5_rts = 0;
491 1.50 gwr
492 1.50 gwr /*
493 1.50 gwr * Clear the master interrupt enable.
494 1.50 gwr * The INTENA is common to both channels,
495 1.50 gwr * so just do it on the A channel.
496 1.50 gwr */
497 1.50 gwr if (channel == 0) {
498 1.50 gwr zs_write_reg(cs, 9, 0);
499 1.50 gwr }
500 1.50 gwr
501 1.50 gwr /*
502 1.50 gwr * Look for a child driver for this channel.
503 1.50 gwr * The child attach will setup the hardware.
504 1.50 gwr */
505 1.57 pk if (!config_found(&zsc->zsc_dev, (void *)&zsc_args, zs_print)) {
506 1.50 gwr /* No sub-driver. Just reset it. */
507 1.50 gwr u_char reset = (channel == 0) ?
508 1.50 gwr ZSWR9_A_RESET : ZSWR9_B_RESET;
509 1.56 mrg s = splzs();
510 1.50 gwr zs_write_reg(cs, 9, reset);
511 1.50 gwr splx(s);
512 1.50 gwr }
513 1.50 gwr }
514 1.50 gwr
515 1.50 gwr /*
516 1.50 gwr * Now safe to install interrupt handlers. Note the arguments
517 1.50 gwr * to the interrupt handlers aren't used. Note, we only do this
518 1.50 gwr * once since both SCCs interrupt at the same level and vector.
519 1.50 gwr */
520 1.1 deraadt if (!didintr) {
521 1.1 deraadt didintr = 1;
522 1.1 deraadt prevpri = pri;
523 1.94 pk bus_intr_establish(zsc->zsc_bustag, pri, IPL_SERIAL,
524 1.80 pk zshard, NULL);
525 1.1 deraadt } else if (pri != prevpri)
526 1.1 deraadt panic("broken zs interrupt scheme");
527 1.57 pk
528 1.79 cgd evcnt_attach_dynamic(&zsc->zsc_intrcnt, EVCNT_TYPE_INTR, NULL,
529 1.79 cgd zsc->zsc_dev.dv_xname, "intr");
530 1.1 deraadt
531 1.1 deraadt /*
532 1.50 gwr * Set the master interrupt enable and interrupt vector.
533 1.50 gwr * (common to both channels, do it on A)
534 1.1 deraadt */
535 1.50 gwr cs = zsc->zsc_cs[0];
536 1.1 deraadt s = splhigh();
537 1.50 gwr /* interrupt vector */
538 1.50 gwr zs_write_reg(cs, 2, zs_init_reg[2]);
539 1.50 gwr /* master interrupt control (enable) */
540 1.50 gwr zs_write_reg(cs, 9, zs_init_reg[9]);
541 1.50 gwr splx(s);
542 1.50 gwr
543 1.50 gwr #if 0
544 1.47 pk /*
545 1.50 gwr * XXX: L1A hack - We would like to be able to break into
546 1.50 gwr * the debugger during the rest of autoconfiguration, so
547 1.50 gwr * lower interrupts just enough to let zs interrupts in.
548 1.50 gwr * This is done after both zs devices are attached.
549 1.50 gwr */
550 1.76 pk if (zsc->zsc_promunit == 1) {
551 1.50 gwr printf("zs1: enabling zs interrupts\n");
552 1.50 gwr (void)splfd(); /* XXX: splzs - 1 */
553 1.47 pk }
554 1.50 gwr #endif
555 1.1 deraadt }
556 1.1 deraadt
557 1.50 gwr static int
558 1.50 gwr zs_print(aux, name)
559 1.50 gwr void *aux;
560 1.50 gwr const char *name;
561 1.1 deraadt {
562 1.50 gwr struct zsc_attach_args *args = aux;
563 1.1 deraadt
564 1.50 gwr if (name != NULL)
565 1.95 thorpej aprint_normal("%s: ", name);
566 1.1 deraadt
567 1.50 gwr if (args->channel != -1)
568 1.95 thorpej aprint_normal(" channel %d", args->channel);
569 1.1 deraadt
570 1.57 pk return (UNCONF);
571 1.1 deraadt }
572 1.1 deraadt
573 1.50 gwr static volatile int zssoftpending;
574 1.1 deraadt
575 1.1 deraadt /*
576 1.50 gwr * Our ZS chips all share a common, autovectored interrupt,
577 1.50 gwr * so we have to look at all of them on each interrupt.
578 1.1 deraadt */
579 1.1 deraadt static int
580 1.50 gwr zshard(arg)
581 1.50 gwr void *arg;
582 1.1 deraadt {
583 1.76 pk struct zsc_softc *zsc;
584 1.76 pk int unit, rr3, rval, softreq;
585 1.1 deraadt
586 1.50 gwr rval = softreq = 0;
587 1.50 gwr for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
588 1.76 pk struct zs_chanstate *cs;
589 1.76 pk
590 1.50 gwr zsc = zs_cd.cd_devs[unit];
591 1.50 gwr if (zsc == NULL)
592 1.50 gwr continue;
593 1.50 gwr rr3 = zsc_intr_hard(zsc);
594 1.50 gwr /* Count up the interrupts. */
595 1.50 gwr if (rr3) {
596 1.50 gwr rval |= rr3;
597 1.50 gwr zsc->zsc_intrcnt.ev_count++;
598 1.50 gwr }
599 1.76 pk if ((cs = zsc->zsc_cs[0]) != NULL)
600 1.76 pk softreq |= cs->cs_softreq;
601 1.76 pk if ((cs = zsc->zsc_cs[1]) != NULL)
602 1.76 pk softreq |= cs->cs_softreq;
603 1.50 gwr }
604 1.1 deraadt
605 1.50 gwr /* We are at splzs here, so no need to lock. */
606 1.50 gwr if (softreq && (zssoftpending == 0)) {
607 1.93 pk zssoftpending = 1;
608 1.93 pk softintr_schedule(zs_sicookie);
609 1.50 gwr }
610 1.50 gwr return (rval);
611 1.1 deraadt }
612 1.1 deraadt
613 1.1 deraadt /*
614 1.50 gwr * Similar scheme as for zshard (look at all of them)
615 1.1 deraadt */
616 1.93 pk static void
617 1.50 gwr zssoft(arg)
618 1.50 gwr void *arg;
619 1.1 deraadt {
620 1.76 pk struct zsc_softc *zsc;
621 1.76 pk int s, unit;
622 1.1 deraadt
623 1.50 gwr /* This is not the only ISR on this IPL. */
624 1.50 gwr if (zssoftpending == 0)
625 1.93 pk return;
626 1.1 deraadt
627 1.50 gwr /*
628 1.50 gwr * The soft intr. bit will be set by zshard only if
629 1.50 gwr * the variable zssoftpending is zero. The order of
630 1.50 gwr * these next two statements prevents our clearing
631 1.50 gwr * the soft intr bit just after zshard has set it.
632 1.50 gwr */
633 1.50 gwr /* ienab_bic(IE_ZSSOFT); */
634 1.50 gwr zssoftpending = 0;
635 1.1 deraadt
636 1.50 gwr /* Make sure we call the tty layer at spltty. */
637 1.1 deraadt s = spltty();
638 1.50 gwr for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
639 1.50 gwr zsc = zs_cd.cd_devs[unit];
640 1.50 gwr if (zsc == NULL)
641 1.50 gwr continue;
642 1.56 mrg (void)zsc_intr_soft(zsc);
643 1.1 deraadt }
644 1.1 deraadt splx(s);
645 1.1 deraadt }
646 1.1 deraadt
647 1.50 gwr
648 1.1 deraadt /*
649 1.50 gwr * Compute the current baud rate given a ZS channel.
650 1.1 deraadt */
651 1.50 gwr static int
652 1.50 gwr zs_get_speed(cs)
653 1.50 gwr struct zs_chanstate *cs;
654 1.50 gwr {
655 1.50 gwr int tconst;
656 1.50 gwr
657 1.50 gwr tconst = zs_read_reg(cs, 12);
658 1.50 gwr tconst |= zs_read_reg(cs, 13) << 8;
659 1.50 gwr return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
660 1.1 deraadt }
661 1.1 deraadt
662 1.1 deraadt /*
663 1.50 gwr * MD functions for setting the baud rate and control modes.
664 1.1 deraadt */
665 1.1 deraadt int
666 1.50 gwr zs_set_speed(cs, bps)
667 1.50 gwr struct zs_chanstate *cs;
668 1.50 gwr int bps; /* bits per second */
669 1.1 deraadt {
670 1.50 gwr int tconst, real_bps;
671 1.50 gwr
672 1.50 gwr if (bps == 0)
673 1.50 gwr return (0);
674 1.1 deraadt
675 1.50 gwr #ifdef DIAGNOSTIC
676 1.50 gwr if (cs->cs_brg_clk == 0)
677 1.50 gwr panic("zs_set_speed");
678 1.50 gwr #endif
679 1.50 gwr
680 1.50 gwr tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
681 1.50 gwr if (tconst < 0)
682 1.50 gwr return (EINVAL);
683 1.28 pk
684 1.50 gwr /* Convert back to make sure we can do it. */
685 1.50 gwr real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
686 1.1 deraadt
687 1.50 gwr /* XXX - Allow some tolerance here? */
688 1.50 gwr if (real_bps != bps)
689 1.50 gwr return (EINVAL);
690 1.28 pk
691 1.50 gwr cs->cs_preg[12] = tconst;
692 1.50 gwr cs->cs_preg[13] = tconst >> 8;
693 1.1 deraadt
694 1.50 gwr /* Caller will stuff the pending registers. */
695 1.50 gwr return (0);
696 1.28 pk }
697 1.28 pk
698 1.50 gwr int
699 1.50 gwr zs_set_modes(cs, cflag)
700 1.50 gwr struct zs_chanstate *cs;
701 1.50 gwr int cflag; /* bits per second */
702 1.28 pk {
703 1.50 gwr int s;
704 1.28 pk
705 1.50 gwr /*
706 1.50 gwr * Output hardware flow control on the chip is horrendous:
707 1.50 gwr * if carrier detect drops, the receiver is disabled, and if
708 1.50 gwr * CTS drops, the transmitter is stoped IN MID CHARACTER!
709 1.50 gwr * Therefore, NEVER set the HFC bit, and instead use the
710 1.50 gwr * status interrupt to detect CTS changes.
711 1.50 gwr */
712 1.50 gwr s = splzs();
713 1.69 wrstuden cs->cs_rr0_pps = 0;
714 1.69 wrstuden if ((cflag & (CLOCAL | MDMBUF)) != 0) {
715 1.50 gwr cs->cs_rr0_dcd = 0;
716 1.69 wrstuden if ((cflag & MDMBUF) == 0)
717 1.69 wrstuden cs->cs_rr0_pps = ZSRR0_DCD;
718 1.69 wrstuden } else
719 1.50 gwr cs->cs_rr0_dcd = ZSRR0_DCD;
720 1.52 mycroft if ((cflag & CRTSCTS) != 0) {
721 1.50 gwr cs->cs_wr5_dtr = ZSWR5_DTR;
722 1.50 gwr cs->cs_wr5_rts = ZSWR5_RTS;
723 1.53 mycroft cs->cs_rr0_cts = ZSRR0_CTS;
724 1.53 mycroft } else if ((cflag & CDTRCTS) != 0) {
725 1.53 mycroft cs->cs_wr5_dtr = 0;
726 1.53 mycroft cs->cs_wr5_rts = ZSWR5_DTR;
727 1.50 gwr cs->cs_rr0_cts = ZSRR0_CTS;
728 1.52 mycroft } else if ((cflag & MDMBUF) != 0) {
729 1.52 mycroft cs->cs_wr5_dtr = 0;
730 1.52 mycroft cs->cs_wr5_rts = ZSWR5_DTR;
731 1.52 mycroft cs->cs_rr0_cts = ZSRR0_DCD;
732 1.50 gwr } else {
733 1.50 gwr cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
734 1.50 gwr cs->cs_wr5_rts = 0;
735 1.50 gwr cs->cs_rr0_cts = 0;
736 1.50 gwr }
737 1.50 gwr splx(s);
738 1.28 pk
739 1.50 gwr /* Caller will stuff the pending registers. */
740 1.50 gwr return (0);
741 1.38 mrg }
742 1.28 pk
743 1.1 deraadt
744 1.1 deraadt /*
745 1.50 gwr * Read or write the chip with suitable delays.
746 1.1 deraadt */
747 1.50 gwr
748 1.50 gwr u_char
749 1.50 gwr zs_read_reg(cs, reg)
750 1.50 gwr struct zs_chanstate *cs;
751 1.50 gwr u_char reg;
752 1.1 deraadt {
753 1.50 gwr u_char val;
754 1.14 deraadt
755 1.50 gwr *cs->cs_reg_csr = reg;
756 1.50 gwr ZS_DELAY();
757 1.50 gwr val = *cs->cs_reg_csr;
758 1.50 gwr ZS_DELAY();
759 1.57 pk return (val);
760 1.1 deraadt }
761 1.1 deraadt
762 1.50 gwr void
763 1.50 gwr zs_write_reg(cs, reg, val)
764 1.50 gwr struct zs_chanstate *cs;
765 1.50 gwr u_char reg, val;
766 1.1 deraadt {
767 1.50 gwr *cs->cs_reg_csr = reg;
768 1.14 deraadt ZS_DELAY();
769 1.50 gwr *cs->cs_reg_csr = val;
770 1.14 deraadt ZS_DELAY();
771 1.50 gwr }
772 1.1 deraadt
773 1.56 mrg u_char
774 1.56 mrg zs_read_csr(cs)
775 1.50 gwr struct zs_chanstate *cs;
776 1.50 gwr {
777 1.76 pk u_char val;
778 1.1 deraadt
779 1.50 gwr val = *cs->cs_reg_csr;
780 1.14 deraadt ZS_DELAY();
781 1.57 pk return (val);
782 1.1 deraadt }
783 1.1 deraadt
784 1.76 pk void
785 1.76 pk zs_write_csr(cs, val)
786 1.50 gwr struct zs_chanstate *cs;
787 1.50 gwr u_char val;
788 1.50 gwr {
789 1.50 gwr *cs->cs_reg_csr = val;
790 1.14 deraadt ZS_DELAY();
791 1.1 deraadt }
792 1.1 deraadt
793 1.76 pk u_char
794 1.76 pk zs_read_data(cs)
795 1.50 gwr struct zs_chanstate *cs;
796 1.1 deraadt {
797 1.76 pk u_char val;
798 1.1 deraadt
799 1.50 gwr val = *cs->cs_reg_data;
800 1.29 pk ZS_DELAY();
801 1.57 pk return (val);
802 1.50 gwr }
803 1.50 gwr
804 1.50 gwr void zs_write_data(cs, val)
805 1.50 gwr struct zs_chanstate *cs;
806 1.50 gwr u_char val;
807 1.50 gwr {
808 1.50 gwr *cs->cs_reg_data = val;
809 1.14 deraadt ZS_DELAY();
810 1.1 deraadt }
811 1.1 deraadt
812 1.50 gwr /****************************************************************
813 1.50 gwr * Console support functions (Sun specific!)
814 1.50 gwr * Note: this code is allowed to know about the layout of
815 1.50 gwr * the chip registers, and uses that to keep things simple.
816 1.50 gwr * XXX - I think I like the mvme167 code better. -gwr
817 1.50 gwr ****************************************************************/
818 1.50 gwr
819 1.50 gwr /*
820 1.50 gwr * Handle user request to enter kernel debugger.
821 1.50 gwr */
822 1.34 christos void
823 1.50 gwr zs_abort(cs)
824 1.50 gwr struct zs_chanstate *cs;
825 1.1 deraadt {
826 1.76 pk struct zschan *zc = zs_conschan_get;
827 1.50 gwr int rr0;
828 1.50 gwr
829 1.50 gwr /* Wait for end of break to avoid PROM abort. */
830 1.50 gwr /* XXX - Limit the wait? */
831 1.50 gwr do {
832 1.50 gwr rr0 = zc->zc_csr;
833 1.50 gwr ZS_DELAY();
834 1.50 gwr } while (rr0 & ZSRR0_BREAK);
835 1.1 deraadt
836 1.49 pk #if defined(KGDB)
837 1.50 gwr zskgdb(cs);
838 1.49 pk #elif defined(DDB)
839 1.5 pk Debugger();
840 1.5 pk #else
841 1.44 christos printf("stopping on keyboard abort\n");
842 1.1 deraadt callrom();
843 1.5 pk #endif
844 1.1 deraadt }
845 1.1 deraadt
846 1.83 mrg int zs_getc __P((void *arg));
847 1.83 mrg void zs_putc __P((void *arg, int c));
848 1.76 pk
849 1.1 deraadt /*
850 1.50 gwr * Polled input char.
851 1.1 deraadt */
852 1.50 gwr int
853 1.50 gwr zs_getc(arg)
854 1.50 gwr void *arg;
855 1.1 deraadt {
856 1.76 pk struct zschan *zc = arg;
857 1.76 pk int s, c, rr0;
858 1.96 pk u_int omid;
859 1.1 deraadt
860 1.96 pk /* Temporarily direct interrupts at ourselves */
861 1.50 gwr s = splhigh();
862 1.96 pk omid = setitr(cpuinfo.mid);
863 1.96 pk
864 1.50 gwr /* Wait for a character to arrive. */
865 1.50 gwr do {
866 1.50 gwr rr0 = zc->zc_csr;
867 1.50 gwr ZS_DELAY();
868 1.50 gwr } while ((rr0 & ZSRR0_RX_READY) == 0);
869 1.1 deraadt
870 1.50 gwr c = zc->zc_data;
871 1.50 gwr ZS_DELAY();
872 1.96 pk setitr(omid);
873 1.50 gwr splx(s);
874 1.1 deraadt
875 1.50 gwr /*
876 1.50 gwr * This is used by the kd driver to read scan codes,
877 1.50 gwr * so don't translate '\r' ==> '\n' here...
878 1.50 gwr */
879 1.50 gwr return (c);
880 1.1 deraadt }
881 1.1 deraadt
882 1.1 deraadt /*
883 1.50 gwr * Polled output char.
884 1.1 deraadt */
885 1.50 gwr void
886 1.50 gwr zs_putc(arg, c)
887 1.16 deraadt void *arg;
888 1.50 gwr int c;
889 1.1 deraadt {
890 1.76 pk struct zschan *zc = arg;
891 1.76 pk int s, rr0;
892 1.96 pk u_int omid;
893 1.1 deraadt
894 1.96 pk /* Temporarily direct interrupts at ourselves */
895 1.50 gwr s = splhigh();
896 1.96 pk omid = setitr(cpuinfo.mid);
897 1.59 mycroft
898 1.50 gwr /* Wait for transmitter to become ready. */
899 1.50 gwr do {
900 1.50 gwr rr0 = zc->zc_csr;
901 1.50 gwr ZS_DELAY();
902 1.50 gwr } while ((rr0 & ZSRR0_TX_READY) == 0);
903 1.21 deraadt
904 1.60 chs /*
905 1.60 chs * Send the next character.
906 1.60 chs * Now you'd think that this could be followed by a ZS_DELAY()
907 1.60 chs * just like all the other chip accesses, but it turns out that
908 1.60 chs * the `transmit-ready' interrupt isn't de-asserted until
909 1.60 chs * some period of time after the register write completes
910 1.60 chs * (more than a couple instructions). So to avoid stray
911 1.99 wiz * interrupts we put in the 2us delay regardless of CPU model.
912 1.60 chs */
913 1.50 gwr zc->zc_data = c;
914 1.60 chs delay(2);
915 1.59 mycroft
916 1.96 pk setitr(omid);
917 1.50 gwr splx(s);
918 1.50 gwr }
919 1.21 deraadt
920 1.50 gwr /*****************************************************************/
921 1.1 deraadt /*
922 1.50 gwr * Polled console input putchar.
923 1.1 deraadt */
924 1.76 pk int
925 1.50 gwr zscngetc(dev)
926 1.50 gwr dev_t dev;
927 1.50 gwr {
928 1.76 pk return (zs_getc(zs_conschan_get));
929 1.1 deraadt }
930 1.1 deraadt
931 1.1 deraadt /*
932 1.50 gwr * Polled console output putchar.
933 1.1 deraadt */
934 1.76 pk void
935 1.50 gwr zscnputc(dev, c)
936 1.50 gwr dev_t dev;
937 1.50 gwr int c;
938 1.50 gwr {
939 1.76 pk zs_putc(zs_conschan_put, c);
940 1.50 gwr }
941 1.1 deraadt
942 1.50 gwr void
943 1.76 pk zscnpollc(dev, on)
944 1.50 gwr dev_t dev;
945 1.76 pk int on;
946 1.1 deraadt {
947 1.76 pk /* No action needed */
948 1.1 deraadt }
949 1.1 deraadt
950 1.67 pk int
951 1.76 pk zs_console_flags(promunit, node, channel)
952 1.76 pk int promunit;
953 1.76 pk int node;
954 1.76 pk int channel;
955 1.67 pk {
956 1.76 pk int cookie, flags = 0;
957 1.67 pk
958 1.76 pk switch (prom_version()) {
959 1.76 pk case PROM_OLDMON:
960 1.76 pk case PROM_OBP_V0:
961 1.76 pk /*
962 1.76 pk * Use `promunit' and `channel' to derive the PROM
963 1.76 pk * stdio handles that correspond to this device.
964 1.76 pk */
965 1.76 pk if (promunit == 0)
966 1.76 pk cookie = PROMDEV_TTYA + channel;
967 1.76 pk else if (promunit == 1 && channel == 0)
968 1.76 pk cookie = PROMDEV_KBD;
969 1.76 pk else
970 1.76 pk cookie = -1;
971 1.67 pk
972 1.76 pk if (cookie == prom_stdin())
973 1.76 pk flags |= ZS_HWFLAG_CONSOLE_INPUT;
974 1.67 pk
975 1.70 pk /*
976 1.76 pk * Prevent the keyboard from matching the output device
977 1.76 pk * (note that PROMDEV_KBD == PROMDEV_SCREEN == 0!).
978 1.70 pk */
979 1.76 pk if (cookie != PROMDEV_KBD && cookie == prom_stdout())
980 1.76 pk flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
981 1.67 pk
982 1.76 pk break;
983 1.65 pk
984 1.65 pk case PROM_OBP_V2:
985 1.65 pk case PROM_OBP_V3:
986 1.65 pk case PROM_OPENFIRM:
987 1.76 pk
988 1.50 gwr /*
989 1.76 pk * Match the nodes and device arguments prepared by
990 1.76 pk * consinit() against our device node and channel.
991 1.76 pk * (The device argument is the part of the OBP path
992 1.76 pk * following the colon, as in `/obio/zs@0,100000:a')
993 1.50 gwr */
994 1.66 pk
995 1.76 pk /* Default to channel 0 if there are no explicit prom args */
996 1.76 pk cookie = 0;
997 1.76 pk
998 1.76 pk if (node == prom_stdin_node) {
999 1.76 pk if (prom_stdin_args[0] != '\0')
1000 1.76 pk /* Translate (a,b) -> (0,1) */
1001 1.76 pk cookie = prom_stdin_args[0] - 'a';
1002 1.76 pk
1003 1.76 pk if (channel == cookie)
1004 1.76 pk flags |= ZS_HWFLAG_CONSOLE_INPUT;
1005 1.50 gwr }
1006 1.67 pk
1007 1.76 pk if (node == prom_stdout_node) {
1008 1.76 pk if (prom_stdout_args[0] != '\0')
1009 1.76 pk /* Translate (a,b) -> (0,1) */
1010 1.76 pk cookie = prom_stdout_args[0] - 'a';
1011 1.76 pk
1012 1.76 pk if (channel == cookie)
1013 1.76 pk flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
1014 1.50 gwr }
1015 1.67 pk
1016 1.65 pk break;
1017 1.68 pk
1018 1.68 pk default:
1019 1.50 gwr break;
1020 1.50 gwr }
1021 1.1 deraadt
1022 1.76 pk return (flags);
1023 1.75 jdc }
1024 1.75 jdc
1025 1.75 jdc /*
1026 1.75 jdc * Power management hooks for zsopen() and zsclose().
1027 1.75 jdc * We use them to power on/off the ports, if necessary.
1028 1.75 jdc */
1029 1.75 jdc int
1030 1.75 jdc zs_enable(cs)
1031 1.75 jdc struct zs_chanstate *cs;
1032 1.75 jdc {
1033 1.75 jdc auxiotwoserialendis (ZS_ENABLE);
1034 1.75 jdc cs->enabled = 1;
1035 1.75 jdc return(0);
1036 1.75 jdc }
1037 1.75 jdc
1038 1.75 jdc void
1039 1.75 jdc zs_disable(cs)
1040 1.75 jdc struct zs_chanstate *cs;
1041 1.75 jdc {
1042 1.75 jdc auxiotwoserialendis (ZS_DISABLE);
1043 1.75 jdc cs->enabled = 0;
1044 1.1 deraadt }
1045