Home | History | Annotate | Line # | Download | only in dev
zs.c revision 1.103
      1  1.103       uwe /*	$NetBSD: zs.c,v 1.103 2005/11/16 00:49:03 uwe Exp $	*/
      2   1.18   deraadt 
      3   1.50       gwr /*-
      4   1.50       gwr  * Copyright (c) 1996 The NetBSD Foundation, Inc.
      5   1.50       gwr  * All rights reserved.
      6    1.1   deraadt  *
      7   1.50       gwr  * This code is derived from software contributed to The NetBSD Foundation
      8   1.50       gwr  * by Gordon W. Ross.
      9    1.1   deraadt  *
     10    1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     11    1.1   deraadt  * modification, are permitted provided that the following conditions
     12    1.1   deraadt  * are met:
     13    1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     14    1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     15    1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     16    1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     17    1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     18    1.1   deraadt  * 3. All advertising materials mentioning features or use of this software
     19    1.1   deraadt  *    must display the following acknowledgement:
     20   1.50       gwr  *        This product includes software developed by the NetBSD
     21   1.50       gwr  *        Foundation, Inc. and its contributors.
     22   1.50       gwr  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.50       gwr  *    contributors may be used to endorse or promote products derived
     24   1.50       gwr  *    from this software without specific prior written permission.
     25   1.50       gwr  *
     26   1.50       gwr  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.50       gwr  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.50       gwr  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.50       gwr  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.50       gwr  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.50       gwr  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.50       gwr  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.50       gwr  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.50       gwr  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.50       gwr  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.50       gwr  * POSSIBILITY OF SUCH DAMAGE.
     37    1.1   deraadt  */
     38    1.1   deraadt 
     39    1.1   deraadt /*
     40   1.50       gwr  * Zilog Z8530 Dual UART driver (machine-dependent part)
     41   1.50       gwr  *
     42   1.50       gwr  * Runs two serial lines per chip using slave drivers.
     43   1.50       gwr  * Plain tty/async lines use the zs_async slave.
     44   1.50       gwr  * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
     45    1.1   deraadt  */
     46   1.98     lukem 
     47   1.98     lukem #include <sys/cdefs.h>
     48  1.103       uwe __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.103 2005/11/16 00:49:03 uwe Exp $");
     49   1.61  jonathan 
     50   1.61  jonathan #include "opt_ddb.h"
     51   1.82        pk #include "opt_kgdb.h"
     52   1.86   thorpej #include "opt_sparc_arch.h"
     53   1.38       mrg 
     54    1.1   deraadt #include <sys/param.h>
     55   1.34  christos #include <sys/systm.h>
     56   1.50       gwr #include <sys/conf.h>
     57    1.1   deraadt #include <sys/device.h>
     58    1.1   deraadt #include <sys/file.h>
     59    1.1   deraadt #include <sys/ioctl.h>
     60   1.50       gwr #include <sys/kernel.h>
     61   1.50       gwr #include <sys/proc.h>
     62    1.1   deraadt #include <sys/tty.h>
     63    1.1   deraadt #include <sys/time.h>
     64    1.1   deraadt #include <sys/syslog.h>
     65    1.1   deraadt 
     66   1.64        pk #include <machine/bsd_openprom.h>
     67    1.1   deraadt #include <machine/autoconf.h>
     68   1.80        pk #include <machine/intr.h>
     69   1.50       gwr #include <machine/eeprom.h>
     70   1.50       gwr #include <machine/psl.h>
     71   1.50       gwr #include <machine/z8530var.h>
     72   1.50       gwr 
     73   1.50       gwr #include <dev/cons.h>
     74   1.50       gwr #include <dev/ic/z8530reg.h>
     75    1.1   deraadt 
     76    1.1   deraadt #include <sparc/sparc/vaddrs.h>
     77    1.1   deraadt #include <sparc/sparc/auxreg.h>
     78   1.75       jdc #include <sparc/sparc/auxiotwo.h>
     79   1.50       gwr #include <sparc/dev/cons.h>
     80  1.102  macallan #include <dev/sun/kbd_ms_ttyvar.h>
     81  1.102  macallan 
     82  1.102  macallan #include "kbd.h"
     83  1.102  macallan #include "ms.h"
     84   1.50       gwr 
     85   1.50       gwr /*
     86   1.50       gwr  * Some warts needed by z8530tty.c -
     87   1.50       gwr  * The default parity REALLY needs to be the same as the PROM uses,
     88   1.50       gwr  * or you can not see messages done with printf during boot-up...
     89   1.50       gwr  */
     90   1.50       gwr int zs_def_cflag = (CREAD | CS8 | HUPCL);
     91    1.1   deraadt 
     92   1.50       gwr /*
     93   1.50       gwr  * The Sun provides a 4.9152 MHz clock to the ZS chips.
     94   1.50       gwr  */
     95   1.50       gwr #define PCLK	(9600 * 512)	/* PCLK pin input clock rate */
     96    1.1   deraadt 
     97   1.50       gwr #define	ZS_DELAY()		(CPU_ISSUN4C ? (0) : delay(2))
     98    1.1   deraadt 
     99   1.50       gwr /* The layout of this is hardware-dependent (padding, order). */
    100   1.50       gwr struct zschan {
    101   1.50       gwr 	volatile u_char	zc_csr;		/* ctrl,status, and indirect access */
    102   1.50       gwr 	u_char		zc_xxx0;
    103   1.50       gwr 	volatile u_char	zc_data;	/* data */
    104   1.50       gwr 	u_char		zc_xxx1;
    105   1.35   thorpej };
    106   1.50       gwr struct zsdevice {
    107   1.50       gwr 	/* Yes, they are backwards. */
    108   1.50       gwr 	struct	zschan zs_chan_b;
    109   1.50       gwr 	struct	zschan zs_chan_a;
    110   1.35   thorpej };
    111    1.1   deraadt 
    112   1.72        pk /* ZS channel used as the console device (if any) */
    113   1.76        pk void *zs_conschan_get, *zs_conschan_put;
    114    1.1   deraadt 
    115   1.50       gwr static u_char zs_init_reg[16] = {
    116   1.50       gwr 	0,	/* 0: CMD (reset, etc.) */
    117   1.50       gwr 	0,	/* 1: No interrupts yet. */
    118   1.50       gwr 	0,	/* 2: IVECT */
    119   1.50       gwr 	ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
    120   1.50       gwr 	ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
    121   1.50       gwr 	ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
    122   1.50       gwr 	0,	/* 6: TXSYNC/SYNCLO */
    123   1.50       gwr 	0,	/* 7: RXSYNC/SYNCHI */
    124   1.50       gwr 	0,	/* 8: alias for data port */
    125   1.50       gwr 	ZSWR9_MASTER_IE | ZSWR9_NO_VECTOR,
    126   1.50       gwr 	0,	/*10: Misc. TX/RX control bits */
    127   1.50       gwr 	ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
    128   1.63   mycroft 	((PCLK/32)/9600)-2,	/*12: BAUDLO (default=9600) */
    129   1.63   mycroft 	0,			/*13: BAUDHI (default=9600) */
    130   1.50       gwr 	ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
    131   1.62   mycroft 	ZSWR15_BREAK_IE,
    132   1.50       gwr };
    133    1.1   deraadt 
    134   1.76        pk /* Console ops */
    135  1.103       uwe static int  zscngetc(dev_t);
    136  1.103       uwe static void zscnputc(dev_t, int);
    137  1.103       uwe static void zscnpollc(dev_t, int);
    138   1.76        pk 
    139   1.76        pk struct consdev zs_consdev = {
    140   1.76        pk 	NULL,
    141   1.76        pk 	NULL,
    142   1.76        pk 	zscngetc,
    143   1.76        pk 	zscnputc,
    144   1.76        pk 	zscnpollc,
    145   1.76        pk 	NULL,
    146   1.76        pk };
    147   1.76        pk 
    148   1.34  christos 
    149   1.50       gwr /****************************************************************
    150   1.50       gwr  * Autoconfig
    151   1.50       gwr  ****************************************************************/
    152    1.1   deraadt 
    153   1.50       gwr /* Definition of the driver for autoconfig. */
    154  1.103       uwe static int  zs_match_mainbus(struct device *, struct cfdata *, void *);
    155  1.103       uwe static int  zs_match_obio(struct device *, struct cfdata *, void *);
    156  1.103       uwe static void zs_attach_mainbus(struct device *, struct device *, void *);
    157  1.103       uwe static void zs_attach_obio(struct device *, struct device *, void *);
    158   1.57        pk 
    159   1.86   thorpej #if defined(SUN4D)
    160   1.86   thorpej #include <sparc/dev/bootbusvar.h>
    161   1.86   thorpej 
    162  1.103       uwe static int  zs_match_bootbus(struct device *, struct cfdata *, void *);
    163  1.103       uwe static void zs_attach_bootbus(struct device *, struct device *, void *);
    164   1.86   thorpej 
    165   1.90   thorpej CFATTACH_DECL(zs_bootbus, sizeof(struct zsc_softc),
    166   1.91   thorpej     zs_match_bootbus, zs_attach_bootbus, NULL, NULL);
    167   1.86   thorpej #endif /* SUN4D */
    168   1.76        pk 
    169  1.103       uwe static void zs_attach(struct zsc_softc *, struct zsdevice *, int);
    170  1.103       uwe static int  zs_print(void *, const char *name);
    171    1.1   deraadt 
    172   1.90   thorpej CFATTACH_DECL(zs_mainbus, sizeof(struct zsc_softc),
    173   1.91   thorpej     zs_match_mainbus, zs_attach_mainbus, NULL, NULL);
    174   1.57        pk 
    175   1.90   thorpej CFATTACH_DECL(zs_obio, sizeof(struct zsc_softc),
    176   1.91   thorpej     zs_match_obio, zs_attach_obio, NULL, NULL);
    177    1.1   deraadt 
    178   1.55   thorpej extern struct cfdriver zs_cd;
    179   1.34  christos 
    180   1.93        pk /* softintr(9) cookie, shared by all instances of this driver */
    181   1.93        pk static void *zs_sicookie;
    182   1.93        pk 
    183   1.50       gwr /* Interrupt handlers. */
    184  1.103       uwe static int zshard(void *);
    185  1.103       uwe static void zssoft(void *);
    186   1.12   deraadt 
    187  1.103       uwe static int zs_get_speed(struct zs_chanstate *);
    188   1.12   deraadt 
    189   1.76        pk /* Console device support */
    190  1.103       uwe static int zs_console_flags(int, int, int);
    191   1.76        pk 
    192   1.75       jdc /* Power management hooks */
    193  1.103       uwe int  zs_enable(struct zs_chanstate *);
    194  1.103       uwe void zs_disable(struct zs_chanstate *);
    195   1.75       jdc 
    196   1.12   deraadt 
    197  1.102  macallan /* XXX from dev/ic/z8530tty.c */
    198  1.102  macallan extern struct tty *zstty_get_tty_from_dev(struct device *);
    199  1.102  macallan 
    200    1.1   deraadt /*
    201   1.50       gwr  * Is the zs chip present?
    202    1.1   deraadt  */
    203    1.1   deraadt static int
    204  1.103       uwe zs_match_mainbus(struct device *parent, struct cfdata *cf, void *aux)
    205    1.1   deraadt {
    206   1.57        pk 	struct mainbus_attach_args *ma = aux;
    207    1.1   deraadt 
    208   1.88   thorpej 	if (strcmp(cf->cf_name, ma->ma_name) != 0)
    209   1.14   deraadt 		return (0);
    210   1.57        pk 
    211   1.73        pk 	return (1);
    212    1.1   deraadt }
    213    1.1   deraadt 
    214   1.57        pk static int
    215  1.103       uwe zs_match_obio(struct device *parent, struct cfdata *cf, void *aux)
    216   1.57        pk {
    217   1.57        pk 	union obio_attach_args *uoba = aux;
    218   1.57        pk 	struct obio4_attach_args *oba;
    219   1.57        pk 
    220   1.57        pk 	if (uoba->uoba_isobio4 == 0) {
    221   1.57        pk 		struct sbus_attach_args *sa = &uoba->uoba_sbus;
    222   1.57        pk 
    223   1.88   thorpej 		if (strcmp(cf->cf_name, sa->sa_name) != 0)
    224   1.57        pk 			return (0);
    225   1.57        pk 
    226   1.73        pk 		return (1);
    227   1.57        pk 	}
    228   1.57        pk 
    229   1.57        pk 	oba = &uoba->uoba_oba4;
    230   1.85        pk 	return (bus_space_probe(oba->oba_bustag, oba->oba_paddr,
    231   1.58        pk 			        1, 0, 0, NULL, NULL));
    232   1.57        pk }
    233   1.57        pk 
    234   1.86   thorpej #if defined(SUN4D)
    235   1.86   thorpej static int
    236  1.103       uwe zs_match_bootbus(struct device *parent, struct cfdata *cf, void *aux)
    237   1.86   thorpej {
    238   1.86   thorpej 	struct bootbus_attach_args *baa = aux;
    239   1.86   thorpej 
    240   1.88   thorpej 	return (strcmp(cf->cf_name, baa->ba_name) == 0);
    241   1.86   thorpej }
    242   1.86   thorpej #endif /* SUN4D */
    243   1.86   thorpej 
    244   1.57        pk static void
    245  1.103       uwe zs_attach_mainbus(struct device *parent, struct device *self, void *aux)
    246   1.57        pk {
    247   1.57        pk 	struct zsc_softc *zsc = (void *) self;
    248   1.57        pk 	struct mainbus_attach_args *ma = aux;
    249   1.57        pk 
    250   1.57        pk 	zsc->zsc_bustag = ma->ma_bustag;
    251   1.57        pk 	zsc->zsc_dmatag = ma->ma_dmatag;
    252  1.100        pk 	zsc->zsc_promunit = prom_getpropint(ma->ma_node, "slave", -2);
    253   1.76        pk 	zsc->zsc_node = ma->ma_node;
    254   1.57        pk 
    255   1.72        pk 	/*
    256   1.72        pk 	 * For machines with zs on mainbus (all sun4c models), we expect
    257   1.72        pk 	 * the device registers to be mapped by the PROM.
    258   1.72        pk 	 */
    259   1.72        pk 	zs_attach(zsc, ma->ma_promvaddr, ma->ma_pri);
    260   1.57        pk }
    261   1.57        pk 
    262   1.57        pk static void
    263  1.103       uwe zs_attach_obio(struct device *parent, struct device *self, void *aux)
    264   1.57        pk {
    265   1.57        pk 	struct zsc_softc *zsc = (void *) self;
    266   1.57        pk 	union obio_attach_args *uoba = aux;
    267   1.57        pk 
    268   1.57        pk 	if (uoba->uoba_isobio4 == 0) {
    269   1.57        pk 		struct sbus_attach_args *sa = &uoba->uoba_sbus;
    270   1.72        pk 		void *va;
    271   1.75       jdc 		struct zs_chanstate *cs;
    272   1.75       jdc 		int channel;
    273   1.72        pk 
    274   1.72        pk 		if (sa->sa_nintr == 0) {
    275   1.72        pk 			printf(" no interrupt lines\n");
    276   1.72        pk 			return;
    277   1.72        pk 		}
    278   1.72        pk 
    279   1.72        pk 		/*
    280   1.72        pk 		 * Some sun4m models (Javastations) may not map the zs device.
    281   1.72        pk 		 */
    282   1.72        pk 		if (sa->sa_npromvaddrs > 0)
    283   1.72        pk 			va = (void *)sa->sa_promvaddr;
    284   1.72        pk 		else {
    285   1.72        pk 			bus_space_handle_t bh;
    286   1.72        pk 
    287   1.72        pk 			if (sbus_bus_map(sa->sa_bustag,
    288   1.85        pk 					 sa->sa_slot,
    289   1.85        pk 					 sa->sa_offset,
    290   1.85        pk 					 sa->sa_size,
    291   1.85        pk 					 BUS_SPACE_MAP_LINEAR, &bh) != 0) {
    292   1.72        pk 				printf(" cannot map zs registers\n");
    293  1.103       uwe 				return;
    294   1.72        pk 			}
    295   1.72        pk 			va = (void *)bh;
    296   1.72        pk 		}
    297   1.72        pk 
    298   1.75       jdc 		/*
    299   1.75       jdc 		 * Check if power state can be set, e.g. Tadpole 3GX
    300   1.75       jdc 		 */
    301  1.100        pk 		if (prom_getpropint(sa->sa_node, "pwr-on-auxio2", 0))
    302   1.75       jdc 		{
    303   1.75       jdc 			printf (" powered via auxio2");
    304   1.75       jdc 			for (channel = 0; channel < 2; channel++) {
    305   1.75       jdc 				cs = &zsc->zsc_cs_store[channel];
    306   1.75       jdc 				cs->enable = zs_enable;
    307   1.75       jdc 				cs->disable = zs_disable;
    308   1.75       jdc 			}
    309   1.75       jdc 		}
    310   1.75       jdc 
    311   1.57        pk 		zsc->zsc_bustag = sa->sa_bustag;
    312   1.57        pk 		zsc->zsc_dmatag = sa->sa_dmatag;
    313  1.100        pk 		zsc->zsc_promunit = prom_getpropint(sa->sa_node, "slave", -2);
    314   1.76        pk 		zsc->zsc_node = sa->sa_node;
    315   1.72        pk 		zs_attach(zsc, va, sa->sa_pri);
    316   1.57        pk 	} else {
    317   1.57        pk 		struct obio4_attach_args *oba = &uoba->uoba_oba4;
    318   1.72        pk 		bus_space_handle_t bh;
    319   1.76        pk 		bus_addr_t paddr = oba->oba_paddr;
    320   1.72        pk 
    321   1.72        pk 		/*
    322   1.72        pk 		 * As for zs on mainbus, we require a PROM mapping.
    323   1.72        pk 		 */
    324   1.72        pk 		if (bus_space_map(oba->oba_bustag,
    325   1.76        pk 				  paddr,
    326   1.72        pk 				  sizeof(struct zsdevice),
    327   1.72        pk 				  BUS_SPACE_MAP_LINEAR | OBIO_BUS_MAP_USE_ROM,
    328   1.72        pk 				  &bh) != 0) {
    329   1.72        pk 			printf(" cannot map zs registers\n");
    330  1.103       uwe 			return;
    331   1.72        pk 		}
    332   1.57        pk 		zsc->zsc_bustag = oba->oba_bustag;
    333   1.57        pk 		zsc->zsc_dmatag = oba->oba_dmatag;
    334   1.92       jdc 		/*
    335   1.92       jdc 		 * Find prom unit by physical address
    336   1.92       jdc 		 * We're just comparing the address (not the iospace) here
    337   1.92       jdc 		 */
    338   1.92       jdc 		paddr = BUS_ADDR_PADDR(paddr);
    339   1.81        pk 		if (cpuinfo.cpu_type == CPUTYP_4_100)
    340   1.81        pk 			/*
    341   1.81        pk 			 * On the sun4/100, the top-most 4 bits are zero
    342   1.81        pk 			 * on obio addresses; force them to 1's for the
    343   1.81        pk 			 * sake of the comparison here.
    344   1.81        pk 			 */
    345   1.81        pk 			paddr |= 0xf0000000;
    346   1.76        pk 		zsc->zsc_promunit =
    347   1.76        pk 			(paddr == 0xf1000000) ? 0 :
    348   1.76        pk 			(paddr == 0xf0000000) ? 1 :
    349   1.76        pk 			(paddr == 0xe0000000) ? 2 : -2;
    350   1.76        pk 
    351   1.72        pk 		zs_attach(zsc, (void *)bh, oba->oba_pri);
    352   1.57        pk 	}
    353   1.57        pk }
    354   1.86   thorpej 
    355   1.86   thorpej #if defined(SUN4D)
    356   1.86   thorpej static void
    357  1.103       uwe zs_attach_bootbus(struct device *parent, struct device *self, void *aux)
    358   1.86   thorpej {
    359   1.86   thorpej 	struct zsc_softc *zsc = (void *) self;
    360   1.86   thorpej 	struct bootbus_attach_args *baa = aux;
    361   1.86   thorpej 	void *va;
    362   1.86   thorpej 
    363   1.86   thorpej 	if (baa->ba_nintr == 0) {
    364   1.86   thorpej 		printf(": no interrupt lines\n");
    365   1.86   thorpej 		return;
    366   1.86   thorpej 	}
    367   1.86   thorpej 
    368   1.86   thorpej 	if (baa->ba_npromvaddrs > 0)
    369   1.86   thorpej 		va = (void *) baa->ba_promvaddrs;
    370   1.86   thorpej 	else {
    371   1.86   thorpej 		bus_space_handle_t bh;
    372   1.86   thorpej 
    373   1.86   thorpej 		if (bus_space_map(baa->ba_bustag,
    374   1.86   thorpej 		    BUS_ADDR(baa->ba_slot, baa->ba_offset),
    375   1.86   thorpej 		    baa->ba_size, BUS_SPACE_MAP_LINEAR, &bh) != 0) {
    376   1.86   thorpej 			printf(": cannot map zs registers\n");
    377   1.86   thorpej 			return;
    378   1.86   thorpej 		}
    379   1.86   thorpej 		va = (void *) bh;
    380   1.86   thorpej 	}
    381   1.86   thorpej 
    382   1.86   thorpej 	zsc->zsc_bustag = baa->ba_bustag;
    383  1.100        pk 	zsc->zsc_promunit = prom_getpropint(baa->ba_node, "slave", -2);
    384   1.86   thorpej 	zsc->zsc_node = baa->ba_node;
    385   1.86   thorpej 	zs_attach(zsc, va, baa->ba_intr[0].oi_pri);
    386   1.86   thorpej }
    387   1.86   thorpej #endif /* SUN4D */
    388   1.86   thorpej 
    389    1.1   deraadt /*
    390    1.1   deraadt  * Attach a found zs.
    391    1.1   deraadt  *
    392    1.1   deraadt  * USE ROM PROPERTIES port-a-ignore-cd AND port-b-ignore-cd FOR
    393    1.1   deraadt  * SOFT CARRIER, AND keyboard PROPERTY FOR KEYBOARD/MOUSE?
    394    1.1   deraadt  */
    395    1.1   deraadt static void
    396  1.103       uwe zs_attach(struct zsc_softc *zsc, struct zsdevice *zsd, int pri)
    397    1.1   deraadt {
    398   1.50       gwr 	struct zsc_attach_args zsc_args;
    399   1.50       gwr 	struct zs_chanstate *cs;
    400   1.76        pk 	int s, channel;
    401    1.1   deraadt 	static int didintr, prevpri;
    402    1.1   deraadt 
    403   1.72        pk 	if (zsd == NULL) {
    404   1.72        pk 		printf("configuration incomplete\n");
    405   1.72        pk 		return;
    406   1.72        pk 	}
    407   1.72        pk 
    408   1.93        pk 	if (!didintr) {
    409   1.93        pk 		zs_sicookie = softintr_establish(IPL_SOFTSERIAL, zssoft, NULL);
    410   1.93        pk 		if (zs_sicookie == NULL) {
    411   1.93        pk 			printf("\n%s: cannot establish soft int handler\n",
    412   1.93        pk 				zsc->zsc_dev.dv_xname);
    413   1.93        pk 			return;
    414   1.93        pk 		}
    415   1.93        pk 	}
    416   1.93        pk 	printf(" softpri %d\n", IPL_SOFTSERIAL);
    417   1.50       gwr 
    418   1.50       gwr 	/*
    419   1.50       gwr 	 * Initialize software state for each channel.
    420   1.50       gwr 	 */
    421   1.50       gwr 	for (channel = 0; channel < 2; channel++) {
    422   1.76        pk 		struct zschan *zc;
    423  1.102  macallan 		struct device *child;
    424   1.72        pk 
    425   1.50       gwr 		zsc_args.channel = channel;
    426   1.50       gwr 		cs = &zsc->zsc_cs_store[channel];
    427   1.50       gwr 		zsc->zsc_cs[channel] = cs;
    428   1.50       gwr 
    429   1.97        pk 		simple_lock_init(&cs->cs_lock);
    430   1.50       gwr 		cs->cs_channel = channel;
    431   1.50       gwr 		cs->cs_private = NULL;
    432   1.50       gwr 		cs->cs_ops = &zsops_null;
    433   1.50       gwr 		cs->cs_brg_clk = PCLK / 16;
    434   1.50       gwr 
    435   1.72        pk 		zc = (channel == 0) ? &zsd->zs_chan_a : &zsd->zs_chan_b;
    436   1.76        pk 
    437   1.76        pk 		zsc_args.hwflags = zs_console_flags(zsc->zsc_promunit,
    438   1.76        pk 						    zsc->zsc_node,
    439   1.76        pk 						    channel);
    440   1.76        pk 
    441   1.76        pk 		if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE) {
    442   1.76        pk 			zsc_args.hwflags |= ZS_HWFLAG_USE_CONSDEV;
    443   1.76        pk 			zsc_args.consdev = &zs_consdev;
    444   1.76        pk 		}
    445   1.76        pk 
    446   1.76        pk 		if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_INPUT) != 0) {
    447   1.76        pk 			zs_conschan_get = zc;
    448   1.76        pk 		}
    449   1.76        pk 		if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_OUTPUT) != 0) {
    450   1.76        pk 			zs_conschan_put = zc;
    451   1.76        pk 		}
    452   1.76        pk 		/* Childs need to set cn_dev, etc */
    453   1.72        pk 
    454   1.50       gwr 		cs->cs_reg_csr  = &zc->zc_csr;
    455   1.50       gwr 		cs->cs_reg_data = &zc->zc_data;
    456   1.50       gwr 
    457   1.50       gwr 		bcopy(zs_init_reg, cs->cs_creg, 16);
    458   1.50       gwr 		bcopy(zs_init_reg, cs->cs_preg, 16);
    459   1.50       gwr 
    460   1.77        pk 		/* XXX: Consult PROM properties for this?! */
    461   1.77        pk 		cs->cs_defspeed = zs_get_speed(cs);
    462   1.50       gwr 		cs->cs_defcflag = zs_def_cflag;
    463   1.50       gwr 
    464   1.50       gwr 		/* Make these correspond to cs_defcflag (-crtscts) */
    465   1.50       gwr 		cs->cs_rr0_dcd = ZSRR0_DCD;
    466   1.50       gwr 		cs->cs_rr0_cts = 0;
    467   1.50       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    468   1.50       gwr 		cs->cs_wr5_rts = 0;
    469   1.50       gwr 
    470   1.50       gwr 		/*
    471   1.50       gwr 		 * Clear the master interrupt enable.
    472   1.50       gwr 		 * The INTENA is common to both channels,
    473   1.50       gwr 		 * so just do it on the A channel.
    474   1.50       gwr 		 */
    475   1.50       gwr 		if (channel == 0) {
    476   1.50       gwr 			zs_write_reg(cs, 9, 0);
    477   1.50       gwr 		}
    478   1.50       gwr 
    479   1.50       gwr 		/*
    480   1.50       gwr 		 * Look for a child driver for this channel.
    481   1.50       gwr 		 * The child attach will setup the hardware.
    482   1.50       gwr 		 */
    483  1.103       uwe 
    484  1.102  macallan 		child = config_found(&zsc->zsc_dev, &zsc_args, zs_print);
    485  1.102  macallan 		if (child == NULL) {
    486   1.50       gwr 			/* No sub-driver.  Just reset it. */
    487   1.50       gwr 			u_char reset = (channel == 0) ?
    488   1.50       gwr 				ZSWR9_A_RESET : ZSWR9_B_RESET;
    489   1.56       mrg 			s = splzs();
    490   1.50       gwr 			zs_write_reg(cs,  9, reset);
    491   1.50       gwr 			splx(s);
    492   1.50       gwr 		}
    493  1.102  macallan #if (NKBD > 0) || (NMS > 0)
    494  1.103       uwe 		/*
    495  1.102  macallan 		 * If this was a zstty it has a keyboard
    496  1.102  macallan 		 * property on it we need to attach the
    497  1.102  macallan 		 * sunkbd and sunms line disciplines.
    498  1.102  macallan 		 */
    499  1.102  macallan 		if ((child != NULL)
    500  1.102  macallan 		    && (strcmp(child->dv_cfdata->cf_name, "zstty") == 0)
    501  1.103       uwe 		    && (prom_getproplen(zsc->zsc_node, "keyboard") == 0))
    502  1.102  macallan 		{
    503  1.102  macallan 			struct kbd_ms_tty_attach_args kma;
    504  1.102  macallan 			struct tty *tp = zstty_get_tty_from_dev(child);
    505  1.102  macallan 			kma.kmta_tp = tp;
    506  1.102  macallan 			kma.kmta_dev = tp->t_dev;
    507  1.102  macallan 			kma.kmta_consdev = zsc_args.consdev;
    508  1.103       uwe 
    509  1.102  macallan 			/* Attach 'em if we got 'em. */
    510  1.102  macallan #if (NKBD > 0)
    511  1.102  macallan 			if (channel == 0) {
    512  1.102  macallan 				kma.kmta_name = "keyboard";
    513  1.102  macallan 				config_found(child, &kma, NULL);
    514  1.102  macallan 			}
    515  1.102  macallan #endif
    516  1.102  macallan #if (NMS > 0)
    517  1.102  macallan 			if (channel == 1) {
    518  1.102  macallan 				kma.kmta_name = "mouse";
    519  1.102  macallan 				config_found(child, &kma, NULL);
    520  1.102  macallan 			}
    521  1.102  macallan #endif
    522  1.102  macallan 		}
    523  1.102  macallan #endif
    524   1.50       gwr 	}
    525   1.50       gwr 
    526   1.50       gwr 	/*
    527   1.50       gwr 	 * Now safe to install interrupt handlers.  Note the arguments
    528   1.50       gwr 	 * to the interrupt handlers aren't used.  Note, we only do this
    529   1.50       gwr 	 * once since both SCCs interrupt at the same level and vector.
    530   1.50       gwr 	 */
    531    1.1   deraadt 	if (!didintr) {
    532    1.1   deraadt 		didintr = 1;
    533    1.1   deraadt 		prevpri = pri;
    534   1.94        pk 		bus_intr_establish(zsc->zsc_bustag, pri, IPL_SERIAL,
    535   1.80        pk 				   zshard, NULL);
    536    1.1   deraadt 	} else if (pri != prevpri)
    537    1.1   deraadt 		panic("broken zs interrupt scheme");
    538   1.57        pk 
    539   1.79       cgd 	evcnt_attach_dynamic(&zsc->zsc_intrcnt, EVCNT_TYPE_INTR, NULL,
    540   1.79       cgd 	    zsc->zsc_dev.dv_xname, "intr");
    541    1.1   deraadt 
    542    1.1   deraadt 	/*
    543   1.50       gwr 	 * Set the master interrupt enable and interrupt vector.
    544   1.50       gwr 	 * (common to both channels, do it on A)
    545    1.1   deraadt 	 */
    546   1.50       gwr 	cs = zsc->zsc_cs[0];
    547    1.1   deraadt 	s = splhigh();
    548   1.50       gwr 	/* interrupt vector */
    549   1.50       gwr 	zs_write_reg(cs, 2, zs_init_reg[2]);
    550   1.50       gwr 	/* master interrupt control (enable) */
    551   1.50       gwr 	zs_write_reg(cs, 9, zs_init_reg[9]);
    552   1.50       gwr 	splx(s);
    553   1.50       gwr 
    554   1.50       gwr #if 0
    555   1.47        pk 	/*
    556   1.50       gwr 	 * XXX: L1A hack - We would like to be able to break into
    557   1.50       gwr 	 * the debugger during the rest of autoconfiguration, so
    558   1.50       gwr 	 * lower interrupts just enough to let zs interrupts in.
    559   1.50       gwr 	 * This is done after both zs devices are attached.
    560   1.50       gwr 	 */
    561   1.76        pk 	if (zsc->zsc_promunit == 1) {
    562   1.50       gwr 		printf("zs1: enabling zs interrupts\n");
    563   1.50       gwr 		(void)splfd(); /* XXX: splzs - 1 */
    564   1.47        pk 	}
    565   1.50       gwr #endif
    566  1.102  macallan 
    567    1.1   deraadt }
    568    1.1   deraadt 
    569   1.50       gwr static int
    570  1.103       uwe zs_print(void *aux, const char *name)
    571    1.1   deraadt {
    572   1.50       gwr 	struct zsc_attach_args *args = aux;
    573    1.1   deraadt 
    574   1.50       gwr 	if (name != NULL)
    575   1.95   thorpej 		aprint_normal("%s: ", name);
    576    1.1   deraadt 
    577   1.50       gwr 	if (args->channel != -1)
    578   1.95   thorpej 		aprint_normal(" channel %d", args->channel);
    579    1.1   deraadt 
    580   1.57        pk 	return (UNCONF);
    581    1.1   deraadt }
    582    1.1   deraadt 
    583   1.50       gwr static volatile int zssoftpending;
    584    1.1   deraadt 
    585    1.1   deraadt /*
    586   1.50       gwr  * Our ZS chips all share a common, autovectored interrupt,
    587   1.50       gwr  * so we have to look at all of them on each interrupt.
    588    1.1   deraadt  */
    589    1.1   deraadt static int
    590  1.103       uwe zshard(void *arg)
    591    1.1   deraadt {
    592   1.76        pk 	struct zsc_softc *zsc;
    593   1.76        pk 	int unit, rr3, rval, softreq;
    594    1.1   deraadt 
    595   1.50       gwr 	rval = softreq = 0;
    596   1.50       gwr 	for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
    597   1.76        pk 		struct zs_chanstate *cs;
    598   1.76        pk 
    599   1.50       gwr 		zsc = zs_cd.cd_devs[unit];
    600   1.50       gwr 		if (zsc == NULL)
    601   1.50       gwr 			continue;
    602   1.50       gwr 		rr3 = zsc_intr_hard(zsc);
    603   1.50       gwr 		/* Count up the interrupts. */
    604   1.50       gwr 		if (rr3) {
    605   1.50       gwr 			rval |= rr3;
    606   1.50       gwr 			zsc->zsc_intrcnt.ev_count++;
    607   1.50       gwr 		}
    608   1.76        pk 		if ((cs = zsc->zsc_cs[0]) != NULL)
    609   1.76        pk 			softreq |= cs->cs_softreq;
    610   1.76        pk 		if ((cs = zsc->zsc_cs[1]) != NULL)
    611   1.76        pk 			softreq |= cs->cs_softreq;
    612   1.50       gwr 	}
    613    1.1   deraadt 
    614   1.50       gwr 	/* We are at splzs here, so no need to lock. */
    615   1.50       gwr 	if (softreq && (zssoftpending == 0)) {
    616   1.93        pk 		zssoftpending = 1;
    617   1.93        pk 		softintr_schedule(zs_sicookie);
    618   1.50       gwr 	}
    619   1.50       gwr 	return (rval);
    620    1.1   deraadt }
    621    1.1   deraadt 
    622    1.1   deraadt /*
    623   1.50       gwr  * Similar scheme as for zshard (look at all of them)
    624    1.1   deraadt  */
    625   1.93        pk static void
    626  1.103       uwe zssoft(void *arg)
    627    1.1   deraadt {
    628   1.76        pk 	struct zsc_softc *zsc;
    629   1.76        pk 	int s, unit;
    630    1.1   deraadt 
    631   1.50       gwr 	/* This is not the only ISR on this IPL. */
    632   1.50       gwr 	if (zssoftpending == 0)
    633   1.93        pk 		return;
    634    1.1   deraadt 
    635   1.50       gwr 	/*
    636   1.50       gwr 	 * The soft intr. bit will be set by zshard only if
    637   1.50       gwr 	 * the variable zssoftpending is zero.  The order of
    638   1.50       gwr 	 * these next two statements prevents our clearing
    639   1.50       gwr 	 * the soft intr bit just after zshard has set it.
    640   1.50       gwr 	 */
    641   1.50       gwr 	/* ienab_bic(IE_ZSSOFT); */
    642   1.50       gwr 	zssoftpending = 0;
    643    1.1   deraadt 
    644   1.50       gwr 	/* Make sure we call the tty layer at spltty. */
    645    1.1   deraadt 	s = spltty();
    646   1.50       gwr 	for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
    647   1.50       gwr 		zsc = zs_cd.cd_devs[unit];
    648   1.50       gwr 		if (zsc == NULL)
    649   1.50       gwr 			continue;
    650   1.56       mrg 		(void)zsc_intr_soft(zsc);
    651    1.1   deraadt 	}
    652    1.1   deraadt 	splx(s);
    653    1.1   deraadt }
    654    1.1   deraadt 
    655   1.50       gwr 
    656    1.1   deraadt /*
    657   1.50       gwr  * Compute the current baud rate given a ZS channel.
    658    1.1   deraadt  */
    659   1.50       gwr static int
    660  1.103       uwe zs_get_speed(struct zs_chanstate *cs)
    661   1.50       gwr {
    662   1.50       gwr 	int tconst;
    663   1.50       gwr 
    664   1.50       gwr 	tconst = zs_read_reg(cs, 12);
    665   1.50       gwr 	tconst |= zs_read_reg(cs, 13) << 8;
    666   1.50       gwr 	return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
    667    1.1   deraadt }
    668    1.1   deraadt 
    669    1.1   deraadt /*
    670   1.50       gwr  * MD functions for setting the baud rate and control modes.
    671  1.103       uwe  * bps - in bits per second
    672    1.1   deraadt  */
    673    1.1   deraadt int
    674  1.103       uwe zs_set_speed(struct zs_chanstate *cs, int bps)
    675    1.1   deraadt {
    676   1.50       gwr 	int tconst, real_bps;
    677   1.50       gwr 
    678   1.50       gwr 	if (bps == 0)
    679   1.50       gwr 		return (0);
    680    1.1   deraadt 
    681   1.50       gwr #ifdef	DIAGNOSTIC
    682   1.50       gwr 	if (cs->cs_brg_clk == 0)
    683   1.50       gwr 		panic("zs_set_speed");
    684   1.50       gwr #endif
    685   1.50       gwr 
    686   1.50       gwr 	tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
    687   1.50       gwr 	if (tconst < 0)
    688   1.50       gwr 		return (EINVAL);
    689   1.28        pk 
    690   1.50       gwr 	/* Convert back to make sure we can do it. */
    691   1.50       gwr 	real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
    692    1.1   deraadt 
    693   1.50       gwr 	/* XXX - Allow some tolerance here? */
    694   1.50       gwr 	if (real_bps != bps)
    695   1.50       gwr 		return (EINVAL);
    696   1.28        pk 
    697   1.50       gwr 	cs->cs_preg[12] = tconst;
    698   1.50       gwr 	cs->cs_preg[13] = tconst >> 8;
    699    1.1   deraadt 
    700   1.50       gwr 	/* Caller will stuff the pending registers. */
    701   1.50       gwr 	return (0);
    702   1.28        pk }
    703   1.28        pk 
    704   1.50       gwr int
    705  1.103       uwe zs_set_modes(struct zs_chanstate *cs, int cflag)
    706   1.28        pk {
    707   1.50       gwr 	int s;
    708   1.28        pk 
    709   1.50       gwr 	/*
    710   1.50       gwr 	 * Output hardware flow control on the chip is horrendous:
    711   1.50       gwr 	 * if carrier detect drops, the receiver is disabled, and if
    712   1.50       gwr 	 * CTS drops, the transmitter is stoped IN MID CHARACTER!
    713   1.50       gwr 	 * Therefore, NEVER set the HFC bit, and instead use the
    714   1.50       gwr 	 * status interrupt to detect CTS changes.
    715   1.50       gwr 	 */
    716   1.50       gwr 	s = splzs();
    717   1.69  wrstuden 	cs->cs_rr0_pps = 0;
    718   1.69  wrstuden 	if ((cflag & (CLOCAL | MDMBUF)) != 0) {
    719   1.50       gwr 		cs->cs_rr0_dcd = 0;
    720   1.69  wrstuden 		if ((cflag & MDMBUF) == 0)
    721   1.69  wrstuden 			cs->cs_rr0_pps = ZSRR0_DCD;
    722   1.69  wrstuden 	} else
    723   1.50       gwr 		cs->cs_rr0_dcd = ZSRR0_DCD;
    724   1.52   mycroft 	if ((cflag & CRTSCTS) != 0) {
    725   1.50       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR;
    726   1.50       gwr 		cs->cs_wr5_rts = ZSWR5_RTS;
    727   1.53   mycroft 		cs->cs_rr0_cts = ZSRR0_CTS;
    728   1.53   mycroft 	} else if ((cflag & CDTRCTS) != 0) {
    729   1.53   mycroft 		cs->cs_wr5_dtr = 0;
    730   1.53   mycroft 		cs->cs_wr5_rts = ZSWR5_DTR;
    731   1.50       gwr 		cs->cs_rr0_cts = ZSRR0_CTS;
    732   1.52   mycroft 	} else if ((cflag & MDMBUF) != 0) {
    733   1.52   mycroft 		cs->cs_wr5_dtr = 0;
    734   1.52   mycroft 		cs->cs_wr5_rts = ZSWR5_DTR;
    735   1.52   mycroft 		cs->cs_rr0_cts = ZSRR0_DCD;
    736   1.50       gwr 	} else {
    737   1.50       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    738   1.50       gwr 		cs->cs_wr5_rts = 0;
    739   1.50       gwr 		cs->cs_rr0_cts = 0;
    740   1.50       gwr 	}
    741   1.50       gwr 	splx(s);
    742   1.28        pk 
    743   1.50       gwr 	/* Caller will stuff the pending registers. */
    744   1.50       gwr 	return (0);
    745   1.38       mrg }
    746   1.28        pk 
    747    1.1   deraadt 
    748    1.1   deraadt /*
    749   1.50       gwr  * Read or write the chip with suitable delays.
    750    1.1   deraadt  */
    751   1.50       gwr 
    752   1.50       gwr u_char
    753  1.103       uwe zs_read_reg(struct zs_chanstate *cs, u_char reg)
    754    1.1   deraadt {
    755   1.50       gwr 	u_char val;
    756   1.14   deraadt 
    757   1.50       gwr 	*cs->cs_reg_csr = reg;
    758   1.50       gwr 	ZS_DELAY();
    759   1.50       gwr 	val = *cs->cs_reg_csr;
    760   1.50       gwr 	ZS_DELAY();
    761   1.57        pk 	return (val);
    762    1.1   deraadt }
    763    1.1   deraadt 
    764   1.50       gwr void
    765  1.103       uwe zs_write_reg(struct zs_chanstate *cs, u_char reg, u_char val)
    766    1.1   deraadt {
    767  1.103       uwe 
    768   1.50       gwr 	*cs->cs_reg_csr = reg;
    769   1.14   deraadt 	ZS_DELAY();
    770   1.50       gwr 	*cs->cs_reg_csr = val;
    771   1.14   deraadt 	ZS_DELAY();
    772   1.50       gwr }
    773    1.1   deraadt 
    774   1.56       mrg u_char
    775  1.103       uwe zs_read_csr(struct zs_chanstate *cs)
    776   1.50       gwr {
    777   1.76        pk 	u_char val;
    778    1.1   deraadt 
    779   1.50       gwr 	val = *cs->cs_reg_csr;
    780   1.14   deraadt 	ZS_DELAY();
    781   1.57        pk 	return (val);
    782    1.1   deraadt }
    783    1.1   deraadt 
    784   1.76        pk void
    785  1.103       uwe zs_write_csr(struct zs_chanstate *cs, u_char val)
    786   1.50       gwr {
    787  1.103       uwe 
    788   1.50       gwr 	*cs->cs_reg_csr = val;
    789   1.14   deraadt 	ZS_DELAY();
    790    1.1   deraadt }
    791    1.1   deraadt 
    792   1.76        pk u_char
    793  1.103       uwe zs_read_data(struct zs_chanstate *cs)
    794    1.1   deraadt {
    795   1.76        pk 	u_char val;
    796    1.1   deraadt 
    797   1.50       gwr 	val = *cs->cs_reg_data;
    798   1.29        pk 	ZS_DELAY();
    799   1.57        pk 	return (val);
    800   1.50       gwr }
    801   1.50       gwr 
    802  1.103       uwe void
    803  1.103       uwe zs_write_data(struct zs_chanstate *cs, u_char val)
    804   1.50       gwr {
    805  1.103       uwe 
    806   1.50       gwr 	*cs->cs_reg_data = val;
    807   1.14   deraadt 	ZS_DELAY();
    808    1.1   deraadt }
    809    1.1   deraadt 
    810   1.50       gwr /****************************************************************
    811   1.50       gwr  * Console support functions (Sun specific!)
    812   1.50       gwr  * Note: this code is allowed to know about the layout of
    813   1.50       gwr  * the chip registers, and uses that to keep things simple.
    814   1.50       gwr  * XXX - I think I like the mvme167 code better. -gwr
    815   1.50       gwr  ****************************************************************/
    816   1.50       gwr 
    817   1.50       gwr /*
    818   1.50       gwr  * Handle user request to enter kernel debugger.
    819   1.50       gwr  */
    820   1.34  christos void
    821  1.103       uwe zs_abort(struct zs_chanstate *cs)
    822    1.1   deraadt {
    823   1.76        pk 	struct zschan *zc = zs_conschan_get;
    824   1.50       gwr 	int rr0;
    825   1.50       gwr 
    826   1.50       gwr 	/* Wait for end of break to avoid PROM abort. */
    827   1.50       gwr 	/* XXX - Limit the wait? */
    828   1.50       gwr 	do {
    829   1.50       gwr 		rr0 = zc->zc_csr;
    830   1.50       gwr 		ZS_DELAY();
    831   1.50       gwr 	} while (rr0 & ZSRR0_BREAK);
    832    1.1   deraadt 
    833   1.49        pk #if defined(KGDB)
    834   1.50       gwr 	zskgdb(cs);
    835   1.49        pk #elif defined(DDB)
    836    1.5        pk 	Debugger();
    837    1.5        pk #else
    838   1.44  christos 	printf("stopping on keyboard abort\n");
    839    1.1   deraadt 	callrom();
    840    1.5        pk #endif
    841    1.1   deraadt }
    842    1.1   deraadt 
    843  1.103       uwe int  zs_getc(void *);
    844  1.103       uwe void zs_putc(void *, int);
    845   1.76        pk 
    846    1.1   deraadt /*
    847   1.50       gwr  * Polled input char.
    848    1.1   deraadt  */
    849   1.50       gwr int
    850  1.103       uwe zs_getc(void *arg)
    851    1.1   deraadt {
    852   1.76        pk 	struct zschan *zc = arg;
    853   1.76        pk 	int s, c, rr0;
    854   1.96        pk 	u_int omid;
    855    1.1   deraadt 
    856   1.96        pk 	/* Temporarily direct interrupts at ourselves */
    857   1.50       gwr 	s = splhigh();
    858   1.96        pk 	omid = setitr(cpuinfo.mid);
    859   1.96        pk 
    860   1.50       gwr 	/* Wait for a character to arrive. */
    861   1.50       gwr 	do {
    862   1.50       gwr 		rr0 = zc->zc_csr;
    863   1.50       gwr 		ZS_DELAY();
    864   1.50       gwr 	} while ((rr0 & ZSRR0_RX_READY) == 0);
    865    1.1   deraadt 
    866   1.50       gwr 	c = zc->zc_data;
    867   1.50       gwr 	ZS_DELAY();
    868   1.96        pk 	setitr(omid);
    869   1.50       gwr 	splx(s);
    870    1.1   deraadt 
    871   1.50       gwr 	/*
    872   1.50       gwr 	 * This is used by the kd driver to read scan codes,
    873   1.50       gwr 	 * so don't translate '\r' ==> '\n' here...
    874   1.50       gwr 	 */
    875   1.50       gwr 	return (c);
    876    1.1   deraadt }
    877    1.1   deraadt 
    878    1.1   deraadt /*
    879   1.50       gwr  * Polled output char.
    880    1.1   deraadt  */
    881   1.50       gwr void
    882  1.103       uwe zs_putc(void *arg, int c)
    883    1.1   deraadt {
    884   1.76        pk 	struct zschan *zc = arg;
    885   1.76        pk 	int s, rr0;
    886   1.96        pk 	u_int omid;
    887    1.1   deraadt 
    888   1.96        pk 	/* Temporarily direct interrupts at ourselves */
    889   1.50       gwr 	s = splhigh();
    890   1.96        pk 	omid = setitr(cpuinfo.mid);
    891   1.59   mycroft 
    892   1.50       gwr 	/* Wait for transmitter to become ready. */
    893   1.50       gwr 	do {
    894   1.50       gwr 		rr0 = zc->zc_csr;
    895   1.50       gwr 		ZS_DELAY();
    896   1.50       gwr 	} while ((rr0 & ZSRR0_TX_READY) == 0);
    897   1.21   deraadt 
    898   1.60       chs 	/*
    899   1.60       chs 	 * Send the next character.
    900   1.60       chs 	 * Now you'd think that this could be followed by a ZS_DELAY()
    901   1.60       chs 	 * just like all the other chip accesses, but it turns out that
    902   1.60       chs 	 * the `transmit-ready' interrupt isn't de-asserted until
    903   1.60       chs 	 * some period of time after the register write completes
    904   1.60       chs 	 * (more than a couple instructions).  So to avoid stray
    905   1.99       wiz 	 * interrupts we put in the 2us delay regardless of CPU model.
    906   1.60       chs 	 */
    907   1.50       gwr 	zc->zc_data = c;
    908   1.60       chs 	delay(2);
    909   1.59   mycroft 
    910   1.96        pk 	setitr(omid);
    911   1.50       gwr 	splx(s);
    912   1.50       gwr }
    913   1.21   deraadt 
    914   1.50       gwr /*****************************************************************/
    915    1.1   deraadt /*
    916   1.50       gwr  * Polled console input putchar.
    917    1.1   deraadt  */
    918  1.103       uwe static int
    919  1.103       uwe zscngetc(dev_t dev)
    920   1.50       gwr {
    921  1.103       uwe 
    922   1.76        pk 	return (zs_getc(zs_conschan_get));
    923    1.1   deraadt }
    924    1.1   deraadt 
    925    1.1   deraadt /*
    926   1.50       gwr  * Polled console output putchar.
    927    1.1   deraadt  */
    928  1.103       uwe static void
    929  1.103       uwe zscnputc(dev_t dev, int c)
    930   1.50       gwr {
    931  1.103       uwe 
    932   1.76        pk 	zs_putc(zs_conschan_put, c);
    933   1.50       gwr }
    934    1.1   deraadt 
    935  1.103       uwe static void
    936  1.103       uwe zscnpollc(dev_t dev, int on)
    937    1.1   deraadt {
    938  1.103       uwe 
    939   1.76        pk 	/* No action needed */
    940    1.1   deraadt }
    941    1.1   deraadt 
    942  1.103       uwe static int
    943  1.103       uwe zs_console_flags(int promunit, int node, int channel)
    944   1.67        pk {
    945   1.76        pk 	int cookie, flags = 0;
    946   1.67        pk 
    947   1.76        pk 	switch (prom_version()) {
    948   1.76        pk 	case PROM_OLDMON:
    949   1.76        pk 	case PROM_OBP_V0:
    950   1.76        pk 		/*
    951   1.76        pk 		 * Use `promunit' and `channel' to derive the PROM
    952   1.76        pk 		 * stdio handles that correspond to this device.
    953   1.76        pk 		 */
    954   1.76        pk 		if (promunit == 0)
    955   1.76        pk 			cookie = PROMDEV_TTYA + channel;
    956   1.76        pk 		else if (promunit == 1 && channel == 0)
    957   1.76        pk 			cookie = PROMDEV_KBD;
    958   1.76        pk 		else
    959   1.76        pk 			cookie = -1;
    960   1.67        pk 
    961   1.76        pk 		if (cookie == prom_stdin())
    962   1.76        pk 			flags |= ZS_HWFLAG_CONSOLE_INPUT;
    963   1.67        pk 
    964   1.70        pk 		/*
    965   1.76        pk 		 * Prevent the keyboard from matching the output device
    966   1.76        pk 		 * (note that PROMDEV_KBD == PROMDEV_SCREEN == 0!).
    967   1.70        pk 		 */
    968   1.76        pk 		if (cookie != PROMDEV_KBD && cookie == prom_stdout())
    969   1.76        pk 			flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
    970   1.67        pk 
    971   1.76        pk 		break;
    972   1.65        pk 
    973   1.65        pk 	case PROM_OBP_V2:
    974   1.65        pk 	case PROM_OBP_V3:
    975   1.65        pk 	case PROM_OPENFIRM:
    976   1.76        pk 
    977   1.50       gwr 		/*
    978   1.76        pk 		 * Match the nodes and device arguments prepared by
    979   1.76        pk 		 * consinit() against our device node and channel.
    980   1.76        pk 		 * (The device argument is the part of the OBP path
    981   1.76        pk 		 * following the colon, as in `/obio/zs@0,100000:a')
    982   1.50       gwr 		 */
    983   1.66        pk 
    984   1.76        pk 		/* Default to channel 0 if there are no explicit prom args */
    985   1.76        pk 		cookie = 0;
    986   1.76        pk 
    987   1.76        pk 		if (node == prom_stdin_node) {
    988   1.76        pk 			if (prom_stdin_args[0] != '\0')
    989   1.76        pk 				/* Translate (a,b) -> (0,1) */
    990   1.76        pk 				cookie = prom_stdin_args[0] - 'a';
    991   1.76        pk 
    992   1.76        pk 			if (channel == cookie)
    993   1.76        pk 				flags |= ZS_HWFLAG_CONSOLE_INPUT;
    994   1.50       gwr 		}
    995   1.67        pk 
    996   1.76        pk 		if (node == prom_stdout_node) {
    997   1.76        pk 			if (prom_stdout_args[0] != '\0')
    998   1.76        pk 				/* Translate (a,b) -> (0,1) */
    999   1.76        pk 				cookie = prom_stdout_args[0] - 'a';
   1000   1.76        pk 
   1001   1.76        pk 			if (channel == cookie)
   1002   1.76        pk 				flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
   1003   1.50       gwr 		}
   1004   1.67        pk 
   1005   1.65        pk 		break;
   1006   1.68        pk 
   1007   1.68        pk 	default:
   1008   1.50       gwr 		break;
   1009   1.50       gwr 	}
   1010    1.1   deraadt 
   1011   1.76        pk 	return (flags);
   1012   1.75       jdc }
   1013   1.75       jdc 
   1014   1.75       jdc /*
   1015   1.75       jdc  * Power management hooks for zsopen() and zsclose().
   1016   1.75       jdc  * We use them to power on/off the ports, if necessary.
   1017   1.75       jdc  */
   1018   1.75       jdc int
   1019  1.103       uwe zs_enable(struct zs_chanstate *cs)
   1020   1.75       jdc {
   1021  1.103       uwe 
   1022   1.75       jdc 	auxiotwoserialendis (ZS_ENABLE);
   1023   1.75       jdc 	cs->enabled = 1;
   1024   1.75       jdc 	return(0);
   1025   1.75       jdc }
   1026   1.75       jdc 
   1027   1.75       jdc void
   1028  1.103       uwe zs_disable(struct zs_chanstate *cs)
   1029   1.75       jdc {
   1030  1.103       uwe 
   1031   1.75       jdc 	auxiotwoserialendis (ZS_DISABLE);
   1032   1.75       jdc 	cs->enabled = 0;
   1033    1.1   deraadt }
   1034