Home | History | Annotate | Line # | Download | only in dev
zs.c revision 1.111.6.1.2.1.2.1
      1  1.111.6.1.2.1.2.1      matt /*	$NetBSD: zs.c,v 1.111.6.1.2.1.2.1 2010/04/21 00:33:47 matt Exp $	*/
      2               1.18   deraadt 
      3               1.50       gwr /*-
      4               1.50       gwr  * Copyright (c) 1996 The NetBSD Foundation, Inc.
      5               1.50       gwr  * All rights reserved.
      6                1.1   deraadt  *
      7               1.50       gwr  * This code is derived from software contributed to The NetBSD Foundation
      8               1.50       gwr  * by Gordon W. Ross.
      9                1.1   deraadt  *
     10                1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     11                1.1   deraadt  * modification, are permitted provided that the following conditions
     12                1.1   deraadt  * are met:
     13                1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     14                1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     15                1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     16                1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     17                1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     18               1.50       gwr  *
     19               1.50       gwr  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20               1.50       gwr  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21               1.50       gwr  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22               1.50       gwr  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23               1.50       gwr  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24               1.50       gwr  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25               1.50       gwr  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26               1.50       gwr  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27               1.50       gwr  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28               1.50       gwr  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29               1.50       gwr  * POSSIBILITY OF SUCH DAMAGE.
     30                1.1   deraadt  */
     31                1.1   deraadt 
     32                1.1   deraadt /*
     33               1.50       gwr  * Zilog Z8530 Dual UART driver (machine-dependent part)
     34               1.50       gwr  *
     35               1.50       gwr  * Runs two serial lines per chip using slave drivers.
     36               1.50       gwr  * Plain tty/async lines use the zs_async slave.
     37               1.50       gwr  * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
     38                1.1   deraadt  */
     39               1.98     lukem 
     40               1.98     lukem #include <sys/cdefs.h>
     41  1.111.6.1.2.1.2.1      matt __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.111.6.1.2.1.2.1 2010/04/21 00:33:47 matt Exp $");
     42               1.61  jonathan 
     43               1.61  jonathan #include "opt_ddb.h"
     44               1.82        pk #include "opt_kgdb.h"
     45               1.86   thorpej #include "opt_sparc_arch.h"
     46               1.38       mrg 
     47                1.1   deraadt #include <sys/param.h>
     48               1.34  christos #include <sys/systm.h>
     49               1.50       gwr #include <sys/conf.h>
     50                1.1   deraadt #include <sys/device.h>
     51                1.1   deraadt #include <sys/file.h>
     52                1.1   deraadt #include <sys/ioctl.h>
     53               1.50       gwr #include <sys/kernel.h>
     54               1.50       gwr #include <sys/proc.h>
     55                1.1   deraadt #include <sys/tty.h>
     56                1.1   deraadt #include <sys/time.h>
     57                1.1   deraadt #include <sys/syslog.h>
     58              1.108        ad #include <sys/intr.h>
     59                1.1   deraadt 
     60               1.64        pk #include <machine/bsd_openprom.h>
     61                1.1   deraadt #include <machine/autoconf.h>
     62               1.50       gwr #include <machine/eeprom.h>
     63               1.50       gwr #include <machine/psl.h>
     64               1.50       gwr #include <machine/z8530var.h>
     65               1.50       gwr 
     66               1.50       gwr #include <dev/cons.h>
     67               1.50       gwr #include <dev/ic/z8530reg.h>
     68                1.1   deraadt 
     69                1.1   deraadt #include <sparc/sparc/vaddrs.h>
     70                1.1   deraadt #include <sparc/sparc/auxreg.h>
     71               1.75       jdc #include <sparc/sparc/auxiotwo.h>
     72               1.50       gwr #include <sparc/dev/cons.h>
     73              1.102  macallan #include <dev/sun/kbd_ms_ttyvar.h>
     74              1.102  macallan 
     75              1.102  macallan #include "kbd.h"
     76              1.102  macallan #include "ms.h"
     77              1.106       jdc #include "wskbd.h"
     78               1.50       gwr 
     79               1.50       gwr /*
     80               1.50       gwr  * Some warts needed by z8530tty.c -
     81               1.50       gwr  * The default parity REALLY needs to be the same as the PROM uses,
     82               1.50       gwr  * or you can not see messages done with printf during boot-up...
     83               1.50       gwr  */
     84               1.50       gwr int zs_def_cflag = (CREAD | CS8 | HUPCL);
     85                1.1   deraadt 
     86               1.50       gwr /*
     87               1.50       gwr  * The Sun provides a 4.9152 MHz clock to the ZS chips.
     88               1.50       gwr  */
     89               1.50       gwr #define PCLK	(9600 * 512)	/* PCLK pin input clock rate */
     90                1.1   deraadt 
     91               1.50       gwr #define	ZS_DELAY()		(CPU_ISSUN4C ? (0) : delay(2))
     92                1.1   deraadt 
     93               1.50       gwr /* The layout of this is hardware-dependent (padding, order). */
     94               1.50       gwr struct zschan {
     95              1.109   tsutsui 	volatile uint8_t zc_csr;	/* ctrl,status, and indirect access */
     96              1.109   tsutsui 	uint8_t		zc_xxx0;
     97              1.109   tsutsui 	volatile uint8_t zc_data;	/* data */
     98              1.109   tsutsui 	uint8_t		zc_xxx1;
     99               1.35   thorpej };
    100               1.50       gwr struct zsdevice {
    101               1.50       gwr 	/* Yes, they are backwards. */
    102               1.50       gwr 	struct	zschan zs_chan_b;
    103               1.50       gwr 	struct	zschan zs_chan_a;
    104               1.35   thorpej };
    105                1.1   deraadt 
    106               1.72        pk /* ZS channel used as the console device (if any) */
    107               1.76        pk void *zs_conschan_get, *zs_conschan_put;
    108                1.1   deraadt 
    109              1.109   tsutsui static uint8_t zs_init_reg[16] = {
    110               1.50       gwr 	0,	/* 0: CMD (reset, etc.) */
    111               1.50       gwr 	0,	/* 1: No interrupts yet. */
    112               1.50       gwr 	0,	/* 2: IVECT */
    113               1.50       gwr 	ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
    114               1.50       gwr 	ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
    115               1.50       gwr 	ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
    116               1.50       gwr 	0,	/* 6: TXSYNC/SYNCLO */
    117               1.50       gwr 	0,	/* 7: RXSYNC/SYNCHI */
    118               1.50       gwr 	0,	/* 8: alias for data port */
    119               1.50       gwr 	ZSWR9_MASTER_IE | ZSWR9_NO_VECTOR,
    120               1.50       gwr 	0,	/*10: Misc. TX/RX control bits */
    121               1.50       gwr 	ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
    122               1.63   mycroft 	((PCLK/32)/9600)-2,	/*12: BAUDLO (default=9600) */
    123               1.63   mycroft 	0,			/*13: BAUDHI (default=9600) */
    124               1.50       gwr 	ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
    125               1.62   mycroft 	ZSWR15_BREAK_IE,
    126               1.50       gwr };
    127                1.1   deraadt 
    128               1.76        pk /* Console ops */
    129              1.103       uwe static int  zscngetc(dev_t);
    130              1.103       uwe static void zscnputc(dev_t, int);
    131              1.103       uwe static void zscnpollc(dev_t, int);
    132               1.76        pk 
    133               1.76        pk struct consdev zs_consdev = {
    134               1.76        pk 	NULL,
    135               1.76        pk 	NULL,
    136               1.76        pk 	zscngetc,
    137               1.76        pk 	zscnputc,
    138               1.76        pk 	zscnpollc,
    139               1.76        pk 	NULL,
    140               1.76        pk };
    141               1.76        pk 
    142               1.34  christos 
    143               1.50       gwr /****************************************************************
    144               1.50       gwr  * Autoconfig
    145               1.50       gwr  ****************************************************************/
    146                1.1   deraadt 
    147               1.50       gwr /* Definition of the driver for autoconfig. */
    148              1.109   tsutsui static int  zs_match_mainbus(device_t, cfdata_t, void *);
    149              1.109   tsutsui static int  zs_match_obio(device_t, cfdata_t, void *);
    150              1.109   tsutsui static void zs_attach_mainbus(device_t, device_t, void *);
    151              1.109   tsutsui static void zs_attach_obio(device_t, device_t, void *);
    152               1.57        pk 
    153               1.86   thorpej #if defined(SUN4D)
    154               1.86   thorpej #include <sparc/dev/bootbusvar.h>
    155               1.86   thorpej 
    156              1.109   tsutsui static int  zs_match_bootbus(device_t, cfdata_t, void *);
    157              1.109   tsutsui static void zs_attach_bootbus(device_t, device_t, void *);
    158               1.86   thorpej 
    159              1.109   tsutsui CFATTACH_DECL_NEW(zs_bootbus, sizeof(struct zsc_softc),
    160               1.91   thorpej     zs_match_bootbus, zs_attach_bootbus, NULL, NULL);
    161               1.86   thorpej #endif /* SUN4D */
    162               1.76        pk 
    163              1.103       uwe static void zs_attach(struct zsc_softc *, struct zsdevice *, int);
    164              1.103       uwe static int  zs_print(void *, const char *name);
    165                1.1   deraadt 
    166              1.109   tsutsui CFATTACH_DECL_NEW(zs_mainbus, sizeof(struct zsc_softc),
    167               1.91   thorpej     zs_match_mainbus, zs_attach_mainbus, NULL, NULL);
    168               1.57        pk 
    169              1.109   tsutsui CFATTACH_DECL_NEW(zs_obio, sizeof(struct zsc_softc),
    170               1.91   thorpej     zs_match_obio, zs_attach_obio, NULL, NULL);
    171                1.1   deraadt 
    172               1.55   thorpej extern struct cfdriver zs_cd;
    173               1.34  christos 
    174               1.93        pk /* softintr(9) cookie, shared by all instances of this driver */
    175               1.93        pk static void *zs_sicookie;
    176               1.93        pk 
    177               1.50       gwr /* Interrupt handlers. */
    178              1.103       uwe static int zshard(void *);
    179              1.103       uwe static void zssoft(void *);
    180               1.12   deraadt 
    181              1.103       uwe static int zs_get_speed(struct zs_chanstate *);
    182               1.12   deraadt 
    183               1.76        pk /* Console device support */
    184              1.103       uwe static int zs_console_flags(int, int, int);
    185               1.76        pk 
    186               1.75       jdc /* Power management hooks */
    187              1.103       uwe int  zs_enable(struct zs_chanstate *);
    188              1.103       uwe void zs_disable(struct zs_chanstate *);
    189               1.75       jdc 
    190               1.12   deraadt 
    191              1.102  macallan /* XXX from dev/ic/z8530tty.c */
    192              1.102  macallan extern struct tty *zstty_get_tty_from_dev(struct device *);
    193              1.102  macallan 
    194                1.1   deraadt /*
    195               1.50       gwr  * Is the zs chip present?
    196                1.1   deraadt  */
    197                1.1   deraadt static int
    198              1.109   tsutsui zs_match_mainbus(device_t parent, cfdata_t cf, void *aux)
    199                1.1   deraadt {
    200               1.57        pk 	struct mainbus_attach_args *ma = aux;
    201                1.1   deraadt 
    202               1.88   thorpej 	if (strcmp(cf->cf_name, ma->ma_name) != 0)
    203               1.14   deraadt 		return (0);
    204               1.57        pk 
    205               1.73        pk 	return (1);
    206                1.1   deraadt }
    207                1.1   deraadt 
    208               1.57        pk static int
    209              1.109   tsutsui zs_match_obio(device_t parent, cfdata_t cf, void *aux)
    210               1.57        pk {
    211               1.57        pk 	union obio_attach_args *uoba = aux;
    212               1.57        pk 	struct obio4_attach_args *oba;
    213               1.57        pk 
    214               1.57        pk 	if (uoba->uoba_isobio4 == 0) {
    215               1.57        pk 		struct sbus_attach_args *sa = &uoba->uoba_sbus;
    216               1.57        pk 
    217               1.88   thorpej 		if (strcmp(cf->cf_name, sa->sa_name) != 0)
    218               1.57        pk 			return (0);
    219               1.57        pk 
    220               1.73        pk 		return (1);
    221               1.57        pk 	}
    222               1.57        pk 
    223               1.57        pk 	oba = &uoba->uoba_oba4;
    224               1.85        pk 	return (bus_space_probe(oba->oba_bustag, oba->oba_paddr,
    225               1.58        pk 			        1, 0, 0, NULL, NULL));
    226               1.57        pk }
    227               1.57        pk 
    228               1.86   thorpej #if defined(SUN4D)
    229               1.86   thorpej static int
    230              1.109   tsutsui zs_match_bootbus(device_t parent, cfdata_t cf, void *aux)
    231               1.86   thorpej {
    232               1.86   thorpej 	struct bootbus_attach_args *baa = aux;
    233               1.86   thorpej 
    234               1.88   thorpej 	return (strcmp(cf->cf_name, baa->ba_name) == 0);
    235               1.86   thorpej }
    236               1.86   thorpej #endif /* SUN4D */
    237               1.86   thorpej 
    238               1.57        pk static void
    239              1.109   tsutsui zs_attach_mainbus(device_t parent, device_t self, void *aux)
    240               1.57        pk {
    241              1.109   tsutsui 	struct zsc_softc *zsc = device_private(self);
    242               1.57        pk 	struct mainbus_attach_args *ma = aux;
    243               1.57        pk 
    244              1.109   tsutsui 	zsc->zsc_dev = self;
    245               1.57        pk 	zsc->zsc_bustag = ma->ma_bustag;
    246               1.57        pk 	zsc->zsc_dmatag = ma->ma_dmatag;
    247              1.100        pk 	zsc->zsc_promunit = prom_getpropint(ma->ma_node, "slave", -2);
    248               1.76        pk 	zsc->zsc_node = ma->ma_node;
    249               1.57        pk 
    250               1.72        pk 	/*
    251               1.72        pk 	 * For machines with zs on mainbus (all sun4c models), we expect
    252               1.72        pk 	 * the device registers to be mapped by the PROM.
    253               1.72        pk 	 */
    254               1.72        pk 	zs_attach(zsc, ma->ma_promvaddr, ma->ma_pri);
    255               1.57        pk }
    256               1.57        pk 
    257               1.57        pk static void
    258              1.109   tsutsui zs_attach_obio(device_t parent, device_t self, void *aux)
    259               1.57        pk {
    260              1.109   tsutsui 	struct zsc_softc *zsc = device_private(self);
    261               1.57        pk 	union obio_attach_args *uoba = aux;
    262               1.57        pk 
    263              1.109   tsutsui 	zsc->zsc_dev = self;
    264              1.109   tsutsui 
    265               1.57        pk 	if (uoba->uoba_isobio4 == 0) {
    266               1.57        pk 		struct sbus_attach_args *sa = &uoba->uoba_sbus;
    267               1.72        pk 		void *va;
    268               1.75       jdc 		struct zs_chanstate *cs;
    269               1.75       jdc 		int channel;
    270               1.72        pk 
    271               1.72        pk 		if (sa->sa_nintr == 0) {
    272              1.109   tsutsui 			aprint_error(": no interrupt lines\n");
    273               1.72        pk 			return;
    274               1.72        pk 		}
    275               1.72        pk 
    276               1.72        pk 		/*
    277               1.72        pk 		 * Some sun4m models (Javastations) may not map the zs device.
    278               1.72        pk 		 */
    279               1.72        pk 		if (sa->sa_npromvaddrs > 0)
    280               1.72        pk 			va = (void *)sa->sa_promvaddr;
    281               1.72        pk 		else {
    282               1.72        pk 			bus_space_handle_t bh;
    283               1.72        pk 
    284               1.72        pk 			if (sbus_bus_map(sa->sa_bustag,
    285               1.85        pk 					 sa->sa_slot,
    286               1.85        pk 					 sa->sa_offset,
    287               1.85        pk 					 sa->sa_size,
    288               1.85        pk 					 BUS_SPACE_MAP_LINEAR, &bh) != 0) {
    289              1.109   tsutsui 				aprint_error(": cannot map zs registers\n");
    290              1.103       uwe 				return;
    291               1.72        pk 			}
    292               1.72        pk 			va = (void *)bh;
    293               1.72        pk 		}
    294               1.72        pk 
    295               1.75       jdc 		/*
    296               1.75       jdc 		 * Check if power state can be set, e.g. Tadpole 3GX
    297               1.75       jdc 		 */
    298              1.109   tsutsui 		if (prom_getpropint(sa->sa_node, "pwr-on-auxio2", 0)) {
    299              1.109   tsutsui 			aprint_normal(": powered via auxio2");
    300               1.75       jdc 			for (channel = 0; channel < 2; channel++) {
    301               1.75       jdc 				cs = &zsc->zsc_cs_store[channel];
    302               1.75       jdc 				cs->enable = zs_enable;
    303               1.75       jdc 				cs->disable = zs_disable;
    304               1.75       jdc 			}
    305               1.75       jdc 		}
    306               1.75       jdc 
    307               1.57        pk 		zsc->zsc_bustag = sa->sa_bustag;
    308               1.57        pk 		zsc->zsc_dmatag = sa->sa_dmatag;
    309              1.100        pk 		zsc->zsc_promunit = prom_getpropint(sa->sa_node, "slave", -2);
    310               1.76        pk 		zsc->zsc_node = sa->sa_node;
    311               1.72        pk 		zs_attach(zsc, va, sa->sa_pri);
    312               1.57        pk 	} else {
    313               1.57        pk 		struct obio4_attach_args *oba = &uoba->uoba_oba4;
    314               1.72        pk 		bus_space_handle_t bh;
    315               1.76        pk 		bus_addr_t paddr = oba->oba_paddr;
    316               1.72        pk 
    317               1.72        pk 		/*
    318               1.72        pk 		 * As for zs on mainbus, we require a PROM mapping.
    319               1.72        pk 		 */
    320               1.72        pk 		if (bus_space_map(oba->oba_bustag,
    321               1.76        pk 				  paddr,
    322               1.72        pk 				  sizeof(struct zsdevice),
    323               1.72        pk 				  BUS_SPACE_MAP_LINEAR | OBIO_BUS_MAP_USE_ROM,
    324               1.72        pk 				  &bh) != 0) {
    325              1.109   tsutsui 			aprint_error(": cannot map zs registers\n");
    326              1.103       uwe 			return;
    327               1.72        pk 		}
    328               1.57        pk 		zsc->zsc_bustag = oba->oba_bustag;
    329               1.57        pk 		zsc->zsc_dmatag = oba->oba_dmatag;
    330               1.92       jdc 		/*
    331               1.92       jdc 		 * Find prom unit by physical address
    332               1.92       jdc 		 * We're just comparing the address (not the iospace) here
    333               1.92       jdc 		 */
    334               1.92       jdc 		paddr = BUS_ADDR_PADDR(paddr);
    335               1.81        pk 		if (cpuinfo.cpu_type == CPUTYP_4_100)
    336               1.81        pk 			/*
    337               1.81        pk 			 * On the sun4/100, the top-most 4 bits are zero
    338               1.81        pk 			 * on obio addresses; force them to 1's for the
    339               1.81        pk 			 * sake of the comparison here.
    340               1.81        pk 			 */
    341               1.81        pk 			paddr |= 0xf0000000;
    342               1.76        pk 		zsc->zsc_promunit =
    343               1.76        pk 			(paddr == 0xf1000000) ? 0 :
    344               1.76        pk 			(paddr == 0xf0000000) ? 1 :
    345               1.76        pk 			(paddr == 0xe0000000) ? 2 : -2;
    346               1.76        pk 
    347               1.72        pk 		zs_attach(zsc, (void *)bh, oba->oba_pri);
    348               1.57        pk 	}
    349               1.57        pk }
    350               1.86   thorpej 
    351               1.86   thorpej #if defined(SUN4D)
    352               1.86   thorpej static void
    353              1.109   tsutsui zs_attach_bootbus(device_t parent, device_t self, void *aux)
    354               1.86   thorpej {
    355              1.109   tsutsui 	struct zsc_softc *zsc = device_private(self);
    356               1.86   thorpej 	struct bootbus_attach_args *baa = aux;
    357               1.86   thorpej 	void *va;
    358               1.86   thorpej 
    359              1.109   tsutsui 	zsc->zsc_dev = self;
    360              1.109   tsutsui 
    361               1.86   thorpej 	if (baa->ba_nintr == 0) {
    362              1.109   tsutsui 		aprint_error(": no interrupt lines\n");
    363               1.86   thorpej 		return;
    364               1.86   thorpej 	}
    365               1.86   thorpej 
    366               1.86   thorpej 	if (baa->ba_npromvaddrs > 0)
    367               1.86   thorpej 		va = (void *) baa->ba_promvaddrs;
    368               1.86   thorpej 	else {
    369               1.86   thorpej 		bus_space_handle_t bh;
    370               1.86   thorpej 
    371               1.86   thorpej 		if (bus_space_map(baa->ba_bustag,
    372               1.86   thorpej 		    BUS_ADDR(baa->ba_slot, baa->ba_offset),
    373               1.86   thorpej 		    baa->ba_size, BUS_SPACE_MAP_LINEAR, &bh) != 0) {
    374              1.109   tsutsui 			aprint_error(": cannot map zs registers\n");
    375               1.86   thorpej 			return;
    376               1.86   thorpej 		}
    377               1.86   thorpej 		va = (void *) bh;
    378               1.86   thorpej 	}
    379               1.86   thorpej 
    380               1.86   thorpej 	zsc->zsc_bustag = baa->ba_bustag;
    381              1.100        pk 	zsc->zsc_promunit = prom_getpropint(baa->ba_node, "slave", -2);
    382               1.86   thorpej 	zsc->zsc_node = baa->ba_node;
    383               1.86   thorpej 	zs_attach(zsc, va, baa->ba_intr[0].oi_pri);
    384               1.86   thorpej }
    385               1.86   thorpej #endif /* SUN4D */
    386               1.86   thorpej 
    387                1.1   deraadt /*
    388                1.1   deraadt  * Attach a found zs.
    389                1.1   deraadt  *
    390                1.1   deraadt  * USE ROM PROPERTIES port-a-ignore-cd AND port-b-ignore-cd FOR
    391                1.1   deraadt  * SOFT CARRIER, AND keyboard PROPERTY FOR KEYBOARD/MOUSE?
    392                1.1   deraadt  */
    393                1.1   deraadt static void
    394              1.103       uwe zs_attach(struct zsc_softc *zsc, struct zsdevice *zsd, int pri)
    395                1.1   deraadt {
    396               1.50       gwr 	struct zsc_attach_args zsc_args;
    397               1.50       gwr 	struct zs_chanstate *cs;
    398               1.76        pk 	int s, channel;
    399                1.1   deraadt 	static int didintr, prevpri;
    400          1.111.6.1       snj #if (NKBD > 0) || (NMS > 0)
    401              1.105       jdc 	int ch0_is_cons = 0;
    402          1.111.6.1       snj #endif
    403                1.1   deraadt 
    404      1.111.6.1.2.1       snj 	memset(&zsc_args, 0, sizeof zsc_args);
    405               1.72        pk 	if (zsd == NULL) {
    406              1.109   tsutsui 		aprint_error(": configuration incomplete\n");
    407               1.72        pk 		return;
    408               1.72        pk 	}
    409               1.72        pk 
    410               1.93        pk 	if (!didintr) {
    411              1.108        ad 		zs_sicookie = softint_establish(SOFTINT_SERIAL, zssoft, NULL);
    412               1.93        pk 		if (zs_sicookie == NULL) {
    413              1.109   tsutsui 			aprint_error(": cannot establish soft int handler\n");
    414               1.93        pk 			return;
    415               1.93        pk 		}
    416               1.93        pk 	}
    417              1.109   tsutsui 	aprint_normal(" softpri %d\n", IPL_SOFTSERIAL);
    418               1.50       gwr 
    419               1.50       gwr 	/*
    420               1.50       gwr 	 * Initialize software state for each channel.
    421               1.50       gwr 	 */
    422               1.50       gwr 	for (channel = 0; channel < 2; channel++) {
    423               1.76        pk 		struct zschan *zc;
    424              1.102  macallan 		struct device *child;
    425              1.106       jdc 		int hwflags;
    426               1.72        pk 
    427               1.50       gwr 		zsc_args.channel = channel;
    428      1.111.6.1.2.1       snj 		zsc_args.hwflags = 0;
    429               1.50       gwr 		cs = &zsc->zsc_cs_store[channel];
    430               1.50       gwr 		zsc->zsc_cs[channel] = cs;
    431               1.50       gwr 
    432              1.107        ad 		zs_lock_init(cs);
    433               1.50       gwr 		cs->cs_channel = channel;
    434               1.50       gwr 		cs->cs_private = NULL;
    435               1.50       gwr 		cs->cs_ops = &zsops_null;
    436               1.50       gwr 		cs->cs_brg_clk = PCLK / 16;
    437               1.50       gwr 
    438               1.72        pk 		zc = (channel == 0) ? &zsd->zs_chan_a : &zsd->zs_chan_b;
    439               1.76        pk 
    440              1.106       jdc 		hwflags = zs_console_flags(zsc->zsc_promunit,
    441               1.76        pk 						    zsc->zsc_node,
    442               1.76        pk 						    channel);
    443               1.76        pk 
    444              1.106       jdc #if NWSKBD == 0
    445              1.106       jdc 		/* Not using wscons console, so always set console flags.*/
    446              1.106       jdc 		zsc_args.hwflags = hwflags;
    447               1.76        pk 		if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE) {
    448               1.76        pk 			zsc_args.hwflags |= ZS_HWFLAG_USE_CONSDEV;
    449               1.76        pk 			zsc_args.consdev = &zs_consdev;
    450               1.76        pk 		}
    451              1.106       jdc #else
    452              1.106       jdc 		/* If we are unit 1, then this is the "real" console.
    453              1.106       jdc 		 * Remember this in order to set up the keyboard and
    454              1.106       jdc 		 * mouse line disciplines for SUN4 machines below.
    455              1.106       jdc 		 * Also, don't set the console flags, otherwise we
    456              1.106       jdc 		 * tell zstty_attach() to attach as console.
    457              1.106       jdc 		 */
    458              1.106       jdc 		if (zsc->zsc_promunit == 1) {
    459              1.106       jdc 			if ((hwflags & ZS_HWFLAG_CONSOLE_INPUT) != 0 &&
    460              1.106       jdc 			    !channel) {
    461          1.111.6.1       snj #if (NKBD > 0) || (NMS > 0)
    462              1.106       jdc 				ch0_is_cons = 1;
    463          1.111.6.1       snj #endif
    464              1.106       jdc 			}
    465              1.106       jdc 		} else {
    466              1.106       jdc 			zsc_args.hwflags = hwflags;
    467              1.106       jdc 		}
    468              1.106       jdc #endif
    469               1.76        pk 		if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_INPUT) != 0) {
    470               1.76        pk 			zs_conschan_get = zc;
    471               1.76        pk 		}
    472               1.76        pk 		if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_OUTPUT) != 0) {
    473               1.76        pk 			zs_conschan_put = zc;
    474               1.76        pk 		}
    475               1.76        pk 		/* Childs need to set cn_dev, etc */
    476               1.72        pk 
    477               1.50       gwr 		cs->cs_reg_csr  = &zc->zc_csr;
    478               1.50       gwr 		cs->cs_reg_data = &zc->zc_data;
    479               1.50       gwr 
    480               1.50       gwr 		bcopy(zs_init_reg, cs->cs_creg, 16);
    481               1.50       gwr 		bcopy(zs_init_reg, cs->cs_preg, 16);
    482               1.50       gwr 
    483               1.77        pk 		/* XXX: Consult PROM properties for this?! */
    484               1.77        pk 		cs->cs_defspeed = zs_get_speed(cs);
    485               1.50       gwr 		cs->cs_defcflag = zs_def_cflag;
    486               1.50       gwr 
    487               1.50       gwr 		/* Make these correspond to cs_defcflag (-crtscts) */
    488               1.50       gwr 		cs->cs_rr0_dcd = ZSRR0_DCD;
    489               1.50       gwr 		cs->cs_rr0_cts = 0;
    490               1.50       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    491               1.50       gwr 		cs->cs_wr5_rts = 0;
    492               1.50       gwr 
    493               1.50       gwr 		/*
    494               1.50       gwr 		 * Clear the master interrupt enable.
    495               1.50       gwr 		 * The INTENA is common to both channels,
    496               1.50       gwr 		 * so just do it on the A channel.
    497               1.50       gwr 		 */
    498               1.50       gwr 		if (channel == 0) {
    499               1.50       gwr 			zs_write_reg(cs, 9, 0);
    500               1.50       gwr 		}
    501               1.50       gwr 
    502               1.50       gwr 		/*
    503               1.50       gwr 		 * Look for a child driver for this channel.
    504               1.50       gwr 		 * The child attach will setup the hardware.
    505               1.50       gwr 		 */
    506              1.103       uwe 
    507              1.109   tsutsui 		child = config_found(zsc->zsc_dev, &zsc_args, zs_print);
    508              1.102  macallan 		if (child == NULL) {
    509               1.50       gwr 			/* No sub-driver.  Just reset it. */
    510              1.109   tsutsui 			uint8_t reset = (channel == 0) ?
    511               1.50       gwr 				ZSWR9_A_RESET : ZSWR9_B_RESET;
    512               1.56       mrg 			s = splzs();
    513               1.50       gwr 			zs_write_reg(cs,  9, reset);
    514               1.50       gwr 			splx(s);
    515               1.50       gwr 		}
    516              1.102  macallan #if (NKBD > 0) || (NMS > 0)
    517              1.103       uwe 		/*
    518              1.102  macallan 		 * If this was a zstty it has a keyboard
    519              1.102  macallan 		 * property on it we need to attach the
    520              1.102  macallan 		 * sunkbd and sunms line disciplines.
    521              1.105       jdc 		 * There are no properties on SUN4 machines.
    522              1.105       jdc 		 * For them, check if we have set the
    523              1.105       jdc 		 * ch0_is_cons variable above.
    524              1.102  macallan 		 */
    525              1.105       jdc 		if ((child != NULL) &&
    526              1.105       jdc 		    (device_is_a(child, "zstty")) && (
    527              1.105       jdc 		    (CPU_ISSUN4 && ch0_is_cons) || (!CPU_ISSUN4 &&
    528              1.105       jdc 		    (prom_getproplen(zsc->zsc_node, "keyboard") == 0))))
    529              1.102  macallan 		{
    530              1.102  macallan 			struct kbd_ms_tty_attach_args kma;
    531              1.102  macallan 			struct tty *tp = zstty_get_tty_from_dev(child);
    532              1.102  macallan 			kma.kmta_tp = tp;
    533              1.102  macallan 			kma.kmta_dev = tp->t_dev;
    534              1.102  macallan 			kma.kmta_consdev = zsc_args.consdev;
    535              1.103       uwe 
    536              1.102  macallan 			/* Attach 'em if we got 'em. */
    537              1.102  macallan #if (NKBD > 0)
    538              1.102  macallan 			if (channel == 0) {
    539              1.102  macallan 				kma.kmta_name = "keyboard";
    540              1.102  macallan 				config_found(child, &kma, NULL);
    541              1.102  macallan 			}
    542              1.102  macallan #endif
    543              1.102  macallan #if (NMS > 0)
    544              1.102  macallan 			if (channel == 1) {
    545              1.102  macallan 				kma.kmta_name = "mouse";
    546              1.102  macallan 				config_found(child, &kma, NULL);
    547              1.102  macallan 			}
    548              1.102  macallan #endif
    549              1.102  macallan 		}
    550              1.102  macallan #endif
    551               1.50       gwr 	}
    552               1.50       gwr 
    553               1.50       gwr 	/*
    554               1.50       gwr 	 * Now safe to install interrupt handlers.  Note the arguments
    555               1.50       gwr 	 * to the interrupt handlers aren't used.  Note, we only do this
    556               1.50       gwr 	 * once since both SCCs interrupt at the same level and vector.
    557               1.50       gwr 	 */
    558                1.1   deraadt 	if (!didintr) {
    559                1.1   deraadt 		didintr = 1;
    560                1.1   deraadt 		prevpri = pri;
    561               1.94        pk 		bus_intr_establish(zsc->zsc_bustag, pri, IPL_SERIAL,
    562               1.80        pk 				   zshard, NULL);
    563                1.1   deraadt 	} else if (pri != prevpri)
    564                1.1   deraadt 		panic("broken zs interrupt scheme");
    565               1.57        pk 
    566               1.79       cgd 	evcnt_attach_dynamic(&zsc->zsc_intrcnt, EVCNT_TYPE_INTR, NULL,
    567              1.109   tsutsui 	    device_xname(zsc->zsc_dev), "intr");
    568                1.1   deraadt 
    569                1.1   deraadt 	/*
    570               1.50       gwr 	 * Set the master interrupt enable and interrupt vector.
    571               1.50       gwr 	 * (common to both channels, do it on A)
    572                1.1   deraadt 	 */
    573               1.50       gwr 	cs = zsc->zsc_cs[0];
    574                1.1   deraadt 	s = splhigh();
    575               1.50       gwr 	/* interrupt vector */
    576               1.50       gwr 	zs_write_reg(cs, 2, zs_init_reg[2]);
    577               1.50       gwr 	/* master interrupt control (enable) */
    578               1.50       gwr 	zs_write_reg(cs, 9, zs_init_reg[9]);
    579               1.50       gwr 	splx(s);
    580               1.50       gwr 
    581               1.50       gwr #if 0
    582               1.47        pk 	/*
    583               1.50       gwr 	 * XXX: L1A hack - We would like to be able to break into
    584               1.50       gwr 	 * the debugger during the rest of autoconfiguration, so
    585               1.50       gwr 	 * lower interrupts just enough to let zs interrupts in.
    586               1.50       gwr 	 * This is done after both zs devices are attached.
    587               1.50       gwr 	 */
    588               1.76        pk 	if (zsc->zsc_promunit == 1) {
    589              1.109   tsutsui 		aprint_debug("zs1: enabling zs interrupts\n");
    590               1.50       gwr 		(void)splfd(); /* XXX: splzs - 1 */
    591               1.47        pk 	}
    592               1.50       gwr #endif
    593              1.102  macallan 
    594                1.1   deraadt }
    595                1.1   deraadt 
    596               1.50       gwr static int
    597              1.103       uwe zs_print(void *aux, const char *name)
    598                1.1   deraadt {
    599               1.50       gwr 	struct zsc_attach_args *args = aux;
    600                1.1   deraadt 
    601               1.50       gwr 	if (name != NULL)
    602               1.95   thorpej 		aprint_normal("%s: ", name);
    603                1.1   deraadt 
    604               1.50       gwr 	if (args->channel != -1)
    605               1.95   thorpej 		aprint_normal(" channel %d", args->channel);
    606                1.1   deraadt 
    607               1.57        pk 	return (UNCONF);
    608                1.1   deraadt }
    609                1.1   deraadt 
    610               1.50       gwr static volatile int zssoftpending;
    611                1.1   deraadt 
    612                1.1   deraadt /*
    613               1.50       gwr  * Our ZS chips all share a common, autovectored interrupt,
    614               1.50       gwr  * so we have to look at all of them on each interrupt.
    615                1.1   deraadt  */
    616                1.1   deraadt static int
    617              1.103       uwe zshard(void *arg)
    618                1.1   deraadt {
    619               1.76        pk 	struct zsc_softc *zsc;
    620               1.76        pk 	int unit, rr3, rval, softreq;
    621                1.1   deraadt 
    622               1.50       gwr 	rval = softreq = 0;
    623               1.50       gwr 	for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
    624               1.76        pk 		struct zs_chanstate *cs;
    625               1.76        pk 
    626              1.111    cegger 		zsc = device_lookup_private(&zs_cd, unit);
    627               1.50       gwr 		if (zsc == NULL)
    628               1.50       gwr 			continue;
    629               1.50       gwr 		rr3 = zsc_intr_hard(zsc);
    630               1.50       gwr 		/* Count up the interrupts. */
    631               1.50       gwr 		if (rr3) {
    632               1.50       gwr 			rval |= rr3;
    633               1.50       gwr 			zsc->zsc_intrcnt.ev_count++;
    634               1.50       gwr 		}
    635               1.76        pk 		if ((cs = zsc->zsc_cs[0]) != NULL)
    636               1.76        pk 			softreq |= cs->cs_softreq;
    637               1.76        pk 		if ((cs = zsc->zsc_cs[1]) != NULL)
    638               1.76        pk 			softreq |= cs->cs_softreq;
    639               1.50       gwr 	}
    640                1.1   deraadt 
    641               1.50       gwr 	/* We are at splzs here, so no need to lock. */
    642               1.50       gwr 	if (softreq && (zssoftpending == 0)) {
    643               1.93        pk 		zssoftpending = 1;
    644              1.108        ad 		softint_schedule(zs_sicookie);
    645               1.50       gwr 	}
    646               1.50       gwr 	return (rval);
    647                1.1   deraadt }
    648                1.1   deraadt 
    649                1.1   deraadt /*
    650               1.50       gwr  * Similar scheme as for zshard (look at all of them)
    651                1.1   deraadt  */
    652               1.93        pk static void
    653              1.103       uwe zssoft(void *arg)
    654                1.1   deraadt {
    655               1.76        pk 	struct zsc_softc *zsc;
    656               1.76        pk 	int s, unit;
    657                1.1   deraadt 
    658               1.50       gwr 	/* This is not the only ISR on this IPL. */
    659               1.50       gwr 	if (zssoftpending == 0)
    660               1.93        pk 		return;
    661                1.1   deraadt 
    662               1.50       gwr 	/*
    663               1.50       gwr 	 * The soft intr. bit will be set by zshard only if
    664               1.50       gwr 	 * the variable zssoftpending is zero.  The order of
    665               1.50       gwr 	 * these next two statements prevents our clearing
    666               1.50       gwr 	 * the soft intr bit just after zshard has set it.
    667               1.50       gwr 	 */
    668               1.50       gwr 	/* ienab_bic(IE_ZSSOFT); */
    669               1.50       gwr 	zssoftpending = 0;
    670                1.1   deraadt 
    671               1.50       gwr 	/* Make sure we call the tty layer at spltty. */
    672                1.1   deraadt 	s = spltty();
    673               1.50       gwr 	for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
    674              1.111    cegger 		zsc = device_lookup_private(&zs_cd, unit);
    675               1.50       gwr 		if (zsc == NULL)
    676               1.50       gwr 			continue;
    677               1.56       mrg 		(void)zsc_intr_soft(zsc);
    678                1.1   deraadt 	}
    679                1.1   deraadt 	splx(s);
    680                1.1   deraadt }
    681                1.1   deraadt 
    682               1.50       gwr 
    683                1.1   deraadt /*
    684               1.50       gwr  * Compute the current baud rate given a ZS channel.
    685                1.1   deraadt  */
    686               1.50       gwr static int
    687              1.103       uwe zs_get_speed(struct zs_chanstate *cs)
    688               1.50       gwr {
    689               1.50       gwr 	int tconst;
    690               1.50       gwr 
    691               1.50       gwr 	tconst = zs_read_reg(cs, 12);
    692               1.50       gwr 	tconst |= zs_read_reg(cs, 13) << 8;
    693               1.50       gwr 	return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
    694                1.1   deraadt }
    695                1.1   deraadt 
    696                1.1   deraadt /*
    697               1.50       gwr  * MD functions for setting the baud rate and control modes.
    698              1.103       uwe  * bps - in bits per second
    699                1.1   deraadt  */
    700                1.1   deraadt int
    701              1.103       uwe zs_set_speed(struct zs_chanstate *cs, int bps)
    702                1.1   deraadt {
    703               1.50       gwr 	int tconst, real_bps;
    704               1.50       gwr 
    705               1.50       gwr 	if (bps == 0)
    706               1.50       gwr 		return (0);
    707                1.1   deraadt 
    708               1.50       gwr #ifdef	DIAGNOSTIC
    709               1.50       gwr 	if (cs->cs_brg_clk == 0)
    710               1.50       gwr 		panic("zs_set_speed");
    711               1.50       gwr #endif
    712               1.50       gwr 
    713               1.50       gwr 	tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
    714               1.50       gwr 	if (tconst < 0)
    715               1.50       gwr 		return (EINVAL);
    716               1.28        pk 
    717               1.50       gwr 	/* Convert back to make sure we can do it. */
    718               1.50       gwr 	real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
    719                1.1   deraadt 
    720               1.50       gwr 	/* XXX - Allow some tolerance here? */
    721               1.50       gwr 	if (real_bps != bps)
    722               1.50       gwr 		return (EINVAL);
    723               1.28        pk 
    724               1.50       gwr 	cs->cs_preg[12] = tconst;
    725               1.50       gwr 	cs->cs_preg[13] = tconst >> 8;
    726                1.1   deraadt 
    727               1.50       gwr 	/* Caller will stuff the pending registers. */
    728               1.50       gwr 	return (0);
    729               1.28        pk }
    730               1.28        pk 
    731               1.50       gwr int
    732              1.103       uwe zs_set_modes(struct zs_chanstate *cs, int cflag)
    733               1.28        pk {
    734               1.50       gwr 	int s;
    735               1.28        pk 
    736               1.50       gwr 	/*
    737               1.50       gwr 	 * Output hardware flow control on the chip is horrendous:
    738               1.50       gwr 	 * if carrier detect drops, the receiver is disabled, and if
    739               1.50       gwr 	 * CTS drops, the transmitter is stoped IN MID CHARACTER!
    740               1.50       gwr 	 * Therefore, NEVER set the HFC bit, and instead use the
    741               1.50       gwr 	 * status interrupt to detect CTS changes.
    742               1.50       gwr 	 */
    743               1.50       gwr 	s = splzs();
    744               1.69  wrstuden 	cs->cs_rr0_pps = 0;
    745               1.69  wrstuden 	if ((cflag & (CLOCAL | MDMBUF)) != 0) {
    746               1.50       gwr 		cs->cs_rr0_dcd = 0;
    747               1.69  wrstuden 		if ((cflag & MDMBUF) == 0)
    748               1.69  wrstuden 			cs->cs_rr0_pps = ZSRR0_DCD;
    749               1.69  wrstuden 	} else
    750               1.50       gwr 		cs->cs_rr0_dcd = ZSRR0_DCD;
    751               1.52   mycroft 	if ((cflag & CRTSCTS) != 0) {
    752               1.50       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR;
    753               1.50       gwr 		cs->cs_wr5_rts = ZSWR5_RTS;
    754               1.53   mycroft 		cs->cs_rr0_cts = ZSRR0_CTS;
    755               1.53   mycroft 	} else if ((cflag & CDTRCTS) != 0) {
    756               1.53   mycroft 		cs->cs_wr5_dtr = 0;
    757               1.53   mycroft 		cs->cs_wr5_rts = ZSWR5_DTR;
    758               1.50       gwr 		cs->cs_rr0_cts = ZSRR0_CTS;
    759               1.52   mycroft 	} else if ((cflag & MDMBUF) != 0) {
    760               1.52   mycroft 		cs->cs_wr5_dtr = 0;
    761               1.52   mycroft 		cs->cs_wr5_rts = ZSWR5_DTR;
    762               1.52   mycroft 		cs->cs_rr0_cts = ZSRR0_DCD;
    763               1.50       gwr 	} else {
    764               1.50       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    765               1.50       gwr 		cs->cs_wr5_rts = 0;
    766               1.50       gwr 		cs->cs_rr0_cts = 0;
    767               1.50       gwr 	}
    768               1.50       gwr 	splx(s);
    769               1.28        pk 
    770               1.50       gwr 	/* Caller will stuff the pending registers. */
    771               1.50       gwr 	return (0);
    772               1.38       mrg }
    773               1.28        pk 
    774                1.1   deraadt 
    775                1.1   deraadt /*
    776               1.50       gwr  * Read or write the chip with suitable delays.
    777                1.1   deraadt  */
    778               1.50       gwr 
    779              1.109   tsutsui uint8_t
    780              1.109   tsutsui zs_read_reg(struct zs_chanstate *cs, uint8_t reg)
    781                1.1   deraadt {
    782              1.109   tsutsui 	uint8_t val;
    783               1.14   deraadt 
    784               1.50       gwr 	*cs->cs_reg_csr = reg;
    785               1.50       gwr 	ZS_DELAY();
    786               1.50       gwr 	val = *cs->cs_reg_csr;
    787               1.50       gwr 	ZS_DELAY();
    788               1.57        pk 	return (val);
    789                1.1   deraadt }
    790                1.1   deraadt 
    791               1.50       gwr void
    792              1.109   tsutsui zs_write_reg(struct zs_chanstate *cs, uint8_t reg, uint8_t val)
    793                1.1   deraadt {
    794              1.103       uwe 
    795               1.50       gwr 	*cs->cs_reg_csr = reg;
    796               1.14   deraadt 	ZS_DELAY();
    797               1.50       gwr 	*cs->cs_reg_csr = val;
    798               1.14   deraadt 	ZS_DELAY();
    799               1.50       gwr }
    800                1.1   deraadt 
    801              1.109   tsutsui uint8_t
    802              1.103       uwe zs_read_csr(struct zs_chanstate *cs)
    803               1.50       gwr {
    804              1.109   tsutsui 	uint8_t val;
    805                1.1   deraadt 
    806               1.50       gwr 	val = *cs->cs_reg_csr;
    807               1.14   deraadt 	ZS_DELAY();
    808               1.57        pk 	return (val);
    809                1.1   deraadt }
    810                1.1   deraadt 
    811               1.76        pk void
    812              1.109   tsutsui zs_write_csr(struct zs_chanstate *cs, uint8_t val)
    813               1.50       gwr {
    814              1.103       uwe 
    815               1.50       gwr 	*cs->cs_reg_csr = val;
    816               1.14   deraadt 	ZS_DELAY();
    817                1.1   deraadt }
    818                1.1   deraadt 
    819              1.109   tsutsui uint8_t
    820              1.103       uwe zs_read_data(struct zs_chanstate *cs)
    821                1.1   deraadt {
    822              1.109   tsutsui 	uint8_t val;
    823                1.1   deraadt 
    824               1.50       gwr 	val = *cs->cs_reg_data;
    825               1.29        pk 	ZS_DELAY();
    826               1.57        pk 	return (val);
    827               1.50       gwr }
    828               1.50       gwr 
    829              1.103       uwe void
    830              1.109   tsutsui zs_write_data(struct zs_chanstate *cs, uint8_t val)
    831               1.50       gwr {
    832              1.103       uwe 
    833               1.50       gwr 	*cs->cs_reg_data = val;
    834               1.14   deraadt 	ZS_DELAY();
    835                1.1   deraadt }
    836                1.1   deraadt 
    837               1.50       gwr /****************************************************************
    838               1.50       gwr  * Console support functions (Sun specific!)
    839               1.50       gwr  * Note: this code is allowed to know about the layout of
    840               1.50       gwr  * the chip registers, and uses that to keep things simple.
    841               1.50       gwr  * XXX - I think I like the mvme167 code better. -gwr
    842               1.50       gwr  ****************************************************************/
    843               1.50       gwr 
    844               1.50       gwr /*
    845               1.50       gwr  * Handle user request to enter kernel debugger.
    846               1.50       gwr  */
    847               1.34  christos void
    848              1.103       uwe zs_abort(struct zs_chanstate *cs)
    849                1.1   deraadt {
    850               1.76        pk 	struct zschan *zc = zs_conschan_get;
    851               1.50       gwr 	int rr0;
    852               1.50       gwr 
    853               1.50       gwr 	/* Wait for end of break to avoid PROM abort. */
    854               1.50       gwr 	/* XXX - Limit the wait? */
    855               1.50       gwr 	do {
    856               1.50       gwr 		rr0 = zc->zc_csr;
    857               1.50       gwr 		ZS_DELAY();
    858               1.50       gwr 	} while (rr0 & ZSRR0_BREAK);
    859                1.1   deraadt 
    860               1.49        pk #if defined(KGDB)
    861               1.50       gwr 	zskgdb(cs);
    862               1.49        pk #elif defined(DDB)
    863                1.5        pk 	Debugger();
    864                1.5        pk #else
    865               1.44  christos 	printf("stopping on keyboard abort\n");
    866                1.1   deraadt 	callrom();
    867                1.5        pk #endif
    868                1.1   deraadt }
    869                1.1   deraadt 
    870              1.103       uwe int  zs_getc(void *);
    871              1.103       uwe void zs_putc(void *, int);
    872               1.76        pk 
    873                1.1   deraadt /*
    874               1.50       gwr  * Polled input char.
    875                1.1   deraadt  */
    876               1.50       gwr int
    877              1.103       uwe zs_getc(void *arg)
    878                1.1   deraadt {
    879               1.76        pk 	struct zschan *zc = arg;
    880               1.76        pk 	int s, c, rr0;
    881               1.96        pk 	u_int omid;
    882                1.1   deraadt 
    883               1.96        pk 	/* Temporarily direct interrupts at ourselves */
    884               1.50       gwr 	s = splhigh();
    885               1.96        pk 	omid = setitr(cpuinfo.mid);
    886               1.96        pk 
    887               1.50       gwr 	/* Wait for a character to arrive. */
    888               1.50       gwr 	do {
    889               1.50       gwr 		rr0 = zc->zc_csr;
    890               1.50       gwr 		ZS_DELAY();
    891               1.50       gwr 	} while ((rr0 & ZSRR0_RX_READY) == 0);
    892                1.1   deraadt 
    893               1.50       gwr 	c = zc->zc_data;
    894               1.50       gwr 	ZS_DELAY();
    895               1.96        pk 	setitr(omid);
    896               1.50       gwr 	splx(s);
    897                1.1   deraadt 
    898               1.50       gwr 	/*
    899               1.50       gwr 	 * This is used by the kd driver to read scan codes,
    900               1.50       gwr 	 * so don't translate '\r' ==> '\n' here...
    901               1.50       gwr 	 */
    902               1.50       gwr 	return (c);
    903                1.1   deraadt }
    904                1.1   deraadt 
    905                1.1   deraadt /*
    906               1.50       gwr  * Polled output char.
    907                1.1   deraadt  */
    908               1.50       gwr void
    909              1.103       uwe zs_putc(void *arg, int c)
    910                1.1   deraadt {
    911               1.76        pk 	struct zschan *zc = arg;
    912               1.76        pk 	int s, rr0;
    913               1.96        pk 	u_int omid;
    914                1.1   deraadt 
    915               1.96        pk 	/* Temporarily direct interrupts at ourselves */
    916               1.50       gwr 	s = splhigh();
    917               1.96        pk 	omid = setitr(cpuinfo.mid);
    918               1.59   mycroft 
    919               1.50       gwr 	/* Wait for transmitter to become ready. */
    920               1.50       gwr 	do {
    921               1.50       gwr 		rr0 = zc->zc_csr;
    922               1.50       gwr 		ZS_DELAY();
    923               1.50       gwr 	} while ((rr0 & ZSRR0_TX_READY) == 0);
    924               1.21   deraadt 
    925               1.60       chs 	/*
    926               1.60       chs 	 * Send the next character.
    927               1.60       chs 	 * Now you'd think that this could be followed by a ZS_DELAY()
    928               1.60       chs 	 * just like all the other chip accesses, but it turns out that
    929               1.60       chs 	 * the `transmit-ready' interrupt isn't de-asserted until
    930               1.60       chs 	 * some period of time after the register write completes
    931               1.60       chs 	 * (more than a couple instructions).  So to avoid stray
    932               1.99       wiz 	 * interrupts we put in the 2us delay regardless of CPU model.
    933               1.60       chs 	 */
    934               1.50       gwr 	zc->zc_data = c;
    935               1.60       chs 	delay(2);
    936               1.59   mycroft 
    937               1.96        pk 	setitr(omid);
    938               1.50       gwr 	splx(s);
    939               1.50       gwr }
    940               1.21   deraadt 
    941               1.50       gwr /*****************************************************************/
    942                1.1   deraadt /*
    943               1.50       gwr  * Polled console input putchar.
    944                1.1   deraadt  */
    945              1.103       uwe static int
    946              1.103       uwe zscngetc(dev_t dev)
    947               1.50       gwr {
    948              1.103       uwe 
    949               1.76        pk 	return (zs_getc(zs_conschan_get));
    950                1.1   deraadt }
    951                1.1   deraadt 
    952                1.1   deraadt /*
    953               1.50       gwr  * Polled console output putchar.
    954                1.1   deraadt  */
    955              1.103       uwe static void
    956              1.103       uwe zscnputc(dev_t dev, int c)
    957               1.50       gwr {
    958              1.103       uwe 
    959               1.76        pk 	zs_putc(zs_conschan_put, c);
    960               1.50       gwr }
    961                1.1   deraadt 
    962              1.103       uwe static void
    963              1.103       uwe zscnpollc(dev_t dev, int on)
    964                1.1   deraadt {
    965              1.103       uwe 
    966               1.76        pk 	/* No action needed */
    967                1.1   deraadt }
    968                1.1   deraadt 
    969              1.103       uwe static int
    970              1.103       uwe zs_console_flags(int promunit, int node, int channel)
    971               1.67        pk {
    972               1.76        pk 	int cookie, flags = 0;
    973               1.67        pk 
    974               1.76        pk 	switch (prom_version()) {
    975               1.76        pk 	case PROM_OLDMON:
    976               1.76        pk 	case PROM_OBP_V0:
    977               1.76        pk 		/*
    978               1.76        pk 		 * Use `promunit' and `channel' to derive the PROM
    979               1.76        pk 		 * stdio handles that correspond to this device.
    980               1.76        pk 		 */
    981               1.76        pk 		if (promunit == 0)
    982               1.76        pk 			cookie = PROMDEV_TTYA + channel;
    983               1.76        pk 		else if (promunit == 1 && channel == 0)
    984               1.76        pk 			cookie = PROMDEV_KBD;
    985               1.76        pk 		else
    986               1.76        pk 			cookie = -1;
    987               1.67        pk 
    988               1.76        pk 		if (cookie == prom_stdin())
    989               1.76        pk 			flags |= ZS_HWFLAG_CONSOLE_INPUT;
    990               1.67        pk 
    991               1.70        pk 		/*
    992               1.76        pk 		 * Prevent the keyboard from matching the output device
    993               1.76        pk 		 * (note that PROMDEV_KBD == PROMDEV_SCREEN == 0!).
    994               1.70        pk 		 */
    995               1.76        pk 		if (cookie != PROMDEV_KBD && cookie == prom_stdout())
    996               1.76        pk 			flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
    997               1.67        pk 
    998               1.76        pk 		break;
    999               1.65        pk 
   1000               1.65        pk 	case PROM_OBP_V2:
   1001               1.65        pk 	case PROM_OBP_V3:
   1002               1.65        pk 	case PROM_OPENFIRM:
   1003               1.76        pk 
   1004               1.50       gwr 		/*
   1005               1.76        pk 		 * Match the nodes and device arguments prepared by
   1006               1.76        pk 		 * consinit() against our device node and channel.
   1007               1.76        pk 		 * (The device argument is the part of the OBP path
   1008               1.76        pk 		 * following the colon, as in `/obio/zs@0,100000:a')
   1009               1.50       gwr 		 */
   1010               1.66        pk 
   1011               1.76        pk 		/* Default to channel 0 if there are no explicit prom args */
   1012               1.76        pk 		cookie = 0;
   1013               1.76        pk 
   1014               1.76        pk 		if (node == prom_stdin_node) {
   1015               1.76        pk 			if (prom_stdin_args[0] != '\0')
   1016               1.76        pk 				/* Translate (a,b) -> (0,1) */
   1017               1.76        pk 				cookie = prom_stdin_args[0] - 'a';
   1018               1.76        pk 
   1019               1.76        pk 			if (channel == cookie)
   1020               1.76        pk 				flags |= ZS_HWFLAG_CONSOLE_INPUT;
   1021               1.50       gwr 		}
   1022               1.67        pk 
   1023               1.76        pk 		if (node == prom_stdout_node) {
   1024               1.76        pk 			if (prom_stdout_args[0] != '\0')
   1025               1.76        pk 				/* Translate (a,b) -> (0,1) */
   1026               1.76        pk 				cookie = prom_stdout_args[0] - 'a';
   1027               1.76        pk 
   1028               1.76        pk 			if (channel == cookie)
   1029               1.76        pk 				flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
   1030               1.50       gwr 		}
   1031               1.67        pk 
   1032               1.65        pk 		break;
   1033               1.68        pk 
   1034               1.68        pk 	default:
   1035               1.50       gwr 		break;
   1036               1.50       gwr 	}
   1037                1.1   deraadt 
   1038               1.76        pk 	return (flags);
   1039               1.75       jdc }
   1040               1.75       jdc 
   1041               1.75       jdc /*
   1042               1.75       jdc  * Power management hooks for zsopen() and zsclose().
   1043               1.75       jdc  * We use them to power on/off the ports, if necessary.
   1044               1.75       jdc  */
   1045               1.75       jdc int
   1046              1.103       uwe zs_enable(struct zs_chanstate *cs)
   1047               1.75       jdc {
   1048              1.103       uwe 
   1049               1.75       jdc 	auxiotwoserialendis (ZS_ENABLE);
   1050               1.75       jdc 	cs->enabled = 1;
   1051               1.75       jdc 	return(0);
   1052               1.75       jdc }
   1053               1.75       jdc 
   1054               1.75       jdc void
   1055              1.103       uwe zs_disable(struct zs_chanstate *cs)
   1056               1.75       jdc {
   1057              1.103       uwe 
   1058               1.75       jdc 	auxiotwoserialendis (ZS_DISABLE);
   1059               1.75       jdc 	cs->enabled = 0;
   1060                1.1   deraadt }
   1061