zs.c revision 1.84.4.4 1 1.84.4.4 nathanw /* $NetBSD: zs.c,v 1.84.4.4 2002/09/17 21:17:44 nathanw Exp $ */
2 1.84.4.2 nathanw
3 1.84.4.2 nathanw /*-
4 1.84.4.2 nathanw * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.84.4.2 nathanw * All rights reserved.
6 1.84.4.2 nathanw *
7 1.84.4.2 nathanw * This code is derived from software contributed to The NetBSD Foundation
8 1.84.4.2 nathanw * by Gordon W. Ross.
9 1.84.4.2 nathanw *
10 1.84.4.2 nathanw * Redistribution and use in source and binary forms, with or without
11 1.84.4.2 nathanw * modification, are permitted provided that the following conditions
12 1.84.4.2 nathanw * are met:
13 1.84.4.2 nathanw * 1. Redistributions of source code must retain the above copyright
14 1.84.4.2 nathanw * notice, this list of conditions and the following disclaimer.
15 1.84.4.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
16 1.84.4.2 nathanw * notice, this list of conditions and the following disclaimer in the
17 1.84.4.2 nathanw * documentation and/or other materials provided with the distribution.
18 1.84.4.2 nathanw * 3. All advertising materials mentioning features or use of this software
19 1.84.4.2 nathanw * must display the following acknowledgement:
20 1.84.4.2 nathanw * This product includes software developed by the NetBSD
21 1.84.4.2 nathanw * Foundation, Inc. and its contributors.
22 1.84.4.2 nathanw * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.84.4.2 nathanw * contributors may be used to endorse or promote products derived
24 1.84.4.2 nathanw * from this software without specific prior written permission.
25 1.84.4.2 nathanw *
26 1.84.4.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.84.4.2 nathanw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.84.4.2 nathanw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.84.4.2 nathanw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.84.4.2 nathanw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.84.4.2 nathanw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.84.4.2 nathanw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.84.4.2 nathanw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.84.4.2 nathanw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.84.4.2 nathanw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.84.4.2 nathanw * POSSIBILITY OF SUCH DAMAGE.
37 1.84.4.2 nathanw */
38 1.84.4.2 nathanw
39 1.84.4.2 nathanw /*
40 1.84.4.2 nathanw * Zilog Z8530 Dual UART driver (machine-dependent part)
41 1.84.4.2 nathanw *
42 1.84.4.2 nathanw * Runs two serial lines per chip using slave drivers.
43 1.84.4.2 nathanw * Plain tty/async lines use the zs_async slave.
44 1.84.4.2 nathanw * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
45 1.84.4.2 nathanw */
46 1.84.4.2 nathanw
47 1.84.4.2 nathanw #include "opt_ddb.h"
48 1.84.4.2 nathanw #include "opt_kgdb.h"
49 1.84.4.3 nathanw #include "opt_sparc_arch.h"
50 1.84.4.2 nathanw
51 1.84.4.2 nathanw #include <sys/param.h>
52 1.84.4.2 nathanw #include <sys/systm.h>
53 1.84.4.2 nathanw #include <sys/conf.h>
54 1.84.4.2 nathanw #include <sys/device.h>
55 1.84.4.2 nathanw #include <sys/file.h>
56 1.84.4.2 nathanw #include <sys/ioctl.h>
57 1.84.4.2 nathanw #include <sys/kernel.h>
58 1.84.4.2 nathanw #include <sys/proc.h>
59 1.84.4.2 nathanw #include <sys/tty.h>
60 1.84.4.2 nathanw #include <sys/time.h>
61 1.84.4.2 nathanw #include <sys/syslog.h>
62 1.84.4.2 nathanw
63 1.84.4.2 nathanw #include <machine/bsd_openprom.h>
64 1.84.4.2 nathanw #include <machine/autoconf.h>
65 1.84.4.2 nathanw #include <machine/intr.h>
66 1.84.4.2 nathanw #include <machine/eeprom.h>
67 1.84.4.2 nathanw #include <machine/psl.h>
68 1.84.4.2 nathanw #include <machine/z8530var.h>
69 1.84.4.2 nathanw
70 1.84.4.2 nathanw #include <dev/cons.h>
71 1.84.4.2 nathanw #include <dev/ic/z8530reg.h>
72 1.84.4.2 nathanw
73 1.84.4.2 nathanw #include <sparc/sparc/vaddrs.h>
74 1.84.4.2 nathanw #include <sparc/sparc/auxreg.h>
75 1.84.4.2 nathanw #include <sparc/sparc/auxiotwo.h>
76 1.84.4.2 nathanw #include <sparc/dev/cons.h>
77 1.84.4.2 nathanw
78 1.84.4.2 nathanw #include "kbd.h" /* NKBD */
79 1.84.4.2 nathanw #include "zs.h" /* NZS */
80 1.84.4.2 nathanw
81 1.84.4.2 nathanw /* Make life easier for the initialized arrays here. */
82 1.84.4.2 nathanw #if NZS < 3
83 1.84.4.2 nathanw #undef NZS
84 1.84.4.2 nathanw #define NZS 3
85 1.84.4.2 nathanw #endif
86 1.84.4.2 nathanw
87 1.84.4.2 nathanw /*
88 1.84.4.2 nathanw * Some warts needed by z8530tty.c -
89 1.84.4.2 nathanw * The default parity REALLY needs to be the same as the PROM uses,
90 1.84.4.2 nathanw * or you can not see messages done with printf during boot-up...
91 1.84.4.2 nathanw */
92 1.84.4.2 nathanw int zs_def_cflag = (CREAD | CS8 | HUPCL);
93 1.84.4.2 nathanw
94 1.84.4.2 nathanw /*
95 1.84.4.2 nathanw * The Sun provides a 4.9152 MHz clock to the ZS chips.
96 1.84.4.2 nathanw */
97 1.84.4.2 nathanw #define PCLK (9600 * 512) /* PCLK pin input clock rate */
98 1.84.4.2 nathanw
99 1.84.4.2 nathanw /*
100 1.84.4.2 nathanw * Select software interrupt bit based on TTY ipl.
101 1.84.4.2 nathanw */
102 1.84.4.2 nathanw #if PIL_TTY == 1
103 1.84.4.2 nathanw # define IE_ZSSOFT IE_L1
104 1.84.4.2 nathanw #elif PIL_TTY == 4
105 1.84.4.2 nathanw # define IE_ZSSOFT IE_L4
106 1.84.4.2 nathanw #elif PIL_TTY == 6
107 1.84.4.2 nathanw # define IE_ZSSOFT IE_L6
108 1.84.4.2 nathanw #else
109 1.84.4.2 nathanw # error "no suitable software interrupt bit"
110 1.84.4.2 nathanw #endif
111 1.84.4.2 nathanw
112 1.84.4.2 nathanw #define ZS_DELAY() (CPU_ISSUN4C ? (0) : delay(2))
113 1.84.4.2 nathanw
114 1.84.4.2 nathanw /* The layout of this is hardware-dependent (padding, order). */
115 1.84.4.2 nathanw struct zschan {
116 1.84.4.2 nathanw volatile u_char zc_csr; /* ctrl,status, and indirect access */
117 1.84.4.2 nathanw u_char zc_xxx0;
118 1.84.4.2 nathanw volatile u_char zc_data; /* data */
119 1.84.4.2 nathanw u_char zc_xxx1;
120 1.84.4.2 nathanw };
121 1.84.4.2 nathanw struct zsdevice {
122 1.84.4.2 nathanw /* Yes, they are backwards. */
123 1.84.4.2 nathanw struct zschan zs_chan_b;
124 1.84.4.2 nathanw struct zschan zs_chan_a;
125 1.84.4.2 nathanw };
126 1.84.4.2 nathanw
127 1.84.4.2 nathanw /* ZS channel used as the console device (if any) */
128 1.84.4.2 nathanw void *zs_conschan_get, *zs_conschan_put;
129 1.84.4.2 nathanw
130 1.84.4.2 nathanw static u_char zs_init_reg[16] = {
131 1.84.4.2 nathanw 0, /* 0: CMD (reset, etc.) */
132 1.84.4.2 nathanw 0, /* 1: No interrupts yet. */
133 1.84.4.2 nathanw 0, /* 2: IVECT */
134 1.84.4.2 nathanw ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
135 1.84.4.2 nathanw ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
136 1.84.4.2 nathanw ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
137 1.84.4.2 nathanw 0, /* 6: TXSYNC/SYNCLO */
138 1.84.4.2 nathanw 0, /* 7: RXSYNC/SYNCHI */
139 1.84.4.2 nathanw 0, /* 8: alias for data port */
140 1.84.4.2 nathanw ZSWR9_MASTER_IE | ZSWR9_NO_VECTOR,
141 1.84.4.2 nathanw 0, /*10: Misc. TX/RX control bits */
142 1.84.4.2 nathanw ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
143 1.84.4.2 nathanw ((PCLK/32)/9600)-2, /*12: BAUDLO (default=9600) */
144 1.84.4.2 nathanw 0, /*13: BAUDHI (default=9600) */
145 1.84.4.2 nathanw ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
146 1.84.4.2 nathanw ZSWR15_BREAK_IE,
147 1.84.4.2 nathanw };
148 1.84.4.2 nathanw
149 1.84.4.2 nathanw /* Console ops */
150 1.84.4.2 nathanw static int zscngetc __P((dev_t));
151 1.84.4.2 nathanw static void zscnputc __P((dev_t, int));
152 1.84.4.2 nathanw static void zscnpollc __P((dev_t, int));
153 1.84.4.2 nathanw
154 1.84.4.2 nathanw struct consdev zs_consdev = {
155 1.84.4.2 nathanw NULL,
156 1.84.4.2 nathanw NULL,
157 1.84.4.2 nathanw zscngetc,
158 1.84.4.2 nathanw zscnputc,
159 1.84.4.2 nathanw zscnpollc,
160 1.84.4.2 nathanw NULL,
161 1.84.4.2 nathanw };
162 1.84.4.2 nathanw
163 1.84.4.2 nathanw
164 1.84.4.2 nathanw /****************************************************************
165 1.84.4.2 nathanw * Autoconfig
166 1.84.4.2 nathanw ****************************************************************/
167 1.84.4.2 nathanw
168 1.84.4.2 nathanw /* Definition of the driver for autoconfig. */
169 1.84.4.2 nathanw static int zs_match_mainbus __P((struct device *, struct cfdata *, void *));
170 1.84.4.2 nathanw static int zs_match_obio __P((struct device *, struct cfdata *, void *));
171 1.84.4.2 nathanw static void zs_attach_mainbus __P((struct device *, struct device *, void *));
172 1.84.4.2 nathanw static void zs_attach_obio __P((struct device *, struct device *, void *));
173 1.84.4.2 nathanw
174 1.84.4.3 nathanw #if defined(SUN4D)
175 1.84.4.3 nathanw #include <sparc/dev/bootbusvar.h>
176 1.84.4.3 nathanw
177 1.84.4.3 nathanw static int zs_match_bootbus __P((struct device *, struct cfdata *, void *));
178 1.84.4.3 nathanw static void zs_attach_bootbus __P((struct device *, struct device *, void *));
179 1.84.4.3 nathanw
180 1.84.4.3 nathanw struct cfattach zs_bootbus_ca = {
181 1.84.4.3 nathanw sizeof(struct zsc_softc), zs_match_bootbus, zs_attach_bootbus
182 1.84.4.3 nathanw };
183 1.84.4.3 nathanw #endif /* SUN4D */
184 1.84.4.2 nathanw
185 1.84.4.2 nathanw static void zs_attach __P((struct zsc_softc *, struct zsdevice *, int));
186 1.84.4.2 nathanw static int zs_print __P((void *, const char *name));
187 1.84.4.2 nathanw
188 1.84.4.2 nathanw struct cfattach zs_mainbus_ca = {
189 1.84.4.2 nathanw sizeof(struct zsc_softc), zs_match_mainbus, zs_attach_mainbus
190 1.84.4.2 nathanw };
191 1.84.4.2 nathanw
192 1.84.4.2 nathanw struct cfattach zs_obio_ca = {
193 1.84.4.2 nathanw sizeof(struct zsc_softc), zs_match_obio, zs_attach_obio
194 1.84.4.2 nathanw };
195 1.84.4.2 nathanw
196 1.84.4.2 nathanw extern struct cfdriver zs_cd;
197 1.84.4.2 nathanw
198 1.84.4.2 nathanw /* Interrupt handlers. */
199 1.84.4.2 nathanw static int zshard __P((void *));
200 1.84.4.2 nathanw static int zssoft __P((void *));
201 1.84.4.2 nathanw
202 1.84.4.2 nathanw static int zs_get_speed __P((struct zs_chanstate *));
203 1.84.4.2 nathanw
204 1.84.4.2 nathanw /* Console device support */
205 1.84.4.2 nathanw static int zs_console_flags __P((int, int, int));
206 1.84.4.2 nathanw
207 1.84.4.2 nathanw /* Power management hooks */
208 1.84.4.2 nathanw int zs_enable __P((struct zs_chanstate *));
209 1.84.4.2 nathanw void zs_disable __P((struct zs_chanstate *));
210 1.84.4.2 nathanw
211 1.84.4.2 nathanw
212 1.84.4.2 nathanw /*
213 1.84.4.2 nathanw * Is the zs chip present?
214 1.84.4.2 nathanw */
215 1.84.4.2 nathanw static int
216 1.84.4.2 nathanw zs_match_mainbus(parent, cf, aux)
217 1.84.4.2 nathanw struct device *parent;
218 1.84.4.2 nathanw struct cfdata *cf;
219 1.84.4.2 nathanw void *aux;
220 1.84.4.2 nathanw {
221 1.84.4.2 nathanw struct mainbus_attach_args *ma = aux;
222 1.84.4.2 nathanw
223 1.84.4.2 nathanw if (strcmp(cf->cf_driver->cd_name, ma->ma_name) != 0)
224 1.84.4.2 nathanw return (0);
225 1.84.4.2 nathanw
226 1.84.4.2 nathanw return (1);
227 1.84.4.2 nathanw }
228 1.84.4.2 nathanw
229 1.84.4.2 nathanw static int
230 1.84.4.2 nathanw zs_match_obio(parent, cf, aux)
231 1.84.4.2 nathanw struct device *parent;
232 1.84.4.2 nathanw struct cfdata *cf;
233 1.84.4.2 nathanw void *aux;
234 1.84.4.2 nathanw {
235 1.84.4.2 nathanw union obio_attach_args *uoba = aux;
236 1.84.4.2 nathanw struct obio4_attach_args *oba;
237 1.84.4.2 nathanw
238 1.84.4.2 nathanw if (uoba->uoba_isobio4 == 0) {
239 1.84.4.2 nathanw struct sbus_attach_args *sa = &uoba->uoba_sbus;
240 1.84.4.2 nathanw
241 1.84.4.2 nathanw if (strcmp(cf->cf_driver->cd_name, sa->sa_name) != 0)
242 1.84.4.2 nathanw return (0);
243 1.84.4.2 nathanw
244 1.84.4.2 nathanw return (1);
245 1.84.4.2 nathanw }
246 1.84.4.2 nathanw
247 1.84.4.2 nathanw oba = &uoba->uoba_oba4;
248 1.84.4.2 nathanw return (bus_space_probe(oba->oba_bustag, oba->oba_paddr,
249 1.84.4.2 nathanw 1, 0, 0, NULL, NULL));
250 1.84.4.2 nathanw }
251 1.84.4.2 nathanw
252 1.84.4.3 nathanw #if defined(SUN4D)
253 1.84.4.3 nathanw static int
254 1.84.4.3 nathanw zs_match_bootbus(parent, cf, aux)
255 1.84.4.3 nathanw struct device *parent;
256 1.84.4.3 nathanw struct cfdata *cf;
257 1.84.4.3 nathanw void *aux;
258 1.84.4.3 nathanw {
259 1.84.4.3 nathanw struct bootbus_attach_args *baa = aux;
260 1.84.4.3 nathanw
261 1.84.4.3 nathanw return (strcmp(cf->cf_driver->cd_name, baa->ba_name) == 0);
262 1.84.4.3 nathanw }
263 1.84.4.3 nathanw #endif /* SUN4D */
264 1.84.4.3 nathanw
265 1.84.4.2 nathanw static void
266 1.84.4.2 nathanw zs_attach_mainbus(parent, self, aux)
267 1.84.4.2 nathanw struct device *parent;
268 1.84.4.2 nathanw struct device *self;
269 1.84.4.2 nathanw void *aux;
270 1.84.4.2 nathanw {
271 1.84.4.2 nathanw struct zsc_softc *zsc = (void *) self;
272 1.84.4.2 nathanw struct mainbus_attach_args *ma = aux;
273 1.84.4.2 nathanw
274 1.84.4.2 nathanw zsc->zsc_bustag = ma->ma_bustag;
275 1.84.4.2 nathanw zsc->zsc_dmatag = ma->ma_dmatag;
276 1.84.4.2 nathanw zsc->zsc_promunit = PROM_getpropint(ma->ma_node, "slave", -2);
277 1.84.4.2 nathanw zsc->zsc_node = ma->ma_node;
278 1.84.4.2 nathanw
279 1.84.4.2 nathanw /*
280 1.84.4.2 nathanw * For machines with zs on mainbus (all sun4c models), we expect
281 1.84.4.2 nathanw * the device registers to be mapped by the PROM.
282 1.84.4.2 nathanw */
283 1.84.4.2 nathanw zs_attach(zsc, ma->ma_promvaddr, ma->ma_pri);
284 1.84.4.2 nathanw }
285 1.84.4.2 nathanw
286 1.84.4.2 nathanw static void
287 1.84.4.2 nathanw zs_attach_obio(parent, self, aux)
288 1.84.4.2 nathanw struct device *parent;
289 1.84.4.2 nathanw struct device *self;
290 1.84.4.2 nathanw void *aux;
291 1.84.4.2 nathanw {
292 1.84.4.2 nathanw struct zsc_softc *zsc = (void *) self;
293 1.84.4.2 nathanw union obio_attach_args *uoba = aux;
294 1.84.4.2 nathanw
295 1.84.4.2 nathanw if (uoba->uoba_isobio4 == 0) {
296 1.84.4.2 nathanw struct sbus_attach_args *sa = &uoba->uoba_sbus;
297 1.84.4.2 nathanw void *va;
298 1.84.4.2 nathanw struct zs_chanstate *cs;
299 1.84.4.2 nathanw int channel;
300 1.84.4.2 nathanw
301 1.84.4.2 nathanw if (sa->sa_nintr == 0) {
302 1.84.4.2 nathanw printf(" no interrupt lines\n");
303 1.84.4.2 nathanw return;
304 1.84.4.2 nathanw }
305 1.84.4.2 nathanw
306 1.84.4.2 nathanw /*
307 1.84.4.2 nathanw * Some sun4m models (Javastations) may not map the zs device.
308 1.84.4.2 nathanw */
309 1.84.4.2 nathanw if (sa->sa_npromvaddrs > 0)
310 1.84.4.2 nathanw va = (void *)sa->sa_promvaddr;
311 1.84.4.2 nathanw else {
312 1.84.4.2 nathanw bus_space_handle_t bh;
313 1.84.4.2 nathanw
314 1.84.4.2 nathanw if (sbus_bus_map(sa->sa_bustag,
315 1.84.4.2 nathanw sa->sa_slot,
316 1.84.4.2 nathanw sa->sa_offset,
317 1.84.4.2 nathanw sa->sa_size,
318 1.84.4.2 nathanw BUS_SPACE_MAP_LINEAR, &bh) != 0) {
319 1.84.4.2 nathanw printf(" cannot map zs registers\n");
320 1.84.4.2 nathanw return;
321 1.84.4.2 nathanw }
322 1.84.4.2 nathanw va = (void *)bh;
323 1.84.4.2 nathanw }
324 1.84.4.2 nathanw
325 1.84.4.2 nathanw /*
326 1.84.4.2 nathanw * Check if power state can be set, e.g. Tadpole 3GX
327 1.84.4.2 nathanw */
328 1.84.4.2 nathanw if (PROM_getpropint(sa->sa_node, "pwr-on-auxio2", 0))
329 1.84.4.2 nathanw {
330 1.84.4.2 nathanw printf (" powered via auxio2");
331 1.84.4.2 nathanw for (channel = 0; channel < 2; channel++) {
332 1.84.4.2 nathanw cs = &zsc->zsc_cs_store[channel];
333 1.84.4.2 nathanw cs->enable = zs_enable;
334 1.84.4.2 nathanw cs->disable = zs_disable;
335 1.84.4.2 nathanw }
336 1.84.4.2 nathanw }
337 1.84.4.2 nathanw
338 1.84.4.2 nathanw zsc->zsc_bustag = sa->sa_bustag;
339 1.84.4.2 nathanw zsc->zsc_dmatag = sa->sa_dmatag;
340 1.84.4.2 nathanw zsc->zsc_promunit = PROM_getpropint(sa->sa_node, "slave", -2);
341 1.84.4.2 nathanw zsc->zsc_node = sa->sa_node;
342 1.84.4.2 nathanw zs_attach(zsc, va, sa->sa_pri);
343 1.84.4.2 nathanw } else {
344 1.84.4.2 nathanw struct obio4_attach_args *oba = &uoba->uoba_oba4;
345 1.84.4.2 nathanw bus_space_handle_t bh;
346 1.84.4.2 nathanw bus_addr_t paddr = oba->oba_paddr;
347 1.84.4.2 nathanw
348 1.84.4.2 nathanw /*
349 1.84.4.2 nathanw * As for zs on mainbus, we require a PROM mapping.
350 1.84.4.2 nathanw */
351 1.84.4.2 nathanw if (bus_space_map(oba->oba_bustag,
352 1.84.4.2 nathanw paddr,
353 1.84.4.2 nathanw sizeof(struct zsdevice),
354 1.84.4.2 nathanw BUS_SPACE_MAP_LINEAR | OBIO_BUS_MAP_USE_ROM,
355 1.84.4.2 nathanw &bh) != 0) {
356 1.84.4.2 nathanw printf(" cannot map zs registers\n");
357 1.84.4.2 nathanw return;
358 1.84.4.2 nathanw }
359 1.84.4.2 nathanw zsc->zsc_bustag = oba->oba_bustag;
360 1.84.4.2 nathanw zsc->zsc_dmatag = oba->oba_dmatag;
361 1.84.4.2 nathanw /* Find prom unit by physical address */
362 1.84.4.2 nathanw if (cpuinfo.cpu_type == CPUTYP_4_100)
363 1.84.4.2 nathanw /*
364 1.84.4.2 nathanw * On the sun4/100, the top-most 4 bits are zero
365 1.84.4.2 nathanw * on obio addresses; force them to 1's for the
366 1.84.4.2 nathanw * sake of the comparison here.
367 1.84.4.2 nathanw */
368 1.84.4.2 nathanw paddr |= 0xf0000000;
369 1.84.4.2 nathanw zsc->zsc_promunit =
370 1.84.4.2 nathanw (paddr == 0xf1000000) ? 0 :
371 1.84.4.2 nathanw (paddr == 0xf0000000) ? 1 :
372 1.84.4.2 nathanw (paddr == 0xe0000000) ? 2 : -2;
373 1.84.4.2 nathanw
374 1.84.4.2 nathanw zs_attach(zsc, (void *)bh, oba->oba_pri);
375 1.84.4.2 nathanw }
376 1.84.4.2 nathanw }
377 1.84.4.3 nathanw
378 1.84.4.3 nathanw #if defined(SUN4D)
379 1.84.4.3 nathanw static void
380 1.84.4.3 nathanw zs_attach_bootbus(parent, self, aux)
381 1.84.4.3 nathanw struct device *parent;
382 1.84.4.3 nathanw struct device *self;
383 1.84.4.3 nathanw void *aux;
384 1.84.4.3 nathanw {
385 1.84.4.3 nathanw struct zsc_softc *zsc = (void *) self;
386 1.84.4.3 nathanw struct bootbus_attach_args *baa = aux;
387 1.84.4.3 nathanw void *va;
388 1.84.4.3 nathanw
389 1.84.4.3 nathanw if (baa->ba_nintr == 0) {
390 1.84.4.3 nathanw printf(": no interrupt lines\n");
391 1.84.4.3 nathanw return;
392 1.84.4.3 nathanw }
393 1.84.4.3 nathanw
394 1.84.4.3 nathanw if (baa->ba_npromvaddrs > 0)
395 1.84.4.3 nathanw va = (void *) baa->ba_promvaddrs;
396 1.84.4.3 nathanw else {
397 1.84.4.3 nathanw bus_space_handle_t bh;
398 1.84.4.3 nathanw
399 1.84.4.3 nathanw if (bus_space_map(baa->ba_bustag,
400 1.84.4.3 nathanw BUS_ADDR(baa->ba_slot, baa->ba_offset),
401 1.84.4.3 nathanw baa->ba_size, BUS_SPACE_MAP_LINEAR, &bh) != 0) {
402 1.84.4.3 nathanw printf(": cannot map zs registers\n");
403 1.84.4.3 nathanw return;
404 1.84.4.3 nathanw }
405 1.84.4.3 nathanw va = (void *) bh;
406 1.84.4.3 nathanw }
407 1.84.4.3 nathanw
408 1.84.4.3 nathanw zsc->zsc_bustag = baa->ba_bustag;
409 1.84.4.3 nathanw zsc->zsc_promunit = PROM_getpropint(baa->ba_node, "slave", -2);
410 1.84.4.3 nathanw zsc->zsc_node = baa->ba_node;
411 1.84.4.3 nathanw zs_attach(zsc, va, baa->ba_intr[0].oi_pri);
412 1.84.4.3 nathanw }
413 1.84.4.3 nathanw #endif /* SUN4D */
414 1.84.4.3 nathanw
415 1.84.4.2 nathanw /*
416 1.84.4.2 nathanw * Attach a found zs.
417 1.84.4.2 nathanw *
418 1.84.4.2 nathanw * USE ROM PROPERTIES port-a-ignore-cd AND port-b-ignore-cd FOR
419 1.84.4.2 nathanw * SOFT CARRIER, AND keyboard PROPERTY FOR KEYBOARD/MOUSE?
420 1.84.4.2 nathanw */
421 1.84.4.2 nathanw static void
422 1.84.4.2 nathanw zs_attach(zsc, zsd, pri)
423 1.84.4.2 nathanw struct zsc_softc *zsc;
424 1.84.4.2 nathanw struct zsdevice *zsd;
425 1.84.4.2 nathanw int pri;
426 1.84.4.2 nathanw {
427 1.84.4.2 nathanw struct zsc_attach_args zsc_args;
428 1.84.4.2 nathanw struct zs_chanstate *cs;
429 1.84.4.2 nathanw int s, channel;
430 1.84.4.2 nathanw static int didintr, prevpri;
431 1.84.4.2 nathanw
432 1.84.4.2 nathanw if (zsd == NULL) {
433 1.84.4.2 nathanw printf("configuration incomplete\n");
434 1.84.4.2 nathanw return;
435 1.84.4.2 nathanw }
436 1.84.4.2 nathanw
437 1.84.4.2 nathanw printf(" softpri %d\n", PIL_TTY);
438 1.84.4.2 nathanw
439 1.84.4.2 nathanw /*
440 1.84.4.2 nathanw * Initialize software state for each channel.
441 1.84.4.2 nathanw */
442 1.84.4.2 nathanw for (channel = 0; channel < 2; channel++) {
443 1.84.4.2 nathanw struct zschan *zc;
444 1.84.4.2 nathanw
445 1.84.4.2 nathanw zsc_args.channel = channel;
446 1.84.4.2 nathanw cs = &zsc->zsc_cs_store[channel];
447 1.84.4.2 nathanw zsc->zsc_cs[channel] = cs;
448 1.84.4.2 nathanw
449 1.84.4.2 nathanw cs->cs_channel = channel;
450 1.84.4.2 nathanw cs->cs_private = NULL;
451 1.84.4.2 nathanw cs->cs_ops = &zsops_null;
452 1.84.4.2 nathanw cs->cs_brg_clk = PCLK / 16;
453 1.84.4.2 nathanw
454 1.84.4.2 nathanw zc = (channel == 0) ? &zsd->zs_chan_a : &zsd->zs_chan_b;
455 1.84.4.2 nathanw
456 1.84.4.2 nathanw zsc_args.hwflags = zs_console_flags(zsc->zsc_promunit,
457 1.84.4.2 nathanw zsc->zsc_node,
458 1.84.4.2 nathanw channel);
459 1.84.4.2 nathanw
460 1.84.4.2 nathanw if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE) {
461 1.84.4.2 nathanw zsc_args.hwflags |= ZS_HWFLAG_USE_CONSDEV;
462 1.84.4.2 nathanw zsc_args.consdev = &zs_consdev;
463 1.84.4.2 nathanw }
464 1.84.4.2 nathanw
465 1.84.4.2 nathanw if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_INPUT) != 0) {
466 1.84.4.2 nathanw zs_conschan_get = zc;
467 1.84.4.2 nathanw }
468 1.84.4.2 nathanw if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_OUTPUT) != 0) {
469 1.84.4.2 nathanw zs_conschan_put = zc;
470 1.84.4.2 nathanw }
471 1.84.4.2 nathanw /* Childs need to set cn_dev, etc */
472 1.84.4.2 nathanw
473 1.84.4.2 nathanw cs->cs_reg_csr = &zc->zc_csr;
474 1.84.4.2 nathanw cs->cs_reg_data = &zc->zc_data;
475 1.84.4.2 nathanw
476 1.84.4.2 nathanw bcopy(zs_init_reg, cs->cs_creg, 16);
477 1.84.4.2 nathanw bcopy(zs_init_reg, cs->cs_preg, 16);
478 1.84.4.2 nathanw
479 1.84.4.2 nathanw /* XXX: Consult PROM properties for this?! */
480 1.84.4.2 nathanw cs->cs_defspeed = zs_get_speed(cs);
481 1.84.4.2 nathanw cs->cs_defcflag = zs_def_cflag;
482 1.84.4.2 nathanw
483 1.84.4.2 nathanw /* Make these correspond to cs_defcflag (-crtscts) */
484 1.84.4.2 nathanw cs->cs_rr0_dcd = ZSRR0_DCD;
485 1.84.4.2 nathanw cs->cs_rr0_cts = 0;
486 1.84.4.2 nathanw cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
487 1.84.4.2 nathanw cs->cs_wr5_rts = 0;
488 1.84.4.2 nathanw
489 1.84.4.2 nathanw /*
490 1.84.4.2 nathanw * Clear the master interrupt enable.
491 1.84.4.2 nathanw * The INTENA is common to both channels,
492 1.84.4.2 nathanw * so just do it on the A channel.
493 1.84.4.2 nathanw */
494 1.84.4.2 nathanw if (channel == 0) {
495 1.84.4.2 nathanw zs_write_reg(cs, 9, 0);
496 1.84.4.2 nathanw }
497 1.84.4.2 nathanw
498 1.84.4.2 nathanw /*
499 1.84.4.2 nathanw * Look for a child driver for this channel.
500 1.84.4.2 nathanw * The child attach will setup the hardware.
501 1.84.4.2 nathanw */
502 1.84.4.2 nathanw if (!config_found(&zsc->zsc_dev, (void *)&zsc_args, zs_print)) {
503 1.84.4.2 nathanw /* No sub-driver. Just reset it. */
504 1.84.4.2 nathanw u_char reset = (channel == 0) ?
505 1.84.4.2 nathanw ZSWR9_A_RESET : ZSWR9_B_RESET;
506 1.84.4.2 nathanw s = splzs();
507 1.84.4.2 nathanw zs_write_reg(cs, 9, reset);
508 1.84.4.2 nathanw splx(s);
509 1.84.4.2 nathanw }
510 1.84.4.2 nathanw }
511 1.84.4.2 nathanw
512 1.84.4.2 nathanw /*
513 1.84.4.2 nathanw * Now safe to install interrupt handlers. Note the arguments
514 1.84.4.2 nathanw * to the interrupt handlers aren't used. Note, we only do this
515 1.84.4.2 nathanw * once since both SCCs interrupt at the same level and vector.
516 1.84.4.2 nathanw */
517 1.84.4.2 nathanw if (!didintr) {
518 1.84.4.2 nathanw didintr = 1;
519 1.84.4.2 nathanw prevpri = pri;
520 1.84.4.2 nathanw bus_intr_establish(zsc->zsc_bustag, pri, IPL_SERIAL, 0,
521 1.84.4.2 nathanw zshard, NULL);
522 1.84.4.2 nathanw bus_intr_establish(zsc->zsc_bustag, PIL_TTY,
523 1.84.4.2 nathanw IPL_SOFTSERIAL,
524 1.84.4.2 nathanw BUS_INTR_ESTABLISH_SOFTINTR,
525 1.84.4.2 nathanw zssoft, NULL);
526 1.84.4.2 nathanw } else if (pri != prevpri)
527 1.84.4.2 nathanw panic("broken zs interrupt scheme");
528 1.84.4.2 nathanw
529 1.84.4.2 nathanw evcnt_attach_dynamic(&zsc->zsc_intrcnt, EVCNT_TYPE_INTR, NULL,
530 1.84.4.2 nathanw zsc->zsc_dev.dv_xname, "intr");
531 1.84.4.2 nathanw
532 1.84.4.2 nathanw /*
533 1.84.4.2 nathanw * Set the master interrupt enable and interrupt vector.
534 1.84.4.2 nathanw * (common to both channels, do it on A)
535 1.84.4.2 nathanw */
536 1.84.4.2 nathanw cs = zsc->zsc_cs[0];
537 1.84.4.2 nathanw s = splhigh();
538 1.84.4.2 nathanw /* interrupt vector */
539 1.84.4.2 nathanw zs_write_reg(cs, 2, zs_init_reg[2]);
540 1.84.4.2 nathanw /* master interrupt control (enable) */
541 1.84.4.2 nathanw zs_write_reg(cs, 9, zs_init_reg[9]);
542 1.84.4.2 nathanw splx(s);
543 1.84.4.2 nathanw
544 1.84.4.2 nathanw #if 0
545 1.84.4.2 nathanw /*
546 1.84.4.2 nathanw * XXX: L1A hack - We would like to be able to break into
547 1.84.4.2 nathanw * the debugger during the rest of autoconfiguration, so
548 1.84.4.2 nathanw * lower interrupts just enough to let zs interrupts in.
549 1.84.4.2 nathanw * This is done after both zs devices are attached.
550 1.84.4.2 nathanw */
551 1.84.4.2 nathanw if (zsc->zsc_promunit == 1) {
552 1.84.4.2 nathanw printf("zs1: enabling zs interrupts\n");
553 1.84.4.2 nathanw (void)splfd(); /* XXX: splzs - 1 */
554 1.84.4.2 nathanw }
555 1.84.4.2 nathanw #endif
556 1.84.4.2 nathanw }
557 1.84.4.2 nathanw
558 1.84.4.2 nathanw static int
559 1.84.4.2 nathanw zs_print(aux, name)
560 1.84.4.2 nathanw void *aux;
561 1.84.4.2 nathanw const char *name;
562 1.84.4.2 nathanw {
563 1.84.4.2 nathanw struct zsc_attach_args *args = aux;
564 1.84.4.2 nathanw
565 1.84.4.2 nathanw if (name != NULL)
566 1.84.4.2 nathanw printf("%s: ", name);
567 1.84.4.2 nathanw
568 1.84.4.2 nathanw if (args->channel != -1)
569 1.84.4.2 nathanw printf(" channel %d", args->channel);
570 1.84.4.2 nathanw
571 1.84.4.2 nathanw return (UNCONF);
572 1.84.4.2 nathanw }
573 1.84.4.2 nathanw
574 1.84.4.2 nathanw static volatile int zssoftpending;
575 1.84.4.2 nathanw
576 1.84.4.2 nathanw /*
577 1.84.4.2 nathanw * Our ZS chips all share a common, autovectored interrupt,
578 1.84.4.2 nathanw * so we have to look at all of them on each interrupt.
579 1.84.4.2 nathanw */
580 1.84.4.2 nathanw static int
581 1.84.4.2 nathanw zshard(arg)
582 1.84.4.2 nathanw void *arg;
583 1.84.4.2 nathanw {
584 1.84.4.2 nathanw struct zsc_softc *zsc;
585 1.84.4.2 nathanw int unit, rr3, rval, softreq;
586 1.84.4.2 nathanw
587 1.84.4.2 nathanw rval = softreq = 0;
588 1.84.4.2 nathanw for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
589 1.84.4.2 nathanw struct zs_chanstate *cs;
590 1.84.4.2 nathanw
591 1.84.4.2 nathanw zsc = zs_cd.cd_devs[unit];
592 1.84.4.2 nathanw if (zsc == NULL)
593 1.84.4.2 nathanw continue;
594 1.84.4.2 nathanw rr3 = zsc_intr_hard(zsc);
595 1.84.4.2 nathanw /* Count up the interrupts. */
596 1.84.4.2 nathanw if (rr3) {
597 1.84.4.2 nathanw rval |= rr3;
598 1.84.4.2 nathanw zsc->zsc_intrcnt.ev_count++;
599 1.84.4.2 nathanw }
600 1.84.4.2 nathanw if ((cs = zsc->zsc_cs[0]) != NULL)
601 1.84.4.2 nathanw softreq |= cs->cs_softreq;
602 1.84.4.2 nathanw if ((cs = zsc->zsc_cs[1]) != NULL)
603 1.84.4.2 nathanw softreq |= cs->cs_softreq;
604 1.84.4.2 nathanw }
605 1.84.4.2 nathanw
606 1.84.4.2 nathanw /* We are at splzs here, so no need to lock. */
607 1.84.4.2 nathanw if (softreq && (zssoftpending == 0)) {
608 1.84.4.2 nathanw zssoftpending = IE_ZSSOFT;
609 1.84.4.2 nathanw #if defined(SUN4M)
610 1.84.4.2 nathanw if (CPU_ISSUN4M)
611 1.84.4.2 nathanw raise(0, PIL_TTY);
612 1.84.4.2 nathanw else
613 1.84.4.2 nathanw #endif
614 1.84.4.2 nathanw ienab_bis(IE_ZSSOFT);
615 1.84.4.2 nathanw }
616 1.84.4.2 nathanw return (rval);
617 1.84.4.2 nathanw }
618 1.84.4.2 nathanw
619 1.84.4.2 nathanw /*
620 1.84.4.2 nathanw * Similar scheme as for zshard (look at all of them)
621 1.84.4.2 nathanw */
622 1.84.4.2 nathanw static int
623 1.84.4.2 nathanw zssoft(arg)
624 1.84.4.2 nathanw void *arg;
625 1.84.4.2 nathanw {
626 1.84.4.2 nathanw struct zsc_softc *zsc;
627 1.84.4.2 nathanw int s, unit;
628 1.84.4.2 nathanw
629 1.84.4.2 nathanw /* This is not the only ISR on this IPL. */
630 1.84.4.2 nathanw if (zssoftpending == 0)
631 1.84.4.2 nathanw return (0);
632 1.84.4.2 nathanw
633 1.84.4.2 nathanw /*
634 1.84.4.2 nathanw * The soft intr. bit will be set by zshard only if
635 1.84.4.2 nathanw * the variable zssoftpending is zero. The order of
636 1.84.4.2 nathanw * these next two statements prevents our clearing
637 1.84.4.2 nathanw * the soft intr bit just after zshard has set it.
638 1.84.4.2 nathanw */
639 1.84.4.2 nathanw /* ienab_bic(IE_ZSSOFT); */
640 1.84.4.2 nathanw zssoftpending = 0;
641 1.84.4.2 nathanw
642 1.84.4.2 nathanw /* Make sure we call the tty layer at spltty. */
643 1.84.4.2 nathanw s = spltty();
644 1.84.4.2 nathanw for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
645 1.84.4.2 nathanw zsc = zs_cd.cd_devs[unit];
646 1.84.4.2 nathanw if (zsc == NULL)
647 1.84.4.2 nathanw continue;
648 1.84.4.2 nathanw (void)zsc_intr_soft(zsc);
649 1.84.4.2 nathanw }
650 1.84.4.2 nathanw splx(s);
651 1.84.4.2 nathanw return (1);
652 1.84.4.2 nathanw }
653 1.84.4.2 nathanw
654 1.84.4.2 nathanw
655 1.84.4.2 nathanw /*
656 1.84.4.2 nathanw * Compute the current baud rate given a ZS channel.
657 1.84.4.2 nathanw */
658 1.84.4.2 nathanw static int
659 1.84.4.2 nathanw zs_get_speed(cs)
660 1.84.4.2 nathanw struct zs_chanstate *cs;
661 1.84.4.2 nathanw {
662 1.84.4.2 nathanw int tconst;
663 1.84.4.2 nathanw
664 1.84.4.2 nathanw tconst = zs_read_reg(cs, 12);
665 1.84.4.2 nathanw tconst |= zs_read_reg(cs, 13) << 8;
666 1.84.4.2 nathanw return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
667 1.84.4.2 nathanw }
668 1.84.4.2 nathanw
669 1.84.4.2 nathanw /*
670 1.84.4.2 nathanw * MD functions for setting the baud rate and control modes.
671 1.84.4.2 nathanw */
672 1.84.4.2 nathanw int
673 1.84.4.2 nathanw zs_set_speed(cs, bps)
674 1.84.4.2 nathanw struct zs_chanstate *cs;
675 1.84.4.2 nathanw int bps; /* bits per second */
676 1.84.4.2 nathanw {
677 1.84.4.2 nathanw int tconst, real_bps;
678 1.84.4.2 nathanw
679 1.84.4.2 nathanw if (bps == 0)
680 1.84.4.2 nathanw return (0);
681 1.84.4.2 nathanw
682 1.84.4.2 nathanw #ifdef DIAGNOSTIC
683 1.84.4.2 nathanw if (cs->cs_brg_clk == 0)
684 1.84.4.2 nathanw panic("zs_set_speed");
685 1.84.4.2 nathanw #endif
686 1.84.4.2 nathanw
687 1.84.4.2 nathanw tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
688 1.84.4.2 nathanw if (tconst < 0)
689 1.84.4.2 nathanw return (EINVAL);
690 1.84.4.2 nathanw
691 1.84.4.2 nathanw /* Convert back to make sure we can do it. */
692 1.84.4.2 nathanw real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
693 1.84.4.2 nathanw
694 1.84.4.2 nathanw /* XXX - Allow some tolerance here? */
695 1.84.4.2 nathanw if (real_bps != bps)
696 1.84.4.2 nathanw return (EINVAL);
697 1.84.4.2 nathanw
698 1.84.4.2 nathanw cs->cs_preg[12] = tconst;
699 1.84.4.2 nathanw cs->cs_preg[13] = tconst >> 8;
700 1.84.4.2 nathanw
701 1.84.4.2 nathanw /* Caller will stuff the pending registers. */
702 1.84.4.2 nathanw return (0);
703 1.84.4.2 nathanw }
704 1.84.4.2 nathanw
705 1.84.4.2 nathanw int
706 1.84.4.2 nathanw zs_set_modes(cs, cflag)
707 1.84.4.2 nathanw struct zs_chanstate *cs;
708 1.84.4.2 nathanw int cflag; /* bits per second */
709 1.84.4.2 nathanw {
710 1.84.4.2 nathanw int s;
711 1.84.4.2 nathanw
712 1.84.4.2 nathanw /*
713 1.84.4.2 nathanw * Output hardware flow control on the chip is horrendous:
714 1.84.4.2 nathanw * if carrier detect drops, the receiver is disabled, and if
715 1.84.4.2 nathanw * CTS drops, the transmitter is stoped IN MID CHARACTER!
716 1.84.4.2 nathanw * Therefore, NEVER set the HFC bit, and instead use the
717 1.84.4.2 nathanw * status interrupt to detect CTS changes.
718 1.84.4.2 nathanw */
719 1.84.4.2 nathanw s = splzs();
720 1.84.4.2 nathanw cs->cs_rr0_pps = 0;
721 1.84.4.2 nathanw if ((cflag & (CLOCAL | MDMBUF)) != 0) {
722 1.84.4.2 nathanw cs->cs_rr0_dcd = 0;
723 1.84.4.2 nathanw if ((cflag & MDMBUF) == 0)
724 1.84.4.2 nathanw cs->cs_rr0_pps = ZSRR0_DCD;
725 1.84.4.2 nathanw } else
726 1.84.4.2 nathanw cs->cs_rr0_dcd = ZSRR0_DCD;
727 1.84.4.2 nathanw if ((cflag & CRTSCTS) != 0) {
728 1.84.4.2 nathanw cs->cs_wr5_dtr = ZSWR5_DTR;
729 1.84.4.2 nathanw cs->cs_wr5_rts = ZSWR5_RTS;
730 1.84.4.2 nathanw cs->cs_rr0_cts = ZSRR0_CTS;
731 1.84.4.2 nathanw } else if ((cflag & CDTRCTS) != 0) {
732 1.84.4.2 nathanw cs->cs_wr5_dtr = 0;
733 1.84.4.2 nathanw cs->cs_wr5_rts = ZSWR5_DTR;
734 1.84.4.2 nathanw cs->cs_rr0_cts = ZSRR0_CTS;
735 1.84.4.2 nathanw } else if ((cflag & MDMBUF) != 0) {
736 1.84.4.2 nathanw cs->cs_wr5_dtr = 0;
737 1.84.4.2 nathanw cs->cs_wr5_rts = ZSWR5_DTR;
738 1.84.4.2 nathanw cs->cs_rr0_cts = ZSRR0_DCD;
739 1.84.4.2 nathanw } else {
740 1.84.4.2 nathanw cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
741 1.84.4.2 nathanw cs->cs_wr5_rts = 0;
742 1.84.4.2 nathanw cs->cs_rr0_cts = 0;
743 1.84.4.2 nathanw }
744 1.84.4.2 nathanw splx(s);
745 1.84.4.2 nathanw
746 1.84.4.2 nathanw /* Caller will stuff the pending registers. */
747 1.84.4.2 nathanw return (0);
748 1.84.4.2 nathanw }
749 1.84.4.2 nathanw
750 1.84.4.2 nathanw
751 1.84.4.2 nathanw /*
752 1.84.4.2 nathanw * Read or write the chip with suitable delays.
753 1.84.4.2 nathanw */
754 1.84.4.2 nathanw
755 1.84.4.2 nathanw u_char
756 1.84.4.2 nathanw zs_read_reg(cs, reg)
757 1.84.4.2 nathanw struct zs_chanstate *cs;
758 1.84.4.2 nathanw u_char reg;
759 1.84.4.2 nathanw {
760 1.84.4.2 nathanw u_char val;
761 1.84.4.2 nathanw
762 1.84.4.2 nathanw *cs->cs_reg_csr = reg;
763 1.84.4.2 nathanw ZS_DELAY();
764 1.84.4.2 nathanw val = *cs->cs_reg_csr;
765 1.84.4.2 nathanw ZS_DELAY();
766 1.84.4.2 nathanw return (val);
767 1.84.4.2 nathanw }
768 1.84.4.2 nathanw
769 1.84.4.2 nathanw void
770 1.84.4.2 nathanw zs_write_reg(cs, reg, val)
771 1.84.4.2 nathanw struct zs_chanstate *cs;
772 1.84.4.2 nathanw u_char reg, val;
773 1.84.4.2 nathanw {
774 1.84.4.2 nathanw *cs->cs_reg_csr = reg;
775 1.84.4.2 nathanw ZS_DELAY();
776 1.84.4.2 nathanw *cs->cs_reg_csr = val;
777 1.84.4.2 nathanw ZS_DELAY();
778 1.84.4.2 nathanw }
779 1.84.4.2 nathanw
780 1.84.4.2 nathanw u_char
781 1.84.4.2 nathanw zs_read_csr(cs)
782 1.84.4.2 nathanw struct zs_chanstate *cs;
783 1.84.4.2 nathanw {
784 1.84.4.2 nathanw u_char val;
785 1.84.4.2 nathanw
786 1.84.4.2 nathanw val = *cs->cs_reg_csr;
787 1.84.4.2 nathanw ZS_DELAY();
788 1.84.4.2 nathanw return (val);
789 1.84.4.2 nathanw }
790 1.84.4.2 nathanw
791 1.84.4.2 nathanw void
792 1.84.4.2 nathanw zs_write_csr(cs, val)
793 1.84.4.2 nathanw struct zs_chanstate *cs;
794 1.84.4.2 nathanw u_char val;
795 1.84.4.2 nathanw {
796 1.84.4.2 nathanw *cs->cs_reg_csr = val;
797 1.84.4.2 nathanw ZS_DELAY();
798 1.84.4.2 nathanw }
799 1.84.4.2 nathanw
800 1.84.4.2 nathanw u_char
801 1.84.4.2 nathanw zs_read_data(cs)
802 1.84.4.2 nathanw struct zs_chanstate *cs;
803 1.84.4.2 nathanw {
804 1.84.4.2 nathanw u_char val;
805 1.84.4.2 nathanw
806 1.84.4.2 nathanw val = *cs->cs_reg_data;
807 1.84.4.2 nathanw ZS_DELAY();
808 1.84.4.2 nathanw return (val);
809 1.84.4.2 nathanw }
810 1.84.4.2 nathanw
811 1.84.4.2 nathanw void zs_write_data(cs, val)
812 1.84.4.2 nathanw struct zs_chanstate *cs;
813 1.84.4.2 nathanw u_char val;
814 1.84.4.2 nathanw {
815 1.84.4.2 nathanw *cs->cs_reg_data = val;
816 1.84.4.2 nathanw ZS_DELAY();
817 1.84.4.2 nathanw }
818 1.84.4.2 nathanw
819 1.84.4.2 nathanw /****************************************************************
820 1.84.4.2 nathanw * Console support functions (Sun specific!)
821 1.84.4.2 nathanw * Note: this code is allowed to know about the layout of
822 1.84.4.2 nathanw * the chip registers, and uses that to keep things simple.
823 1.84.4.2 nathanw * XXX - I think I like the mvme167 code better. -gwr
824 1.84.4.2 nathanw ****************************************************************/
825 1.84.4.2 nathanw
826 1.84.4.2 nathanw /*
827 1.84.4.2 nathanw * Handle user request to enter kernel debugger.
828 1.84.4.2 nathanw */
829 1.84.4.2 nathanw void
830 1.84.4.2 nathanw zs_abort(cs)
831 1.84.4.2 nathanw struct zs_chanstate *cs;
832 1.84.4.2 nathanw {
833 1.84.4.2 nathanw struct zschan *zc = zs_conschan_get;
834 1.84.4.2 nathanw int rr0;
835 1.84.4.2 nathanw
836 1.84.4.2 nathanw /* Wait for end of break to avoid PROM abort. */
837 1.84.4.2 nathanw /* XXX - Limit the wait? */
838 1.84.4.2 nathanw do {
839 1.84.4.2 nathanw rr0 = zc->zc_csr;
840 1.84.4.2 nathanw ZS_DELAY();
841 1.84.4.2 nathanw } while (rr0 & ZSRR0_BREAK);
842 1.84.4.2 nathanw
843 1.84.4.2 nathanw #if defined(KGDB)
844 1.84.4.2 nathanw zskgdb(cs);
845 1.84.4.2 nathanw #elif defined(DDB)
846 1.84.4.2 nathanw Debugger();
847 1.84.4.2 nathanw #else
848 1.84.4.2 nathanw printf("stopping on keyboard abort\n");
849 1.84.4.2 nathanw callrom();
850 1.84.4.2 nathanw #endif
851 1.84.4.2 nathanw }
852 1.84.4.2 nathanw
853 1.84.4.2 nathanw int zs_getc __P((void *arg));
854 1.84.4.2 nathanw void zs_putc __P((void *arg, int c));
855 1.84.4.2 nathanw
856 1.84.4.2 nathanw /*
857 1.84.4.2 nathanw * Polled input char.
858 1.84.4.2 nathanw */
859 1.84.4.2 nathanw int
860 1.84.4.2 nathanw zs_getc(arg)
861 1.84.4.2 nathanw void *arg;
862 1.84.4.2 nathanw {
863 1.84.4.2 nathanw struct zschan *zc = arg;
864 1.84.4.2 nathanw int s, c, rr0;
865 1.84.4.2 nathanw
866 1.84.4.2 nathanw s = splhigh();
867 1.84.4.2 nathanw /* Wait for a character to arrive. */
868 1.84.4.2 nathanw do {
869 1.84.4.2 nathanw rr0 = zc->zc_csr;
870 1.84.4.2 nathanw ZS_DELAY();
871 1.84.4.2 nathanw } while ((rr0 & ZSRR0_RX_READY) == 0);
872 1.84.4.2 nathanw
873 1.84.4.2 nathanw c = zc->zc_data;
874 1.84.4.2 nathanw ZS_DELAY();
875 1.84.4.2 nathanw splx(s);
876 1.84.4.2 nathanw
877 1.84.4.2 nathanw /*
878 1.84.4.2 nathanw * This is used by the kd driver to read scan codes,
879 1.84.4.2 nathanw * so don't translate '\r' ==> '\n' here...
880 1.84.4.2 nathanw */
881 1.84.4.2 nathanw return (c);
882 1.84.4.2 nathanw }
883 1.84.4.2 nathanw
884 1.84.4.2 nathanw /*
885 1.84.4.2 nathanw * Polled output char.
886 1.84.4.2 nathanw */
887 1.84.4.2 nathanw void
888 1.84.4.2 nathanw zs_putc(arg, c)
889 1.84.4.2 nathanw void *arg;
890 1.84.4.2 nathanw int c;
891 1.84.4.2 nathanw {
892 1.84.4.2 nathanw struct zschan *zc = arg;
893 1.84.4.2 nathanw int s, rr0;
894 1.84.4.2 nathanw
895 1.84.4.2 nathanw s = splhigh();
896 1.84.4.2 nathanw
897 1.84.4.2 nathanw /* Wait for transmitter to become ready. */
898 1.84.4.2 nathanw do {
899 1.84.4.2 nathanw rr0 = zc->zc_csr;
900 1.84.4.2 nathanw ZS_DELAY();
901 1.84.4.2 nathanw } while ((rr0 & ZSRR0_TX_READY) == 0);
902 1.84.4.2 nathanw
903 1.84.4.2 nathanw /*
904 1.84.4.2 nathanw * Send the next character.
905 1.84.4.2 nathanw * Now you'd think that this could be followed by a ZS_DELAY()
906 1.84.4.2 nathanw * just like all the other chip accesses, but it turns out that
907 1.84.4.2 nathanw * the `transmit-ready' interrupt isn't de-asserted until
908 1.84.4.2 nathanw * some period of time after the register write completes
909 1.84.4.2 nathanw * (more than a couple instructions). So to avoid stray
910 1.84.4.2 nathanw * interrupts we put in the 2us delay regardless of cpu model.
911 1.84.4.2 nathanw */
912 1.84.4.2 nathanw zc->zc_data = c;
913 1.84.4.2 nathanw delay(2);
914 1.84.4.2 nathanw
915 1.84.4.2 nathanw splx(s);
916 1.84.4.2 nathanw }
917 1.84.4.2 nathanw
918 1.84.4.2 nathanw /*****************************************************************/
919 1.84.4.2 nathanw /*
920 1.84.4.2 nathanw * Polled console input putchar.
921 1.84.4.2 nathanw */
922 1.84.4.2 nathanw int
923 1.84.4.2 nathanw zscngetc(dev)
924 1.84.4.2 nathanw dev_t dev;
925 1.84.4.2 nathanw {
926 1.84.4.2 nathanw return (zs_getc(zs_conschan_get));
927 1.84.4.2 nathanw }
928 1.84.4.2 nathanw
929 1.84.4.2 nathanw /*
930 1.84.4.2 nathanw * Polled console output putchar.
931 1.84.4.2 nathanw */
932 1.84.4.2 nathanw void
933 1.84.4.2 nathanw zscnputc(dev, c)
934 1.84.4.2 nathanw dev_t dev;
935 1.84.4.2 nathanw int c;
936 1.84.4.2 nathanw {
937 1.84.4.2 nathanw zs_putc(zs_conschan_put, c);
938 1.84.4.2 nathanw }
939 1.84.4.2 nathanw
940 1.84.4.2 nathanw void
941 1.84.4.2 nathanw zscnpollc(dev, on)
942 1.84.4.2 nathanw dev_t dev;
943 1.84.4.2 nathanw int on;
944 1.84.4.2 nathanw {
945 1.84.4.2 nathanw /* No action needed */
946 1.84.4.2 nathanw }
947 1.84.4.2 nathanw
948 1.84.4.2 nathanw int
949 1.84.4.2 nathanw zs_console_flags(promunit, node, channel)
950 1.84.4.2 nathanw int promunit;
951 1.84.4.2 nathanw int node;
952 1.84.4.2 nathanw int channel;
953 1.84.4.2 nathanw {
954 1.84.4.2 nathanw int cookie, flags = 0;
955 1.84.4.2 nathanw
956 1.84.4.2 nathanw switch (prom_version()) {
957 1.84.4.2 nathanw case PROM_OLDMON:
958 1.84.4.2 nathanw case PROM_OBP_V0:
959 1.84.4.2 nathanw /*
960 1.84.4.2 nathanw * Use `promunit' and `channel' to derive the PROM
961 1.84.4.2 nathanw * stdio handles that correspond to this device.
962 1.84.4.2 nathanw */
963 1.84.4.2 nathanw if (promunit == 0)
964 1.84.4.2 nathanw cookie = PROMDEV_TTYA + channel;
965 1.84.4.2 nathanw else if (promunit == 1 && channel == 0)
966 1.84.4.2 nathanw cookie = PROMDEV_KBD;
967 1.84.4.2 nathanw else
968 1.84.4.2 nathanw cookie = -1;
969 1.84.4.2 nathanw
970 1.84.4.2 nathanw if (cookie == prom_stdin())
971 1.84.4.2 nathanw flags |= ZS_HWFLAG_CONSOLE_INPUT;
972 1.84.4.2 nathanw
973 1.84.4.2 nathanw /*
974 1.84.4.2 nathanw * Prevent the keyboard from matching the output device
975 1.84.4.2 nathanw * (note that PROMDEV_KBD == PROMDEV_SCREEN == 0!).
976 1.84.4.2 nathanw */
977 1.84.4.2 nathanw if (cookie != PROMDEV_KBD && cookie == prom_stdout())
978 1.84.4.2 nathanw flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
979 1.84.4.2 nathanw
980 1.84.4.2 nathanw break;
981 1.84.4.2 nathanw
982 1.84.4.2 nathanw case PROM_OBP_V2:
983 1.84.4.2 nathanw case PROM_OBP_V3:
984 1.84.4.2 nathanw case PROM_OPENFIRM:
985 1.84.4.2 nathanw
986 1.84.4.2 nathanw /*
987 1.84.4.2 nathanw * Match the nodes and device arguments prepared by
988 1.84.4.2 nathanw * consinit() against our device node and channel.
989 1.84.4.2 nathanw * (The device argument is the part of the OBP path
990 1.84.4.2 nathanw * following the colon, as in `/obio/zs@0,100000:a')
991 1.84.4.2 nathanw */
992 1.84.4.2 nathanw
993 1.84.4.2 nathanw /* Default to channel 0 if there are no explicit prom args */
994 1.84.4.2 nathanw cookie = 0;
995 1.84.4.2 nathanw
996 1.84.4.2 nathanw if (node == prom_stdin_node) {
997 1.84.4.2 nathanw if (prom_stdin_args[0] != '\0')
998 1.84.4.2 nathanw /* Translate (a,b) -> (0,1) */
999 1.84.4.2 nathanw cookie = prom_stdin_args[0] - 'a';
1000 1.84.4.2 nathanw
1001 1.84.4.2 nathanw if (channel == cookie)
1002 1.84.4.2 nathanw flags |= ZS_HWFLAG_CONSOLE_INPUT;
1003 1.84.4.2 nathanw }
1004 1.84.4.2 nathanw
1005 1.84.4.2 nathanw if (node == prom_stdout_node) {
1006 1.84.4.2 nathanw if (prom_stdout_args[0] != '\0')
1007 1.84.4.2 nathanw /* Translate (a,b) -> (0,1) */
1008 1.84.4.2 nathanw cookie = prom_stdout_args[0] - 'a';
1009 1.84.4.2 nathanw
1010 1.84.4.2 nathanw if (channel == cookie)
1011 1.84.4.2 nathanw flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
1012 1.84.4.2 nathanw }
1013 1.84.4.2 nathanw
1014 1.84.4.2 nathanw break;
1015 1.84.4.2 nathanw
1016 1.84.4.2 nathanw default:
1017 1.84.4.2 nathanw break;
1018 1.84.4.2 nathanw }
1019 1.84.4.2 nathanw
1020 1.84.4.2 nathanw return (flags);
1021 1.84.4.2 nathanw }
1022 1.84.4.2 nathanw
1023 1.84.4.2 nathanw /*
1024 1.84.4.2 nathanw * Power management hooks for zsopen() and zsclose().
1025 1.84.4.2 nathanw * We use them to power on/off the ports, if necessary.
1026 1.84.4.2 nathanw */
1027 1.84.4.2 nathanw int
1028 1.84.4.2 nathanw zs_enable(cs)
1029 1.84.4.2 nathanw struct zs_chanstate *cs;
1030 1.84.4.2 nathanw {
1031 1.84.4.2 nathanw auxiotwoserialendis (ZS_ENABLE);
1032 1.84.4.2 nathanw cs->enabled = 1;
1033 1.84.4.2 nathanw return(0);
1034 1.84.4.2 nathanw }
1035 1.84.4.2 nathanw
1036 1.84.4.2 nathanw void
1037 1.84.4.2 nathanw zs_disable(cs)
1038 1.84.4.2 nathanw struct zs_chanstate *cs;
1039 1.84.4.2 nathanw {
1040 1.84.4.2 nathanw auxiotwoserialendis (ZS_DISABLE);
1041 1.84.4.2 nathanw cs->enabled = 0;
1042 1.84.4.2 nathanw }
1043