zs.c revision 1.97.2.1 1 1.97.2.1 skrll /* $NetBSD: zs.c,v 1.97.2.1 2004/08/03 10:40:46 skrll Exp $ */
2 1.18 deraadt
3 1.50 gwr /*-
4 1.50 gwr * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.50 gwr * All rights reserved.
6 1.1 deraadt *
7 1.50 gwr * This code is derived from software contributed to The NetBSD Foundation
8 1.50 gwr * by Gordon W. Ross.
9 1.1 deraadt *
10 1.1 deraadt * Redistribution and use in source and binary forms, with or without
11 1.1 deraadt * modification, are permitted provided that the following conditions
12 1.1 deraadt * are met:
13 1.1 deraadt * 1. Redistributions of source code must retain the above copyright
14 1.1 deraadt * notice, this list of conditions and the following disclaimer.
15 1.1 deraadt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 deraadt * notice, this list of conditions and the following disclaimer in the
17 1.1 deraadt * documentation and/or other materials provided with the distribution.
18 1.1 deraadt * 3. All advertising materials mentioning features or use of this software
19 1.1 deraadt * must display the following acknowledgement:
20 1.50 gwr * This product includes software developed by the NetBSD
21 1.50 gwr * Foundation, Inc. and its contributors.
22 1.50 gwr * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.50 gwr * contributors may be used to endorse or promote products derived
24 1.50 gwr * from this software without specific prior written permission.
25 1.50 gwr *
26 1.50 gwr * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.50 gwr * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.50 gwr * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.50 gwr * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.50 gwr * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.50 gwr * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.50 gwr * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.50 gwr * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.50 gwr * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.50 gwr * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.50 gwr * POSSIBILITY OF SUCH DAMAGE.
37 1.1 deraadt */
38 1.1 deraadt
39 1.1 deraadt /*
40 1.50 gwr * Zilog Z8530 Dual UART driver (machine-dependent part)
41 1.50 gwr *
42 1.50 gwr * Runs two serial lines per chip using slave drivers.
43 1.50 gwr * Plain tty/async lines use the zs_async slave.
44 1.50 gwr * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
45 1.1 deraadt */
46 1.61 jonathan
47 1.97.2.1 skrll #include <sys/cdefs.h>
48 1.97.2.1 skrll __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.97.2.1 2004/08/03 10:40:46 skrll Exp $");
49 1.97.2.1 skrll
50 1.61 jonathan #include "opt_ddb.h"
51 1.82 pk #include "opt_kgdb.h"
52 1.86 thorpej #include "opt_sparc_arch.h"
53 1.38 mrg
54 1.1 deraadt #include <sys/param.h>
55 1.34 christos #include <sys/systm.h>
56 1.50 gwr #include <sys/conf.h>
57 1.1 deraadt #include <sys/device.h>
58 1.1 deraadt #include <sys/file.h>
59 1.1 deraadt #include <sys/ioctl.h>
60 1.50 gwr #include <sys/kernel.h>
61 1.50 gwr #include <sys/proc.h>
62 1.1 deraadt #include <sys/tty.h>
63 1.1 deraadt #include <sys/time.h>
64 1.1 deraadt #include <sys/syslog.h>
65 1.1 deraadt
66 1.64 pk #include <machine/bsd_openprom.h>
67 1.1 deraadt #include <machine/autoconf.h>
68 1.80 pk #include <machine/intr.h>
69 1.50 gwr #include <machine/eeprom.h>
70 1.50 gwr #include <machine/psl.h>
71 1.50 gwr #include <machine/z8530var.h>
72 1.50 gwr
73 1.50 gwr #include <dev/cons.h>
74 1.50 gwr #include <dev/ic/z8530reg.h>
75 1.1 deraadt
76 1.1 deraadt #include <sparc/sparc/vaddrs.h>
77 1.1 deraadt #include <sparc/sparc/auxreg.h>
78 1.75 jdc #include <sparc/sparc/auxiotwo.h>
79 1.50 gwr #include <sparc/dev/cons.h>
80 1.50 gwr
81 1.50 gwr /*
82 1.50 gwr * Some warts needed by z8530tty.c -
83 1.50 gwr * The default parity REALLY needs to be the same as the PROM uses,
84 1.50 gwr * or you can not see messages done with printf during boot-up...
85 1.50 gwr */
86 1.50 gwr int zs_def_cflag = (CREAD | CS8 | HUPCL);
87 1.1 deraadt
88 1.50 gwr /*
89 1.50 gwr * The Sun provides a 4.9152 MHz clock to the ZS chips.
90 1.50 gwr */
91 1.50 gwr #define PCLK (9600 * 512) /* PCLK pin input clock rate */
92 1.1 deraadt
93 1.50 gwr #define ZS_DELAY() (CPU_ISSUN4C ? (0) : delay(2))
94 1.1 deraadt
95 1.50 gwr /* The layout of this is hardware-dependent (padding, order). */
96 1.50 gwr struct zschan {
97 1.50 gwr volatile u_char zc_csr; /* ctrl,status, and indirect access */
98 1.50 gwr u_char zc_xxx0;
99 1.50 gwr volatile u_char zc_data; /* data */
100 1.50 gwr u_char zc_xxx1;
101 1.35 thorpej };
102 1.50 gwr struct zsdevice {
103 1.50 gwr /* Yes, they are backwards. */
104 1.50 gwr struct zschan zs_chan_b;
105 1.50 gwr struct zschan zs_chan_a;
106 1.35 thorpej };
107 1.1 deraadt
108 1.72 pk /* ZS channel used as the console device (if any) */
109 1.76 pk void *zs_conschan_get, *zs_conschan_put;
110 1.1 deraadt
111 1.50 gwr static u_char zs_init_reg[16] = {
112 1.50 gwr 0, /* 0: CMD (reset, etc.) */
113 1.50 gwr 0, /* 1: No interrupts yet. */
114 1.50 gwr 0, /* 2: IVECT */
115 1.50 gwr ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
116 1.50 gwr ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
117 1.50 gwr ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
118 1.50 gwr 0, /* 6: TXSYNC/SYNCLO */
119 1.50 gwr 0, /* 7: RXSYNC/SYNCHI */
120 1.50 gwr 0, /* 8: alias for data port */
121 1.50 gwr ZSWR9_MASTER_IE | ZSWR9_NO_VECTOR,
122 1.50 gwr 0, /*10: Misc. TX/RX control bits */
123 1.50 gwr ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
124 1.63 mycroft ((PCLK/32)/9600)-2, /*12: BAUDLO (default=9600) */
125 1.63 mycroft 0, /*13: BAUDHI (default=9600) */
126 1.50 gwr ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
127 1.62 mycroft ZSWR15_BREAK_IE,
128 1.50 gwr };
129 1.1 deraadt
130 1.76 pk /* Console ops */
131 1.76 pk static int zscngetc __P((dev_t));
132 1.76 pk static void zscnputc __P((dev_t, int));
133 1.76 pk static void zscnpollc __P((dev_t, int));
134 1.76 pk
135 1.76 pk struct consdev zs_consdev = {
136 1.76 pk NULL,
137 1.76 pk NULL,
138 1.76 pk zscngetc,
139 1.76 pk zscnputc,
140 1.76 pk zscnpollc,
141 1.76 pk NULL,
142 1.76 pk };
143 1.76 pk
144 1.34 christos
145 1.50 gwr /****************************************************************
146 1.50 gwr * Autoconfig
147 1.50 gwr ****************************************************************/
148 1.1 deraadt
149 1.50 gwr /* Definition of the driver for autoconfig. */
150 1.57 pk static int zs_match_mainbus __P((struct device *, struct cfdata *, void *));
151 1.57 pk static int zs_match_obio __P((struct device *, struct cfdata *, void *));
152 1.57 pk static void zs_attach_mainbus __P((struct device *, struct device *, void *));
153 1.57 pk static void zs_attach_obio __P((struct device *, struct device *, void *));
154 1.57 pk
155 1.86 thorpej #if defined(SUN4D)
156 1.86 thorpej #include <sparc/dev/bootbusvar.h>
157 1.86 thorpej
158 1.86 thorpej static int zs_match_bootbus __P((struct device *, struct cfdata *, void *));
159 1.86 thorpej static void zs_attach_bootbus __P((struct device *, struct device *, void *));
160 1.86 thorpej
161 1.90 thorpej CFATTACH_DECL(zs_bootbus, sizeof(struct zsc_softc),
162 1.91 thorpej zs_match_bootbus, zs_attach_bootbus, NULL, NULL);
163 1.86 thorpej #endif /* SUN4D */
164 1.76 pk
165 1.72 pk static void zs_attach __P((struct zsc_softc *, struct zsdevice *, int));
166 1.50 gwr static int zs_print __P((void *, const char *name));
167 1.1 deraadt
168 1.90 thorpej CFATTACH_DECL(zs_mainbus, sizeof(struct zsc_softc),
169 1.91 thorpej zs_match_mainbus, zs_attach_mainbus, NULL, NULL);
170 1.57 pk
171 1.90 thorpej CFATTACH_DECL(zs_obio, sizeof(struct zsc_softc),
172 1.91 thorpej zs_match_obio, zs_attach_obio, NULL, NULL);
173 1.1 deraadt
174 1.55 thorpej extern struct cfdriver zs_cd;
175 1.34 christos
176 1.93 pk /* softintr(9) cookie, shared by all instances of this driver */
177 1.93 pk static void *zs_sicookie;
178 1.93 pk
179 1.50 gwr /* Interrupt handlers. */
180 1.50 gwr static int zshard __P((void *));
181 1.93 pk static void zssoft __P((void *));
182 1.12 deraadt
183 1.50 gwr static int zs_get_speed __P((struct zs_chanstate *));
184 1.12 deraadt
185 1.76 pk /* Console device support */
186 1.76 pk static int zs_console_flags __P((int, int, int));
187 1.76 pk
188 1.75 jdc /* Power management hooks */
189 1.75 jdc int zs_enable __P((struct zs_chanstate *));
190 1.75 jdc void zs_disable __P((struct zs_chanstate *));
191 1.75 jdc
192 1.12 deraadt
193 1.1 deraadt /*
194 1.50 gwr * Is the zs chip present?
195 1.1 deraadt */
196 1.1 deraadt static int
197 1.57 pk zs_match_mainbus(parent, cf, aux)
198 1.16 deraadt struct device *parent;
199 1.45 pk struct cfdata *cf;
200 1.45 pk void *aux;
201 1.1 deraadt {
202 1.57 pk struct mainbus_attach_args *ma = aux;
203 1.1 deraadt
204 1.88 thorpej if (strcmp(cf->cf_name, ma->ma_name) != 0)
205 1.14 deraadt return (0);
206 1.57 pk
207 1.73 pk return (1);
208 1.1 deraadt }
209 1.1 deraadt
210 1.57 pk static int
211 1.57 pk zs_match_obio(parent, cf, aux)
212 1.57 pk struct device *parent;
213 1.57 pk struct cfdata *cf;
214 1.57 pk void *aux;
215 1.57 pk {
216 1.57 pk union obio_attach_args *uoba = aux;
217 1.57 pk struct obio4_attach_args *oba;
218 1.57 pk
219 1.57 pk if (uoba->uoba_isobio4 == 0) {
220 1.57 pk struct sbus_attach_args *sa = &uoba->uoba_sbus;
221 1.57 pk
222 1.88 thorpej if (strcmp(cf->cf_name, sa->sa_name) != 0)
223 1.57 pk return (0);
224 1.57 pk
225 1.73 pk return (1);
226 1.57 pk }
227 1.57 pk
228 1.57 pk oba = &uoba->uoba_oba4;
229 1.85 pk return (bus_space_probe(oba->oba_bustag, oba->oba_paddr,
230 1.58 pk 1, 0, 0, NULL, NULL));
231 1.57 pk }
232 1.57 pk
233 1.86 thorpej #if defined(SUN4D)
234 1.86 thorpej static int
235 1.86 thorpej zs_match_bootbus(parent, cf, aux)
236 1.86 thorpej struct device *parent;
237 1.86 thorpej struct cfdata *cf;
238 1.86 thorpej void *aux;
239 1.86 thorpej {
240 1.86 thorpej struct bootbus_attach_args *baa = aux;
241 1.86 thorpej
242 1.88 thorpej return (strcmp(cf->cf_name, baa->ba_name) == 0);
243 1.86 thorpej }
244 1.86 thorpej #endif /* SUN4D */
245 1.86 thorpej
246 1.57 pk static void
247 1.57 pk zs_attach_mainbus(parent, self, aux)
248 1.57 pk struct device *parent;
249 1.57 pk struct device *self;
250 1.57 pk void *aux;
251 1.57 pk {
252 1.57 pk struct zsc_softc *zsc = (void *) self;
253 1.57 pk struct mainbus_attach_args *ma = aux;
254 1.57 pk
255 1.57 pk zsc->zsc_bustag = ma->ma_bustag;
256 1.57 pk zsc->zsc_dmatag = ma->ma_dmatag;
257 1.97.2.1 skrll zsc->zsc_promunit = prom_getpropint(ma->ma_node, "slave", -2);
258 1.76 pk zsc->zsc_node = ma->ma_node;
259 1.57 pk
260 1.72 pk /*
261 1.72 pk * For machines with zs on mainbus (all sun4c models), we expect
262 1.72 pk * the device registers to be mapped by the PROM.
263 1.72 pk */
264 1.72 pk zs_attach(zsc, ma->ma_promvaddr, ma->ma_pri);
265 1.57 pk }
266 1.57 pk
267 1.57 pk static void
268 1.57 pk zs_attach_obio(parent, self, aux)
269 1.57 pk struct device *parent;
270 1.57 pk struct device *self;
271 1.57 pk void *aux;
272 1.57 pk {
273 1.57 pk struct zsc_softc *zsc = (void *) self;
274 1.57 pk union obio_attach_args *uoba = aux;
275 1.57 pk
276 1.57 pk if (uoba->uoba_isobio4 == 0) {
277 1.57 pk struct sbus_attach_args *sa = &uoba->uoba_sbus;
278 1.72 pk void *va;
279 1.75 jdc struct zs_chanstate *cs;
280 1.75 jdc int channel;
281 1.72 pk
282 1.72 pk if (sa->sa_nintr == 0) {
283 1.72 pk printf(" no interrupt lines\n");
284 1.72 pk return;
285 1.72 pk }
286 1.72 pk
287 1.72 pk /*
288 1.72 pk * Some sun4m models (Javastations) may not map the zs device.
289 1.72 pk */
290 1.72 pk if (sa->sa_npromvaddrs > 0)
291 1.72 pk va = (void *)sa->sa_promvaddr;
292 1.72 pk else {
293 1.72 pk bus_space_handle_t bh;
294 1.72 pk
295 1.72 pk if (sbus_bus_map(sa->sa_bustag,
296 1.85 pk sa->sa_slot,
297 1.85 pk sa->sa_offset,
298 1.85 pk sa->sa_size,
299 1.85 pk BUS_SPACE_MAP_LINEAR, &bh) != 0) {
300 1.72 pk printf(" cannot map zs registers\n");
301 1.72 pk return;
302 1.72 pk }
303 1.72 pk va = (void *)bh;
304 1.72 pk }
305 1.72 pk
306 1.75 jdc /*
307 1.75 jdc * Check if power state can be set, e.g. Tadpole 3GX
308 1.75 jdc */
309 1.97.2.1 skrll if (prom_getpropint(sa->sa_node, "pwr-on-auxio2", 0))
310 1.75 jdc {
311 1.75 jdc printf (" powered via auxio2");
312 1.75 jdc for (channel = 0; channel < 2; channel++) {
313 1.75 jdc cs = &zsc->zsc_cs_store[channel];
314 1.75 jdc cs->enable = zs_enable;
315 1.75 jdc cs->disable = zs_disable;
316 1.75 jdc }
317 1.75 jdc }
318 1.75 jdc
319 1.57 pk zsc->zsc_bustag = sa->sa_bustag;
320 1.57 pk zsc->zsc_dmatag = sa->sa_dmatag;
321 1.97.2.1 skrll zsc->zsc_promunit = prom_getpropint(sa->sa_node, "slave", -2);
322 1.76 pk zsc->zsc_node = sa->sa_node;
323 1.72 pk zs_attach(zsc, va, sa->sa_pri);
324 1.57 pk } else {
325 1.57 pk struct obio4_attach_args *oba = &uoba->uoba_oba4;
326 1.72 pk bus_space_handle_t bh;
327 1.76 pk bus_addr_t paddr = oba->oba_paddr;
328 1.72 pk
329 1.72 pk /*
330 1.72 pk * As for zs on mainbus, we require a PROM mapping.
331 1.72 pk */
332 1.72 pk if (bus_space_map(oba->oba_bustag,
333 1.76 pk paddr,
334 1.72 pk sizeof(struct zsdevice),
335 1.72 pk BUS_SPACE_MAP_LINEAR | OBIO_BUS_MAP_USE_ROM,
336 1.72 pk &bh) != 0) {
337 1.72 pk printf(" cannot map zs registers\n");
338 1.72 pk return;
339 1.72 pk }
340 1.57 pk zsc->zsc_bustag = oba->oba_bustag;
341 1.57 pk zsc->zsc_dmatag = oba->oba_dmatag;
342 1.92 jdc /*
343 1.92 jdc * Find prom unit by physical address
344 1.92 jdc * We're just comparing the address (not the iospace) here
345 1.92 jdc */
346 1.92 jdc paddr = BUS_ADDR_PADDR(paddr);
347 1.81 pk if (cpuinfo.cpu_type == CPUTYP_4_100)
348 1.81 pk /*
349 1.81 pk * On the sun4/100, the top-most 4 bits are zero
350 1.81 pk * on obio addresses; force them to 1's for the
351 1.81 pk * sake of the comparison here.
352 1.81 pk */
353 1.81 pk paddr |= 0xf0000000;
354 1.76 pk zsc->zsc_promunit =
355 1.76 pk (paddr == 0xf1000000) ? 0 :
356 1.76 pk (paddr == 0xf0000000) ? 1 :
357 1.76 pk (paddr == 0xe0000000) ? 2 : -2;
358 1.76 pk
359 1.72 pk zs_attach(zsc, (void *)bh, oba->oba_pri);
360 1.57 pk }
361 1.57 pk }
362 1.86 thorpej
363 1.86 thorpej #if defined(SUN4D)
364 1.86 thorpej static void
365 1.86 thorpej zs_attach_bootbus(parent, self, aux)
366 1.86 thorpej struct device *parent;
367 1.86 thorpej struct device *self;
368 1.86 thorpej void *aux;
369 1.86 thorpej {
370 1.86 thorpej struct zsc_softc *zsc = (void *) self;
371 1.86 thorpej struct bootbus_attach_args *baa = aux;
372 1.86 thorpej void *va;
373 1.86 thorpej
374 1.86 thorpej if (baa->ba_nintr == 0) {
375 1.86 thorpej printf(": no interrupt lines\n");
376 1.86 thorpej return;
377 1.86 thorpej }
378 1.86 thorpej
379 1.86 thorpej if (baa->ba_npromvaddrs > 0)
380 1.86 thorpej va = (void *) baa->ba_promvaddrs;
381 1.86 thorpej else {
382 1.86 thorpej bus_space_handle_t bh;
383 1.86 thorpej
384 1.86 thorpej if (bus_space_map(baa->ba_bustag,
385 1.86 thorpej BUS_ADDR(baa->ba_slot, baa->ba_offset),
386 1.86 thorpej baa->ba_size, BUS_SPACE_MAP_LINEAR, &bh) != 0) {
387 1.86 thorpej printf(": cannot map zs registers\n");
388 1.86 thorpej return;
389 1.86 thorpej }
390 1.86 thorpej va = (void *) bh;
391 1.86 thorpej }
392 1.86 thorpej
393 1.86 thorpej zsc->zsc_bustag = baa->ba_bustag;
394 1.97.2.1 skrll zsc->zsc_promunit = prom_getpropint(baa->ba_node, "slave", -2);
395 1.86 thorpej zsc->zsc_node = baa->ba_node;
396 1.86 thorpej zs_attach(zsc, va, baa->ba_intr[0].oi_pri);
397 1.86 thorpej }
398 1.86 thorpej #endif /* SUN4D */
399 1.86 thorpej
400 1.1 deraadt /*
401 1.1 deraadt * Attach a found zs.
402 1.1 deraadt *
403 1.1 deraadt * USE ROM PROPERTIES port-a-ignore-cd AND port-b-ignore-cd FOR
404 1.1 deraadt * SOFT CARRIER, AND keyboard PROPERTY FOR KEYBOARD/MOUSE?
405 1.1 deraadt */
406 1.1 deraadt static void
407 1.72 pk zs_attach(zsc, zsd, pri)
408 1.57 pk struct zsc_softc *zsc;
409 1.72 pk struct zsdevice *zsd;
410 1.57 pk int pri;
411 1.1 deraadt {
412 1.50 gwr struct zsc_attach_args zsc_args;
413 1.50 gwr struct zs_chanstate *cs;
414 1.76 pk int s, channel;
415 1.1 deraadt static int didintr, prevpri;
416 1.1 deraadt
417 1.72 pk if (zsd == NULL) {
418 1.72 pk printf("configuration incomplete\n");
419 1.72 pk return;
420 1.72 pk }
421 1.72 pk
422 1.93 pk if (!didintr) {
423 1.93 pk zs_sicookie = softintr_establish(IPL_SOFTSERIAL, zssoft, NULL);
424 1.93 pk if (zs_sicookie == NULL) {
425 1.93 pk printf("\n%s: cannot establish soft int handler\n",
426 1.93 pk zsc->zsc_dev.dv_xname);
427 1.93 pk return;
428 1.93 pk }
429 1.93 pk }
430 1.93 pk printf(" softpri %d\n", IPL_SOFTSERIAL);
431 1.50 gwr
432 1.50 gwr /*
433 1.50 gwr * Initialize software state for each channel.
434 1.50 gwr */
435 1.50 gwr for (channel = 0; channel < 2; channel++) {
436 1.76 pk struct zschan *zc;
437 1.72 pk
438 1.50 gwr zsc_args.channel = channel;
439 1.50 gwr cs = &zsc->zsc_cs_store[channel];
440 1.50 gwr zsc->zsc_cs[channel] = cs;
441 1.50 gwr
442 1.97 pk simple_lock_init(&cs->cs_lock);
443 1.50 gwr cs->cs_channel = channel;
444 1.50 gwr cs->cs_private = NULL;
445 1.50 gwr cs->cs_ops = &zsops_null;
446 1.50 gwr cs->cs_brg_clk = PCLK / 16;
447 1.50 gwr
448 1.72 pk zc = (channel == 0) ? &zsd->zs_chan_a : &zsd->zs_chan_b;
449 1.76 pk
450 1.76 pk zsc_args.hwflags = zs_console_flags(zsc->zsc_promunit,
451 1.76 pk zsc->zsc_node,
452 1.76 pk channel);
453 1.76 pk
454 1.76 pk if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE) {
455 1.76 pk zsc_args.hwflags |= ZS_HWFLAG_USE_CONSDEV;
456 1.76 pk zsc_args.consdev = &zs_consdev;
457 1.76 pk }
458 1.76 pk
459 1.76 pk if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_INPUT) != 0) {
460 1.76 pk zs_conschan_get = zc;
461 1.76 pk }
462 1.76 pk if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_OUTPUT) != 0) {
463 1.76 pk zs_conschan_put = zc;
464 1.76 pk }
465 1.76 pk /* Childs need to set cn_dev, etc */
466 1.72 pk
467 1.50 gwr cs->cs_reg_csr = &zc->zc_csr;
468 1.50 gwr cs->cs_reg_data = &zc->zc_data;
469 1.50 gwr
470 1.50 gwr bcopy(zs_init_reg, cs->cs_creg, 16);
471 1.50 gwr bcopy(zs_init_reg, cs->cs_preg, 16);
472 1.50 gwr
473 1.77 pk /* XXX: Consult PROM properties for this?! */
474 1.77 pk cs->cs_defspeed = zs_get_speed(cs);
475 1.50 gwr cs->cs_defcflag = zs_def_cflag;
476 1.50 gwr
477 1.50 gwr /* Make these correspond to cs_defcflag (-crtscts) */
478 1.50 gwr cs->cs_rr0_dcd = ZSRR0_DCD;
479 1.50 gwr cs->cs_rr0_cts = 0;
480 1.50 gwr cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
481 1.50 gwr cs->cs_wr5_rts = 0;
482 1.50 gwr
483 1.50 gwr /*
484 1.50 gwr * Clear the master interrupt enable.
485 1.50 gwr * The INTENA is common to both channels,
486 1.50 gwr * so just do it on the A channel.
487 1.50 gwr */
488 1.50 gwr if (channel == 0) {
489 1.50 gwr zs_write_reg(cs, 9, 0);
490 1.50 gwr }
491 1.50 gwr
492 1.50 gwr /*
493 1.50 gwr * Look for a child driver for this channel.
494 1.50 gwr * The child attach will setup the hardware.
495 1.50 gwr */
496 1.57 pk if (!config_found(&zsc->zsc_dev, (void *)&zsc_args, zs_print)) {
497 1.50 gwr /* No sub-driver. Just reset it. */
498 1.50 gwr u_char reset = (channel == 0) ?
499 1.50 gwr ZSWR9_A_RESET : ZSWR9_B_RESET;
500 1.56 mrg s = splzs();
501 1.50 gwr zs_write_reg(cs, 9, reset);
502 1.50 gwr splx(s);
503 1.50 gwr }
504 1.50 gwr }
505 1.50 gwr
506 1.50 gwr /*
507 1.50 gwr * Now safe to install interrupt handlers. Note the arguments
508 1.50 gwr * to the interrupt handlers aren't used. Note, we only do this
509 1.50 gwr * once since both SCCs interrupt at the same level and vector.
510 1.50 gwr */
511 1.1 deraadt if (!didintr) {
512 1.1 deraadt didintr = 1;
513 1.1 deraadt prevpri = pri;
514 1.94 pk bus_intr_establish(zsc->zsc_bustag, pri, IPL_SERIAL,
515 1.80 pk zshard, NULL);
516 1.1 deraadt } else if (pri != prevpri)
517 1.1 deraadt panic("broken zs interrupt scheme");
518 1.57 pk
519 1.79 cgd evcnt_attach_dynamic(&zsc->zsc_intrcnt, EVCNT_TYPE_INTR, NULL,
520 1.79 cgd zsc->zsc_dev.dv_xname, "intr");
521 1.1 deraadt
522 1.1 deraadt /*
523 1.50 gwr * Set the master interrupt enable and interrupt vector.
524 1.50 gwr * (common to both channels, do it on A)
525 1.1 deraadt */
526 1.50 gwr cs = zsc->zsc_cs[0];
527 1.1 deraadt s = splhigh();
528 1.50 gwr /* interrupt vector */
529 1.50 gwr zs_write_reg(cs, 2, zs_init_reg[2]);
530 1.50 gwr /* master interrupt control (enable) */
531 1.50 gwr zs_write_reg(cs, 9, zs_init_reg[9]);
532 1.50 gwr splx(s);
533 1.50 gwr
534 1.50 gwr #if 0
535 1.47 pk /*
536 1.50 gwr * XXX: L1A hack - We would like to be able to break into
537 1.50 gwr * the debugger during the rest of autoconfiguration, so
538 1.50 gwr * lower interrupts just enough to let zs interrupts in.
539 1.50 gwr * This is done after both zs devices are attached.
540 1.50 gwr */
541 1.76 pk if (zsc->zsc_promunit == 1) {
542 1.50 gwr printf("zs1: enabling zs interrupts\n");
543 1.50 gwr (void)splfd(); /* XXX: splzs - 1 */
544 1.47 pk }
545 1.50 gwr #endif
546 1.1 deraadt }
547 1.1 deraadt
548 1.50 gwr static int
549 1.50 gwr zs_print(aux, name)
550 1.50 gwr void *aux;
551 1.50 gwr const char *name;
552 1.1 deraadt {
553 1.50 gwr struct zsc_attach_args *args = aux;
554 1.1 deraadt
555 1.50 gwr if (name != NULL)
556 1.95 thorpej aprint_normal("%s: ", name);
557 1.1 deraadt
558 1.50 gwr if (args->channel != -1)
559 1.95 thorpej aprint_normal(" channel %d", args->channel);
560 1.1 deraadt
561 1.57 pk return (UNCONF);
562 1.1 deraadt }
563 1.1 deraadt
564 1.50 gwr static volatile int zssoftpending;
565 1.1 deraadt
566 1.1 deraadt /*
567 1.50 gwr * Our ZS chips all share a common, autovectored interrupt,
568 1.50 gwr * so we have to look at all of them on each interrupt.
569 1.1 deraadt */
570 1.1 deraadt static int
571 1.50 gwr zshard(arg)
572 1.50 gwr void *arg;
573 1.1 deraadt {
574 1.76 pk struct zsc_softc *zsc;
575 1.76 pk int unit, rr3, rval, softreq;
576 1.1 deraadt
577 1.50 gwr rval = softreq = 0;
578 1.50 gwr for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
579 1.76 pk struct zs_chanstate *cs;
580 1.76 pk
581 1.50 gwr zsc = zs_cd.cd_devs[unit];
582 1.50 gwr if (zsc == NULL)
583 1.50 gwr continue;
584 1.50 gwr rr3 = zsc_intr_hard(zsc);
585 1.50 gwr /* Count up the interrupts. */
586 1.50 gwr if (rr3) {
587 1.50 gwr rval |= rr3;
588 1.50 gwr zsc->zsc_intrcnt.ev_count++;
589 1.50 gwr }
590 1.76 pk if ((cs = zsc->zsc_cs[0]) != NULL)
591 1.76 pk softreq |= cs->cs_softreq;
592 1.76 pk if ((cs = zsc->zsc_cs[1]) != NULL)
593 1.76 pk softreq |= cs->cs_softreq;
594 1.50 gwr }
595 1.1 deraadt
596 1.50 gwr /* We are at splzs here, so no need to lock. */
597 1.50 gwr if (softreq && (zssoftpending == 0)) {
598 1.93 pk zssoftpending = 1;
599 1.93 pk softintr_schedule(zs_sicookie);
600 1.50 gwr }
601 1.50 gwr return (rval);
602 1.1 deraadt }
603 1.1 deraadt
604 1.1 deraadt /*
605 1.50 gwr * Similar scheme as for zshard (look at all of them)
606 1.1 deraadt */
607 1.93 pk static void
608 1.50 gwr zssoft(arg)
609 1.50 gwr void *arg;
610 1.1 deraadt {
611 1.76 pk struct zsc_softc *zsc;
612 1.76 pk int s, unit;
613 1.1 deraadt
614 1.50 gwr /* This is not the only ISR on this IPL. */
615 1.50 gwr if (zssoftpending == 0)
616 1.93 pk return;
617 1.1 deraadt
618 1.50 gwr /*
619 1.50 gwr * The soft intr. bit will be set by zshard only if
620 1.50 gwr * the variable zssoftpending is zero. The order of
621 1.50 gwr * these next two statements prevents our clearing
622 1.50 gwr * the soft intr bit just after zshard has set it.
623 1.50 gwr */
624 1.50 gwr /* ienab_bic(IE_ZSSOFT); */
625 1.50 gwr zssoftpending = 0;
626 1.1 deraadt
627 1.50 gwr /* Make sure we call the tty layer at spltty. */
628 1.1 deraadt s = spltty();
629 1.50 gwr for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
630 1.50 gwr zsc = zs_cd.cd_devs[unit];
631 1.50 gwr if (zsc == NULL)
632 1.50 gwr continue;
633 1.56 mrg (void)zsc_intr_soft(zsc);
634 1.1 deraadt }
635 1.1 deraadt splx(s);
636 1.1 deraadt }
637 1.1 deraadt
638 1.50 gwr
639 1.1 deraadt /*
640 1.50 gwr * Compute the current baud rate given a ZS channel.
641 1.1 deraadt */
642 1.50 gwr static int
643 1.50 gwr zs_get_speed(cs)
644 1.50 gwr struct zs_chanstate *cs;
645 1.50 gwr {
646 1.50 gwr int tconst;
647 1.50 gwr
648 1.50 gwr tconst = zs_read_reg(cs, 12);
649 1.50 gwr tconst |= zs_read_reg(cs, 13) << 8;
650 1.50 gwr return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
651 1.1 deraadt }
652 1.1 deraadt
653 1.1 deraadt /*
654 1.50 gwr * MD functions for setting the baud rate and control modes.
655 1.1 deraadt */
656 1.1 deraadt int
657 1.50 gwr zs_set_speed(cs, bps)
658 1.50 gwr struct zs_chanstate *cs;
659 1.50 gwr int bps; /* bits per second */
660 1.1 deraadt {
661 1.50 gwr int tconst, real_bps;
662 1.50 gwr
663 1.50 gwr if (bps == 0)
664 1.50 gwr return (0);
665 1.1 deraadt
666 1.50 gwr #ifdef DIAGNOSTIC
667 1.50 gwr if (cs->cs_brg_clk == 0)
668 1.50 gwr panic("zs_set_speed");
669 1.50 gwr #endif
670 1.50 gwr
671 1.50 gwr tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
672 1.50 gwr if (tconst < 0)
673 1.50 gwr return (EINVAL);
674 1.28 pk
675 1.50 gwr /* Convert back to make sure we can do it. */
676 1.50 gwr real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
677 1.1 deraadt
678 1.50 gwr /* XXX - Allow some tolerance here? */
679 1.50 gwr if (real_bps != bps)
680 1.50 gwr return (EINVAL);
681 1.28 pk
682 1.50 gwr cs->cs_preg[12] = tconst;
683 1.50 gwr cs->cs_preg[13] = tconst >> 8;
684 1.1 deraadt
685 1.50 gwr /* Caller will stuff the pending registers. */
686 1.50 gwr return (0);
687 1.28 pk }
688 1.28 pk
689 1.50 gwr int
690 1.50 gwr zs_set_modes(cs, cflag)
691 1.50 gwr struct zs_chanstate *cs;
692 1.50 gwr int cflag; /* bits per second */
693 1.28 pk {
694 1.50 gwr int s;
695 1.28 pk
696 1.50 gwr /*
697 1.50 gwr * Output hardware flow control on the chip is horrendous:
698 1.50 gwr * if carrier detect drops, the receiver is disabled, and if
699 1.50 gwr * CTS drops, the transmitter is stoped IN MID CHARACTER!
700 1.50 gwr * Therefore, NEVER set the HFC bit, and instead use the
701 1.50 gwr * status interrupt to detect CTS changes.
702 1.50 gwr */
703 1.50 gwr s = splzs();
704 1.69 wrstuden cs->cs_rr0_pps = 0;
705 1.69 wrstuden if ((cflag & (CLOCAL | MDMBUF)) != 0) {
706 1.50 gwr cs->cs_rr0_dcd = 0;
707 1.69 wrstuden if ((cflag & MDMBUF) == 0)
708 1.69 wrstuden cs->cs_rr0_pps = ZSRR0_DCD;
709 1.69 wrstuden } else
710 1.50 gwr cs->cs_rr0_dcd = ZSRR0_DCD;
711 1.52 mycroft if ((cflag & CRTSCTS) != 0) {
712 1.50 gwr cs->cs_wr5_dtr = ZSWR5_DTR;
713 1.50 gwr cs->cs_wr5_rts = ZSWR5_RTS;
714 1.53 mycroft cs->cs_rr0_cts = ZSRR0_CTS;
715 1.53 mycroft } else if ((cflag & CDTRCTS) != 0) {
716 1.53 mycroft cs->cs_wr5_dtr = 0;
717 1.53 mycroft cs->cs_wr5_rts = ZSWR5_DTR;
718 1.50 gwr cs->cs_rr0_cts = ZSRR0_CTS;
719 1.52 mycroft } else if ((cflag & MDMBUF) != 0) {
720 1.52 mycroft cs->cs_wr5_dtr = 0;
721 1.52 mycroft cs->cs_wr5_rts = ZSWR5_DTR;
722 1.52 mycroft cs->cs_rr0_cts = ZSRR0_DCD;
723 1.50 gwr } else {
724 1.50 gwr cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
725 1.50 gwr cs->cs_wr5_rts = 0;
726 1.50 gwr cs->cs_rr0_cts = 0;
727 1.50 gwr }
728 1.50 gwr splx(s);
729 1.28 pk
730 1.50 gwr /* Caller will stuff the pending registers. */
731 1.50 gwr return (0);
732 1.38 mrg }
733 1.28 pk
734 1.1 deraadt
735 1.1 deraadt /*
736 1.50 gwr * Read or write the chip with suitable delays.
737 1.1 deraadt */
738 1.50 gwr
739 1.50 gwr u_char
740 1.50 gwr zs_read_reg(cs, reg)
741 1.50 gwr struct zs_chanstate *cs;
742 1.50 gwr u_char reg;
743 1.1 deraadt {
744 1.50 gwr u_char val;
745 1.14 deraadt
746 1.50 gwr *cs->cs_reg_csr = reg;
747 1.50 gwr ZS_DELAY();
748 1.50 gwr val = *cs->cs_reg_csr;
749 1.50 gwr ZS_DELAY();
750 1.57 pk return (val);
751 1.1 deraadt }
752 1.1 deraadt
753 1.50 gwr void
754 1.50 gwr zs_write_reg(cs, reg, val)
755 1.50 gwr struct zs_chanstate *cs;
756 1.50 gwr u_char reg, val;
757 1.1 deraadt {
758 1.50 gwr *cs->cs_reg_csr = reg;
759 1.14 deraadt ZS_DELAY();
760 1.50 gwr *cs->cs_reg_csr = val;
761 1.14 deraadt ZS_DELAY();
762 1.50 gwr }
763 1.1 deraadt
764 1.56 mrg u_char
765 1.56 mrg zs_read_csr(cs)
766 1.50 gwr struct zs_chanstate *cs;
767 1.50 gwr {
768 1.76 pk u_char val;
769 1.1 deraadt
770 1.50 gwr val = *cs->cs_reg_csr;
771 1.14 deraadt ZS_DELAY();
772 1.57 pk return (val);
773 1.1 deraadt }
774 1.1 deraadt
775 1.76 pk void
776 1.76 pk zs_write_csr(cs, val)
777 1.50 gwr struct zs_chanstate *cs;
778 1.50 gwr u_char val;
779 1.50 gwr {
780 1.50 gwr *cs->cs_reg_csr = val;
781 1.14 deraadt ZS_DELAY();
782 1.1 deraadt }
783 1.1 deraadt
784 1.76 pk u_char
785 1.76 pk zs_read_data(cs)
786 1.50 gwr struct zs_chanstate *cs;
787 1.1 deraadt {
788 1.76 pk u_char val;
789 1.1 deraadt
790 1.50 gwr val = *cs->cs_reg_data;
791 1.29 pk ZS_DELAY();
792 1.57 pk return (val);
793 1.50 gwr }
794 1.50 gwr
795 1.50 gwr void zs_write_data(cs, val)
796 1.50 gwr struct zs_chanstate *cs;
797 1.50 gwr u_char val;
798 1.50 gwr {
799 1.50 gwr *cs->cs_reg_data = val;
800 1.14 deraadt ZS_DELAY();
801 1.1 deraadt }
802 1.1 deraadt
803 1.50 gwr /****************************************************************
804 1.50 gwr * Console support functions (Sun specific!)
805 1.50 gwr * Note: this code is allowed to know about the layout of
806 1.50 gwr * the chip registers, and uses that to keep things simple.
807 1.50 gwr * XXX - I think I like the mvme167 code better. -gwr
808 1.50 gwr ****************************************************************/
809 1.50 gwr
810 1.50 gwr /*
811 1.50 gwr * Handle user request to enter kernel debugger.
812 1.50 gwr */
813 1.34 christos void
814 1.50 gwr zs_abort(cs)
815 1.50 gwr struct zs_chanstate *cs;
816 1.1 deraadt {
817 1.76 pk struct zschan *zc = zs_conschan_get;
818 1.50 gwr int rr0;
819 1.50 gwr
820 1.50 gwr /* Wait for end of break to avoid PROM abort. */
821 1.50 gwr /* XXX - Limit the wait? */
822 1.50 gwr do {
823 1.50 gwr rr0 = zc->zc_csr;
824 1.50 gwr ZS_DELAY();
825 1.50 gwr } while (rr0 & ZSRR0_BREAK);
826 1.1 deraadt
827 1.49 pk #if defined(KGDB)
828 1.50 gwr zskgdb(cs);
829 1.49 pk #elif defined(DDB)
830 1.5 pk Debugger();
831 1.5 pk #else
832 1.44 christos printf("stopping on keyboard abort\n");
833 1.1 deraadt callrom();
834 1.5 pk #endif
835 1.1 deraadt }
836 1.1 deraadt
837 1.83 mrg int zs_getc __P((void *arg));
838 1.83 mrg void zs_putc __P((void *arg, int c));
839 1.76 pk
840 1.1 deraadt /*
841 1.50 gwr * Polled input char.
842 1.1 deraadt */
843 1.50 gwr int
844 1.50 gwr zs_getc(arg)
845 1.50 gwr void *arg;
846 1.1 deraadt {
847 1.76 pk struct zschan *zc = arg;
848 1.76 pk int s, c, rr0;
849 1.96 pk u_int omid;
850 1.1 deraadt
851 1.96 pk /* Temporarily direct interrupts at ourselves */
852 1.50 gwr s = splhigh();
853 1.96 pk omid = setitr(cpuinfo.mid);
854 1.96 pk
855 1.50 gwr /* Wait for a character to arrive. */
856 1.50 gwr do {
857 1.50 gwr rr0 = zc->zc_csr;
858 1.50 gwr ZS_DELAY();
859 1.50 gwr } while ((rr0 & ZSRR0_RX_READY) == 0);
860 1.1 deraadt
861 1.50 gwr c = zc->zc_data;
862 1.50 gwr ZS_DELAY();
863 1.96 pk setitr(omid);
864 1.50 gwr splx(s);
865 1.1 deraadt
866 1.50 gwr /*
867 1.50 gwr * This is used by the kd driver to read scan codes,
868 1.50 gwr * so don't translate '\r' ==> '\n' here...
869 1.50 gwr */
870 1.50 gwr return (c);
871 1.1 deraadt }
872 1.1 deraadt
873 1.1 deraadt /*
874 1.50 gwr * Polled output char.
875 1.1 deraadt */
876 1.50 gwr void
877 1.50 gwr zs_putc(arg, c)
878 1.16 deraadt void *arg;
879 1.50 gwr int c;
880 1.1 deraadt {
881 1.76 pk struct zschan *zc = arg;
882 1.76 pk int s, rr0;
883 1.96 pk u_int omid;
884 1.1 deraadt
885 1.96 pk /* Temporarily direct interrupts at ourselves */
886 1.50 gwr s = splhigh();
887 1.96 pk omid = setitr(cpuinfo.mid);
888 1.59 mycroft
889 1.50 gwr /* Wait for transmitter to become ready. */
890 1.50 gwr do {
891 1.50 gwr rr0 = zc->zc_csr;
892 1.50 gwr ZS_DELAY();
893 1.50 gwr } while ((rr0 & ZSRR0_TX_READY) == 0);
894 1.21 deraadt
895 1.60 chs /*
896 1.60 chs * Send the next character.
897 1.60 chs * Now you'd think that this could be followed by a ZS_DELAY()
898 1.60 chs * just like all the other chip accesses, but it turns out that
899 1.60 chs * the `transmit-ready' interrupt isn't de-asserted until
900 1.60 chs * some period of time after the register write completes
901 1.60 chs * (more than a couple instructions). So to avoid stray
902 1.97.2.1 skrll * interrupts we put in the 2us delay regardless of CPU model.
903 1.60 chs */
904 1.50 gwr zc->zc_data = c;
905 1.60 chs delay(2);
906 1.59 mycroft
907 1.96 pk setitr(omid);
908 1.50 gwr splx(s);
909 1.50 gwr }
910 1.21 deraadt
911 1.50 gwr /*****************************************************************/
912 1.1 deraadt /*
913 1.50 gwr * Polled console input putchar.
914 1.1 deraadt */
915 1.76 pk int
916 1.50 gwr zscngetc(dev)
917 1.50 gwr dev_t dev;
918 1.50 gwr {
919 1.76 pk return (zs_getc(zs_conschan_get));
920 1.1 deraadt }
921 1.1 deraadt
922 1.1 deraadt /*
923 1.50 gwr * Polled console output putchar.
924 1.1 deraadt */
925 1.76 pk void
926 1.50 gwr zscnputc(dev, c)
927 1.50 gwr dev_t dev;
928 1.50 gwr int c;
929 1.50 gwr {
930 1.76 pk zs_putc(zs_conschan_put, c);
931 1.50 gwr }
932 1.1 deraadt
933 1.50 gwr void
934 1.76 pk zscnpollc(dev, on)
935 1.50 gwr dev_t dev;
936 1.76 pk int on;
937 1.1 deraadt {
938 1.76 pk /* No action needed */
939 1.1 deraadt }
940 1.1 deraadt
941 1.67 pk int
942 1.76 pk zs_console_flags(promunit, node, channel)
943 1.76 pk int promunit;
944 1.76 pk int node;
945 1.76 pk int channel;
946 1.67 pk {
947 1.76 pk int cookie, flags = 0;
948 1.67 pk
949 1.76 pk switch (prom_version()) {
950 1.76 pk case PROM_OLDMON:
951 1.76 pk case PROM_OBP_V0:
952 1.76 pk /*
953 1.76 pk * Use `promunit' and `channel' to derive the PROM
954 1.76 pk * stdio handles that correspond to this device.
955 1.76 pk */
956 1.76 pk if (promunit == 0)
957 1.76 pk cookie = PROMDEV_TTYA + channel;
958 1.76 pk else if (promunit == 1 && channel == 0)
959 1.76 pk cookie = PROMDEV_KBD;
960 1.76 pk else
961 1.76 pk cookie = -1;
962 1.67 pk
963 1.76 pk if (cookie == prom_stdin())
964 1.76 pk flags |= ZS_HWFLAG_CONSOLE_INPUT;
965 1.67 pk
966 1.70 pk /*
967 1.76 pk * Prevent the keyboard from matching the output device
968 1.76 pk * (note that PROMDEV_KBD == PROMDEV_SCREEN == 0!).
969 1.70 pk */
970 1.76 pk if (cookie != PROMDEV_KBD && cookie == prom_stdout())
971 1.76 pk flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
972 1.67 pk
973 1.76 pk break;
974 1.65 pk
975 1.65 pk case PROM_OBP_V2:
976 1.65 pk case PROM_OBP_V3:
977 1.65 pk case PROM_OPENFIRM:
978 1.76 pk
979 1.50 gwr /*
980 1.76 pk * Match the nodes and device arguments prepared by
981 1.76 pk * consinit() against our device node and channel.
982 1.76 pk * (The device argument is the part of the OBP path
983 1.76 pk * following the colon, as in `/obio/zs@0,100000:a')
984 1.50 gwr */
985 1.66 pk
986 1.76 pk /* Default to channel 0 if there are no explicit prom args */
987 1.76 pk cookie = 0;
988 1.76 pk
989 1.76 pk if (node == prom_stdin_node) {
990 1.76 pk if (prom_stdin_args[0] != '\0')
991 1.76 pk /* Translate (a,b) -> (0,1) */
992 1.76 pk cookie = prom_stdin_args[0] - 'a';
993 1.76 pk
994 1.76 pk if (channel == cookie)
995 1.76 pk flags |= ZS_HWFLAG_CONSOLE_INPUT;
996 1.50 gwr }
997 1.67 pk
998 1.76 pk if (node == prom_stdout_node) {
999 1.76 pk if (prom_stdout_args[0] != '\0')
1000 1.76 pk /* Translate (a,b) -> (0,1) */
1001 1.76 pk cookie = prom_stdout_args[0] - 'a';
1002 1.76 pk
1003 1.76 pk if (channel == cookie)
1004 1.76 pk flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
1005 1.50 gwr }
1006 1.67 pk
1007 1.65 pk break;
1008 1.68 pk
1009 1.68 pk default:
1010 1.50 gwr break;
1011 1.50 gwr }
1012 1.1 deraadt
1013 1.76 pk return (flags);
1014 1.75 jdc }
1015 1.75 jdc
1016 1.75 jdc /*
1017 1.75 jdc * Power management hooks for zsopen() and zsclose().
1018 1.75 jdc * We use them to power on/off the ports, if necessary.
1019 1.75 jdc */
1020 1.75 jdc int
1021 1.75 jdc zs_enable(cs)
1022 1.75 jdc struct zs_chanstate *cs;
1023 1.75 jdc {
1024 1.75 jdc auxiotwoserialendis (ZS_ENABLE);
1025 1.75 jdc cs->enabled = 1;
1026 1.75 jdc return(0);
1027 1.75 jdc }
1028 1.75 jdc
1029 1.75 jdc void
1030 1.75 jdc zs_disable(cs)
1031 1.75 jdc struct zs_chanstate *cs;
1032 1.75 jdc {
1033 1.75 jdc auxiotwoserialendis (ZS_DISABLE);
1034 1.75 jdc cs->enabled = 0;
1035 1.1 deraadt }
1036