Home | History | Annotate | Line # | Download | only in dev
zs.c revision 1.97.2.4
      1  1.97.2.4     skrll /*	$NetBSD: zs.c,v 1.97.2.4 2005/11/10 13:58:55 skrll Exp $	*/
      2      1.18   deraadt 
      3      1.50       gwr /*-
      4      1.50       gwr  * Copyright (c) 1996 The NetBSD Foundation, Inc.
      5      1.50       gwr  * All rights reserved.
      6       1.1   deraadt  *
      7      1.50       gwr  * This code is derived from software contributed to The NetBSD Foundation
      8      1.50       gwr  * by Gordon W. Ross.
      9       1.1   deraadt  *
     10       1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     11       1.1   deraadt  * modification, are permitted provided that the following conditions
     12       1.1   deraadt  * are met:
     13       1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     14       1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     15       1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     17       1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     18       1.1   deraadt  * 3. All advertising materials mentioning features or use of this software
     19       1.1   deraadt  *    must display the following acknowledgement:
     20      1.50       gwr  *        This product includes software developed by the NetBSD
     21      1.50       gwr  *        Foundation, Inc. and its contributors.
     22      1.50       gwr  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.50       gwr  *    contributors may be used to endorse or promote products derived
     24      1.50       gwr  *    from this software without specific prior written permission.
     25      1.50       gwr  *
     26      1.50       gwr  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.50       gwr  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.50       gwr  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.50       gwr  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.50       gwr  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.50       gwr  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.50       gwr  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.50       gwr  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.50       gwr  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.50       gwr  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.50       gwr  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1   deraadt  */
     38       1.1   deraadt 
     39       1.1   deraadt /*
     40      1.50       gwr  * Zilog Z8530 Dual UART driver (machine-dependent part)
     41      1.50       gwr  *
     42      1.50       gwr  * Runs two serial lines per chip using slave drivers.
     43      1.50       gwr  * Plain tty/async lines use the zs_async slave.
     44      1.50       gwr  * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
     45       1.1   deraadt  */
     46      1.61  jonathan 
     47  1.97.2.1     skrll #include <sys/cdefs.h>
     48  1.97.2.4     skrll __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.97.2.4 2005/11/10 13:58:55 skrll Exp $");
     49  1.97.2.1     skrll 
     50      1.61  jonathan #include "opt_ddb.h"
     51      1.82        pk #include "opt_kgdb.h"
     52      1.86   thorpej #include "opt_sparc_arch.h"
     53      1.38       mrg 
     54       1.1   deraadt #include <sys/param.h>
     55      1.34  christos #include <sys/systm.h>
     56      1.50       gwr #include <sys/conf.h>
     57       1.1   deraadt #include <sys/device.h>
     58       1.1   deraadt #include <sys/file.h>
     59       1.1   deraadt #include <sys/ioctl.h>
     60      1.50       gwr #include <sys/kernel.h>
     61      1.50       gwr #include <sys/proc.h>
     62       1.1   deraadt #include <sys/tty.h>
     63       1.1   deraadt #include <sys/time.h>
     64       1.1   deraadt #include <sys/syslog.h>
     65       1.1   deraadt 
     66      1.64        pk #include <machine/bsd_openprom.h>
     67       1.1   deraadt #include <machine/autoconf.h>
     68      1.80        pk #include <machine/intr.h>
     69      1.50       gwr #include <machine/eeprom.h>
     70      1.50       gwr #include <machine/psl.h>
     71      1.50       gwr #include <machine/z8530var.h>
     72      1.50       gwr 
     73      1.50       gwr #include <dev/cons.h>
     74      1.50       gwr #include <dev/ic/z8530reg.h>
     75       1.1   deraadt 
     76       1.1   deraadt #include <sparc/sparc/vaddrs.h>
     77       1.1   deraadt #include <sparc/sparc/auxreg.h>
     78      1.75       jdc #include <sparc/sparc/auxiotwo.h>
     79      1.50       gwr #include <sparc/dev/cons.h>
     80  1.97.2.4     skrll #include <dev/sun/kbd_ms_ttyvar.h>
     81  1.97.2.4     skrll 
     82  1.97.2.4     skrll #include "kbd.h"
     83  1.97.2.4     skrll #include "ms.h"
     84      1.50       gwr 
     85      1.50       gwr /*
     86      1.50       gwr  * Some warts needed by z8530tty.c -
     87      1.50       gwr  * The default parity REALLY needs to be the same as the PROM uses,
     88      1.50       gwr  * or you can not see messages done with printf during boot-up...
     89      1.50       gwr  */
     90      1.50       gwr int zs_def_cflag = (CREAD | CS8 | HUPCL);
     91       1.1   deraadt 
     92      1.50       gwr /*
     93      1.50       gwr  * The Sun provides a 4.9152 MHz clock to the ZS chips.
     94      1.50       gwr  */
     95      1.50       gwr #define PCLK	(9600 * 512)	/* PCLK pin input clock rate */
     96       1.1   deraadt 
     97      1.50       gwr #define	ZS_DELAY()		(CPU_ISSUN4C ? (0) : delay(2))
     98       1.1   deraadt 
     99      1.50       gwr /* The layout of this is hardware-dependent (padding, order). */
    100      1.50       gwr struct zschan {
    101      1.50       gwr 	volatile u_char	zc_csr;		/* ctrl,status, and indirect access */
    102      1.50       gwr 	u_char		zc_xxx0;
    103      1.50       gwr 	volatile u_char	zc_data;	/* data */
    104      1.50       gwr 	u_char		zc_xxx1;
    105      1.35   thorpej };
    106      1.50       gwr struct zsdevice {
    107      1.50       gwr 	/* Yes, they are backwards. */
    108      1.50       gwr 	struct	zschan zs_chan_b;
    109      1.50       gwr 	struct	zschan zs_chan_a;
    110      1.35   thorpej };
    111       1.1   deraadt 
    112      1.72        pk /* ZS channel used as the console device (if any) */
    113      1.76        pk void *zs_conschan_get, *zs_conschan_put;
    114       1.1   deraadt 
    115      1.50       gwr static u_char zs_init_reg[16] = {
    116      1.50       gwr 	0,	/* 0: CMD (reset, etc.) */
    117      1.50       gwr 	0,	/* 1: No interrupts yet. */
    118      1.50       gwr 	0,	/* 2: IVECT */
    119      1.50       gwr 	ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
    120      1.50       gwr 	ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
    121      1.50       gwr 	ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
    122      1.50       gwr 	0,	/* 6: TXSYNC/SYNCLO */
    123      1.50       gwr 	0,	/* 7: RXSYNC/SYNCHI */
    124      1.50       gwr 	0,	/* 8: alias for data port */
    125      1.50       gwr 	ZSWR9_MASTER_IE | ZSWR9_NO_VECTOR,
    126      1.50       gwr 	0,	/*10: Misc. TX/RX control bits */
    127      1.50       gwr 	ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
    128      1.63   mycroft 	((PCLK/32)/9600)-2,	/*12: BAUDLO (default=9600) */
    129      1.63   mycroft 	0,			/*13: BAUDHI (default=9600) */
    130      1.50       gwr 	ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
    131      1.62   mycroft 	ZSWR15_BREAK_IE,
    132      1.50       gwr };
    133       1.1   deraadt 
    134      1.76        pk /* Console ops */
    135      1.76        pk static int  zscngetc __P((dev_t));
    136      1.76        pk static void zscnputc __P((dev_t, int));
    137      1.76        pk static void zscnpollc __P((dev_t, int));
    138      1.76        pk 
    139      1.76        pk struct consdev zs_consdev = {
    140      1.76        pk 	NULL,
    141      1.76        pk 	NULL,
    142      1.76        pk 	zscngetc,
    143      1.76        pk 	zscnputc,
    144      1.76        pk 	zscnpollc,
    145      1.76        pk 	NULL,
    146      1.76        pk };
    147      1.76        pk 
    148      1.34  christos 
    149      1.50       gwr /****************************************************************
    150      1.50       gwr  * Autoconfig
    151      1.50       gwr  ****************************************************************/
    152       1.1   deraadt 
    153      1.50       gwr /* Definition of the driver for autoconfig. */
    154      1.57        pk static int  zs_match_mainbus __P((struct device *, struct cfdata *, void *));
    155      1.57        pk static int  zs_match_obio __P((struct device *, struct cfdata *, void *));
    156      1.57        pk static void zs_attach_mainbus __P((struct device *, struct device *, void *));
    157      1.57        pk static void zs_attach_obio __P((struct device *, struct device *, void *));
    158      1.57        pk 
    159      1.86   thorpej #if defined(SUN4D)
    160      1.86   thorpej #include <sparc/dev/bootbusvar.h>
    161      1.86   thorpej 
    162      1.86   thorpej static int  zs_match_bootbus __P((struct device *, struct cfdata *, void *));
    163      1.86   thorpej static void zs_attach_bootbus __P((struct device *, struct device *, void *));
    164      1.86   thorpej 
    165      1.90   thorpej CFATTACH_DECL(zs_bootbus, sizeof(struct zsc_softc),
    166      1.91   thorpej     zs_match_bootbus, zs_attach_bootbus, NULL, NULL);
    167      1.86   thorpej #endif /* SUN4D */
    168      1.76        pk 
    169      1.72        pk static void zs_attach __P((struct zsc_softc *, struct zsdevice *, int));
    170      1.50       gwr static int  zs_print __P((void *, const char *name));
    171       1.1   deraadt 
    172      1.90   thorpej CFATTACH_DECL(zs_mainbus, sizeof(struct zsc_softc),
    173      1.91   thorpej     zs_match_mainbus, zs_attach_mainbus, NULL, NULL);
    174      1.57        pk 
    175      1.90   thorpej CFATTACH_DECL(zs_obio, sizeof(struct zsc_softc),
    176      1.91   thorpej     zs_match_obio, zs_attach_obio, NULL, NULL);
    177       1.1   deraadt 
    178      1.55   thorpej extern struct cfdriver zs_cd;
    179      1.34  christos 
    180      1.93        pk /* softintr(9) cookie, shared by all instances of this driver */
    181      1.93        pk static void *zs_sicookie;
    182      1.93        pk 
    183      1.50       gwr /* Interrupt handlers. */
    184      1.50       gwr static int zshard __P((void *));
    185      1.93        pk static void zssoft __P((void *));
    186      1.12   deraadt 
    187      1.50       gwr static int zs_get_speed __P((struct zs_chanstate *));
    188      1.12   deraadt 
    189      1.76        pk /* Console device support */
    190      1.76        pk static int zs_console_flags __P((int, int, int));
    191      1.76        pk 
    192      1.75       jdc /* Power management hooks */
    193      1.75       jdc int  zs_enable __P((struct zs_chanstate *));
    194      1.75       jdc void zs_disable __P((struct zs_chanstate *));
    195      1.75       jdc 
    196      1.12   deraadt 
    197  1.97.2.4     skrll /* XXX from dev/ic/z8530tty.c */
    198  1.97.2.4     skrll extern struct tty *zstty_get_tty_from_dev(struct device *);
    199  1.97.2.4     skrll 
    200       1.1   deraadt /*
    201      1.50       gwr  * Is the zs chip present?
    202       1.1   deraadt  */
    203       1.1   deraadt static int
    204      1.57        pk zs_match_mainbus(parent, cf, aux)
    205      1.16   deraadt 	struct device *parent;
    206      1.45        pk 	struct cfdata *cf;
    207      1.45        pk 	void *aux;
    208       1.1   deraadt {
    209      1.57        pk 	struct mainbus_attach_args *ma = aux;
    210       1.1   deraadt 
    211      1.88   thorpej 	if (strcmp(cf->cf_name, ma->ma_name) != 0)
    212      1.14   deraadt 		return (0);
    213      1.57        pk 
    214      1.73        pk 	return (1);
    215       1.1   deraadt }
    216       1.1   deraadt 
    217      1.57        pk static int
    218      1.57        pk zs_match_obio(parent, cf, aux)
    219      1.57        pk 	struct device *parent;
    220      1.57        pk 	struct cfdata *cf;
    221      1.57        pk 	void *aux;
    222      1.57        pk {
    223      1.57        pk 	union obio_attach_args *uoba = aux;
    224      1.57        pk 	struct obio4_attach_args *oba;
    225      1.57        pk 
    226      1.57        pk 	if (uoba->uoba_isobio4 == 0) {
    227      1.57        pk 		struct sbus_attach_args *sa = &uoba->uoba_sbus;
    228      1.57        pk 
    229      1.88   thorpej 		if (strcmp(cf->cf_name, sa->sa_name) != 0)
    230      1.57        pk 			return (0);
    231      1.57        pk 
    232      1.73        pk 		return (1);
    233      1.57        pk 	}
    234      1.57        pk 
    235      1.57        pk 	oba = &uoba->uoba_oba4;
    236      1.85        pk 	return (bus_space_probe(oba->oba_bustag, oba->oba_paddr,
    237      1.58        pk 			        1, 0, 0, NULL, NULL));
    238      1.57        pk }
    239      1.57        pk 
    240      1.86   thorpej #if defined(SUN4D)
    241      1.86   thorpej static int
    242      1.86   thorpej zs_match_bootbus(parent, cf, aux)
    243      1.86   thorpej 	struct device *parent;
    244      1.86   thorpej 	struct cfdata *cf;
    245      1.86   thorpej 	void *aux;
    246      1.86   thorpej {
    247      1.86   thorpej 	struct bootbus_attach_args *baa = aux;
    248      1.86   thorpej 
    249      1.88   thorpej 	return (strcmp(cf->cf_name, baa->ba_name) == 0);
    250      1.86   thorpej }
    251      1.86   thorpej #endif /* SUN4D */
    252      1.86   thorpej 
    253      1.57        pk static void
    254      1.57        pk zs_attach_mainbus(parent, self, aux)
    255      1.57        pk 	struct device *parent;
    256      1.57        pk 	struct device *self;
    257      1.57        pk 	void *aux;
    258      1.57        pk {
    259      1.57        pk 	struct zsc_softc *zsc = (void *) self;
    260      1.57        pk 	struct mainbus_attach_args *ma = aux;
    261      1.57        pk 
    262      1.57        pk 	zsc->zsc_bustag = ma->ma_bustag;
    263      1.57        pk 	zsc->zsc_dmatag = ma->ma_dmatag;
    264  1.97.2.1     skrll 	zsc->zsc_promunit = prom_getpropint(ma->ma_node, "slave", -2);
    265      1.76        pk 	zsc->zsc_node = ma->ma_node;
    266      1.57        pk 
    267      1.72        pk 	/*
    268      1.72        pk 	 * For machines with zs on mainbus (all sun4c models), we expect
    269      1.72        pk 	 * the device registers to be mapped by the PROM.
    270      1.72        pk 	 */
    271      1.72        pk 	zs_attach(zsc, ma->ma_promvaddr, ma->ma_pri);
    272      1.57        pk }
    273      1.57        pk 
    274      1.57        pk static void
    275      1.57        pk zs_attach_obio(parent, self, aux)
    276      1.57        pk 	struct device *parent;
    277      1.57        pk 	struct device *self;
    278      1.57        pk 	void *aux;
    279      1.57        pk {
    280      1.57        pk 	struct zsc_softc *zsc = (void *) self;
    281      1.57        pk 	union obio_attach_args *uoba = aux;
    282      1.57        pk 
    283      1.57        pk 	if (uoba->uoba_isobio4 == 0) {
    284      1.57        pk 		struct sbus_attach_args *sa = &uoba->uoba_sbus;
    285      1.72        pk 		void *va;
    286      1.75       jdc 		struct zs_chanstate *cs;
    287      1.75       jdc 		int channel;
    288      1.72        pk 
    289      1.72        pk 		if (sa->sa_nintr == 0) {
    290      1.72        pk 			printf(" no interrupt lines\n");
    291      1.72        pk 			return;
    292      1.72        pk 		}
    293      1.72        pk 
    294      1.72        pk 		/*
    295      1.72        pk 		 * Some sun4m models (Javastations) may not map the zs device.
    296      1.72        pk 		 */
    297      1.72        pk 		if (sa->sa_npromvaddrs > 0)
    298      1.72        pk 			va = (void *)sa->sa_promvaddr;
    299      1.72        pk 		else {
    300      1.72        pk 			bus_space_handle_t bh;
    301      1.72        pk 
    302      1.72        pk 			if (sbus_bus_map(sa->sa_bustag,
    303      1.85        pk 					 sa->sa_slot,
    304      1.85        pk 					 sa->sa_offset,
    305      1.85        pk 					 sa->sa_size,
    306      1.85        pk 					 BUS_SPACE_MAP_LINEAR, &bh) != 0) {
    307      1.72        pk 				printf(" cannot map zs registers\n");
    308      1.72        pk 				return;
    309      1.72        pk 			}
    310      1.72        pk 			va = (void *)bh;
    311      1.72        pk 		}
    312      1.72        pk 
    313      1.75       jdc 		/*
    314      1.75       jdc 		 * Check if power state can be set, e.g. Tadpole 3GX
    315      1.75       jdc 		 */
    316  1.97.2.1     skrll 		if (prom_getpropint(sa->sa_node, "pwr-on-auxio2", 0))
    317      1.75       jdc 		{
    318      1.75       jdc 			printf (" powered via auxio2");
    319      1.75       jdc 			for (channel = 0; channel < 2; channel++) {
    320      1.75       jdc 				cs = &zsc->zsc_cs_store[channel];
    321      1.75       jdc 				cs->enable = zs_enable;
    322      1.75       jdc 				cs->disable = zs_disable;
    323      1.75       jdc 			}
    324      1.75       jdc 		}
    325      1.75       jdc 
    326      1.57        pk 		zsc->zsc_bustag = sa->sa_bustag;
    327      1.57        pk 		zsc->zsc_dmatag = sa->sa_dmatag;
    328  1.97.2.1     skrll 		zsc->zsc_promunit = prom_getpropint(sa->sa_node, "slave", -2);
    329      1.76        pk 		zsc->zsc_node = sa->sa_node;
    330      1.72        pk 		zs_attach(zsc, va, sa->sa_pri);
    331      1.57        pk 	} else {
    332      1.57        pk 		struct obio4_attach_args *oba = &uoba->uoba_oba4;
    333      1.72        pk 		bus_space_handle_t bh;
    334      1.76        pk 		bus_addr_t paddr = oba->oba_paddr;
    335      1.72        pk 
    336      1.72        pk 		/*
    337      1.72        pk 		 * As for zs on mainbus, we require a PROM mapping.
    338      1.72        pk 		 */
    339      1.72        pk 		if (bus_space_map(oba->oba_bustag,
    340      1.76        pk 				  paddr,
    341      1.72        pk 				  sizeof(struct zsdevice),
    342      1.72        pk 				  BUS_SPACE_MAP_LINEAR | OBIO_BUS_MAP_USE_ROM,
    343      1.72        pk 				  &bh) != 0) {
    344      1.72        pk 			printf(" cannot map zs registers\n");
    345      1.72        pk 			return;
    346      1.72        pk 		}
    347      1.57        pk 		zsc->zsc_bustag = oba->oba_bustag;
    348      1.57        pk 		zsc->zsc_dmatag = oba->oba_dmatag;
    349      1.92       jdc 		/*
    350      1.92       jdc 		 * Find prom unit by physical address
    351      1.92       jdc 		 * We're just comparing the address (not the iospace) here
    352      1.92       jdc 		 */
    353      1.92       jdc 		paddr = BUS_ADDR_PADDR(paddr);
    354      1.81        pk 		if (cpuinfo.cpu_type == CPUTYP_4_100)
    355      1.81        pk 			/*
    356      1.81        pk 			 * On the sun4/100, the top-most 4 bits are zero
    357      1.81        pk 			 * on obio addresses; force them to 1's for the
    358      1.81        pk 			 * sake of the comparison here.
    359      1.81        pk 			 */
    360      1.81        pk 			paddr |= 0xf0000000;
    361      1.76        pk 		zsc->zsc_promunit =
    362      1.76        pk 			(paddr == 0xf1000000) ? 0 :
    363      1.76        pk 			(paddr == 0xf0000000) ? 1 :
    364      1.76        pk 			(paddr == 0xe0000000) ? 2 : -2;
    365      1.76        pk 
    366      1.72        pk 		zs_attach(zsc, (void *)bh, oba->oba_pri);
    367      1.57        pk 	}
    368      1.57        pk }
    369      1.86   thorpej 
    370      1.86   thorpej #if defined(SUN4D)
    371      1.86   thorpej static void
    372      1.86   thorpej zs_attach_bootbus(parent, self, aux)
    373      1.86   thorpej 	struct device *parent;
    374      1.86   thorpej 	struct device *self;
    375      1.86   thorpej 	void *aux;
    376      1.86   thorpej {
    377      1.86   thorpej 	struct zsc_softc *zsc = (void *) self;
    378      1.86   thorpej 	struct bootbus_attach_args *baa = aux;
    379      1.86   thorpej 	void *va;
    380      1.86   thorpej 
    381      1.86   thorpej 	if (baa->ba_nintr == 0) {
    382      1.86   thorpej 		printf(": no interrupt lines\n");
    383      1.86   thorpej 		return;
    384      1.86   thorpej 	}
    385      1.86   thorpej 
    386      1.86   thorpej 	if (baa->ba_npromvaddrs > 0)
    387      1.86   thorpej 		va = (void *) baa->ba_promvaddrs;
    388      1.86   thorpej 	else {
    389      1.86   thorpej 		bus_space_handle_t bh;
    390      1.86   thorpej 
    391      1.86   thorpej 		if (bus_space_map(baa->ba_bustag,
    392      1.86   thorpej 		    BUS_ADDR(baa->ba_slot, baa->ba_offset),
    393      1.86   thorpej 		    baa->ba_size, BUS_SPACE_MAP_LINEAR, &bh) != 0) {
    394      1.86   thorpej 			printf(": cannot map zs registers\n");
    395      1.86   thorpej 			return;
    396      1.86   thorpej 		}
    397      1.86   thorpej 		va = (void *) bh;
    398      1.86   thorpej 	}
    399      1.86   thorpej 
    400      1.86   thorpej 	zsc->zsc_bustag = baa->ba_bustag;
    401  1.97.2.1     skrll 	zsc->zsc_promunit = prom_getpropint(baa->ba_node, "slave", -2);
    402      1.86   thorpej 	zsc->zsc_node = baa->ba_node;
    403      1.86   thorpej 	zs_attach(zsc, va, baa->ba_intr[0].oi_pri);
    404      1.86   thorpej }
    405      1.86   thorpej #endif /* SUN4D */
    406      1.86   thorpej 
    407       1.1   deraadt /*
    408       1.1   deraadt  * Attach a found zs.
    409       1.1   deraadt  *
    410       1.1   deraadt  * USE ROM PROPERTIES port-a-ignore-cd AND port-b-ignore-cd FOR
    411       1.1   deraadt  * SOFT CARRIER, AND keyboard PROPERTY FOR KEYBOARD/MOUSE?
    412       1.1   deraadt  */
    413       1.1   deraadt static void
    414      1.72        pk zs_attach(zsc, zsd, pri)
    415      1.57        pk 	struct zsc_softc *zsc;
    416      1.72        pk 	struct zsdevice *zsd;
    417      1.57        pk 	int pri;
    418       1.1   deraadt {
    419      1.50       gwr 	struct zsc_attach_args zsc_args;
    420      1.50       gwr 	struct zs_chanstate *cs;
    421      1.76        pk 	int s, channel;
    422       1.1   deraadt 	static int didintr, prevpri;
    423       1.1   deraadt 
    424      1.72        pk 	if (zsd == NULL) {
    425      1.72        pk 		printf("configuration incomplete\n");
    426      1.72        pk 		return;
    427      1.72        pk 	}
    428      1.72        pk 
    429      1.93        pk 	if (!didintr) {
    430      1.93        pk 		zs_sicookie = softintr_establish(IPL_SOFTSERIAL, zssoft, NULL);
    431      1.93        pk 		if (zs_sicookie == NULL) {
    432      1.93        pk 			printf("\n%s: cannot establish soft int handler\n",
    433      1.93        pk 				zsc->zsc_dev.dv_xname);
    434      1.93        pk 			return;
    435      1.93        pk 		}
    436      1.93        pk 	}
    437      1.93        pk 	printf(" softpri %d\n", IPL_SOFTSERIAL);
    438      1.50       gwr 
    439      1.50       gwr 	/*
    440      1.50       gwr 	 * Initialize software state for each channel.
    441      1.50       gwr 	 */
    442      1.50       gwr 	for (channel = 0; channel < 2; channel++) {
    443      1.76        pk 		struct zschan *zc;
    444  1.97.2.4     skrll 		struct device *child;
    445      1.72        pk 
    446      1.50       gwr 		zsc_args.channel = channel;
    447      1.50       gwr 		cs = &zsc->zsc_cs_store[channel];
    448      1.50       gwr 		zsc->zsc_cs[channel] = cs;
    449      1.50       gwr 
    450      1.97        pk 		simple_lock_init(&cs->cs_lock);
    451      1.50       gwr 		cs->cs_channel = channel;
    452      1.50       gwr 		cs->cs_private = NULL;
    453      1.50       gwr 		cs->cs_ops = &zsops_null;
    454      1.50       gwr 		cs->cs_brg_clk = PCLK / 16;
    455      1.50       gwr 
    456      1.72        pk 		zc = (channel == 0) ? &zsd->zs_chan_a : &zsd->zs_chan_b;
    457      1.76        pk 
    458      1.76        pk 		zsc_args.hwflags = zs_console_flags(zsc->zsc_promunit,
    459      1.76        pk 						    zsc->zsc_node,
    460      1.76        pk 						    channel);
    461      1.76        pk 
    462      1.76        pk 		if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE) {
    463      1.76        pk 			zsc_args.hwflags |= ZS_HWFLAG_USE_CONSDEV;
    464      1.76        pk 			zsc_args.consdev = &zs_consdev;
    465      1.76        pk 		}
    466      1.76        pk 
    467      1.76        pk 		if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_INPUT) != 0) {
    468      1.76        pk 			zs_conschan_get = zc;
    469      1.76        pk 		}
    470      1.76        pk 		if ((zsc_args.hwflags & ZS_HWFLAG_CONSOLE_OUTPUT) != 0) {
    471      1.76        pk 			zs_conschan_put = zc;
    472      1.76        pk 		}
    473      1.76        pk 		/* Childs need to set cn_dev, etc */
    474      1.72        pk 
    475      1.50       gwr 		cs->cs_reg_csr  = &zc->zc_csr;
    476      1.50       gwr 		cs->cs_reg_data = &zc->zc_data;
    477      1.50       gwr 
    478      1.50       gwr 		bcopy(zs_init_reg, cs->cs_creg, 16);
    479      1.50       gwr 		bcopy(zs_init_reg, cs->cs_preg, 16);
    480      1.50       gwr 
    481      1.77        pk 		/* XXX: Consult PROM properties for this?! */
    482      1.77        pk 		cs->cs_defspeed = zs_get_speed(cs);
    483      1.50       gwr 		cs->cs_defcflag = zs_def_cflag;
    484      1.50       gwr 
    485      1.50       gwr 		/* Make these correspond to cs_defcflag (-crtscts) */
    486      1.50       gwr 		cs->cs_rr0_dcd = ZSRR0_DCD;
    487      1.50       gwr 		cs->cs_rr0_cts = 0;
    488      1.50       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    489      1.50       gwr 		cs->cs_wr5_rts = 0;
    490      1.50       gwr 
    491      1.50       gwr 		/*
    492      1.50       gwr 		 * Clear the master interrupt enable.
    493      1.50       gwr 		 * The INTENA is common to both channels,
    494      1.50       gwr 		 * so just do it on the A channel.
    495      1.50       gwr 		 */
    496      1.50       gwr 		if (channel == 0) {
    497      1.50       gwr 			zs_write_reg(cs, 9, 0);
    498      1.50       gwr 		}
    499      1.50       gwr 
    500      1.50       gwr 		/*
    501      1.50       gwr 		 * Look for a child driver for this channel.
    502      1.50       gwr 		 * The child attach will setup the hardware.
    503      1.50       gwr 		 */
    504  1.97.2.4     skrll 
    505  1.97.2.4     skrll 		child = config_found(&zsc->zsc_dev, &zsc_args, zs_print);
    506  1.97.2.4     skrll 		if (child == NULL) {
    507      1.50       gwr 			/* No sub-driver.  Just reset it. */
    508      1.50       gwr 			u_char reset = (channel == 0) ?
    509      1.50       gwr 				ZSWR9_A_RESET : ZSWR9_B_RESET;
    510      1.56       mrg 			s = splzs();
    511      1.50       gwr 			zs_write_reg(cs,  9, reset);
    512      1.50       gwr 			splx(s);
    513      1.50       gwr 		}
    514  1.97.2.4     skrll #if (NKBD > 0) || (NMS > 0)
    515  1.97.2.4     skrll 		/*
    516  1.97.2.4     skrll 		 * If this was a zstty it has a keyboard
    517  1.97.2.4     skrll 		 * property on it we need to attach the
    518  1.97.2.4     skrll 		 * sunkbd and sunms line disciplines.
    519  1.97.2.4     skrll 		 */
    520  1.97.2.4     skrll 		if ((child != NULL)
    521  1.97.2.4     skrll 		    && (strcmp(child->dv_cfdata->cf_name, "zstty") == 0)
    522  1.97.2.4     skrll 		    && (prom_getproplen(zsc->zsc_node, "keyboard") == 0))
    523  1.97.2.4     skrll 		{
    524  1.97.2.4     skrll 			struct kbd_ms_tty_attach_args kma;
    525  1.97.2.4     skrll 			struct tty *tp = zstty_get_tty_from_dev(child);
    526  1.97.2.4     skrll 			kma.kmta_tp = tp;
    527  1.97.2.4     skrll 			kma.kmta_dev = tp->t_dev;
    528  1.97.2.4     skrll 			kma.kmta_consdev = zsc_args.consdev;
    529  1.97.2.4     skrll 
    530  1.97.2.4     skrll 			/* Attach 'em if we got 'em. */
    531  1.97.2.4     skrll #if (NKBD > 0)
    532  1.97.2.4     skrll 			if (channel == 0) {
    533  1.97.2.4     skrll 				kma.kmta_name = "keyboard";
    534  1.97.2.4     skrll 				config_found(child, &kma, NULL);
    535  1.97.2.4     skrll 			}
    536  1.97.2.4     skrll #endif
    537  1.97.2.4     skrll #if (NMS > 0)
    538  1.97.2.4     skrll 			if (channel == 1) {
    539  1.97.2.4     skrll 				kma.kmta_name = "mouse";
    540  1.97.2.4     skrll 				config_found(child, &kma, NULL);
    541  1.97.2.4     skrll 			}
    542  1.97.2.4     skrll #endif
    543  1.97.2.4     skrll 		}
    544  1.97.2.4     skrll #endif
    545      1.50       gwr 	}
    546      1.50       gwr 
    547      1.50       gwr 	/*
    548      1.50       gwr 	 * Now safe to install interrupt handlers.  Note the arguments
    549      1.50       gwr 	 * to the interrupt handlers aren't used.  Note, we only do this
    550      1.50       gwr 	 * once since both SCCs interrupt at the same level and vector.
    551      1.50       gwr 	 */
    552       1.1   deraadt 	if (!didintr) {
    553       1.1   deraadt 		didintr = 1;
    554       1.1   deraadt 		prevpri = pri;
    555      1.94        pk 		bus_intr_establish(zsc->zsc_bustag, pri, IPL_SERIAL,
    556      1.80        pk 				   zshard, NULL);
    557       1.1   deraadt 	} else if (pri != prevpri)
    558       1.1   deraadt 		panic("broken zs interrupt scheme");
    559      1.57        pk 
    560      1.79       cgd 	evcnt_attach_dynamic(&zsc->zsc_intrcnt, EVCNT_TYPE_INTR, NULL,
    561      1.79       cgd 	    zsc->zsc_dev.dv_xname, "intr");
    562       1.1   deraadt 
    563       1.1   deraadt 	/*
    564      1.50       gwr 	 * Set the master interrupt enable and interrupt vector.
    565      1.50       gwr 	 * (common to both channels, do it on A)
    566       1.1   deraadt 	 */
    567      1.50       gwr 	cs = zsc->zsc_cs[0];
    568       1.1   deraadt 	s = splhigh();
    569      1.50       gwr 	/* interrupt vector */
    570      1.50       gwr 	zs_write_reg(cs, 2, zs_init_reg[2]);
    571      1.50       gwr 	/* master interrupt control (enable) */
    572      1.50       gwr 	zs_write_reg(cs, 9, zs_init_reg[9]);
    573      1.50       gwr 	splx(s);
    574      1.50       gwr 
    575      1.50       gwr #if 0
    576      1.47        pk 	/*
    577      1.50       gwr 	 * XXX: L1A hack - We would like to be able to break into
    578      1.50       gwr 	 * the debugger during the rest of autoconfiguration, so
    579      1.50       gwr 	 * lower interrupts just enough to let zs interrupts in.
    580      1.50       gwr 	 * This is done after both zs devices are attached.
    581      1.50       gwr 	 */
    582      1.76        pk 	if (zsc->zsc_promunit == 1) {
    583      1.50       gwr 		printf("zs1: enabling zs interrupts\n");
    584      1.50       gwr 		(void)splfd(); /* XXX: splzs - 1 */
    585      1.47        pk 	}
    586      1.50       gwr #endif
    587  1.97.2.4     skrll 
    588       1.1   deraadt }
    589       1.1   deraadt 
    590      1.50       gwr static int
    591      1.50       gwr zs_print(aux, name)
    592      1.50       gwr 	void *aux;
    593      1.50       gwr 	const char *name;
    594       1.1   deraadt {
    595      1.50       gwr 	struct zsc_attach_args *args = aux;
    596       1.1   deraadt 
    597      1.50       gwr 	if (name != NULL)
    598      1.95   thorpej 		aprint_normal("%s: ", name);
    599       1.1   deraadt 
    600      1.50       gwr 	if (args->channel != -1)
    601      1.95   thorpej 		aprint_normal(" channel %d", args->channel);
    602       1.1   deraadt 
    603      1.57        pk 	return (UNCONF);
    604       1.1   deraadt }
    605       1.1   deraadt 
    606      1.50       gwr static volatile int zssoftpending;
    607       1.1   deraadt 
    608       1.1   deraadt /*
    609      1.50       gwr  * Our ZS chips all share a common, autovectored interrupt,
    610      1.50       gwr  * so we have to look at all of them on each interrupt.
    611       1.1   deraadt  */
    612       1.1   deraadt static int
    613      1.50       gwr zshard(arg)
    614      1.50       gwr 	void *arg;
    615       1.1   deraadt {
    616      1.76        pk 	struct zsc_softc *zsc;
    617      1.76        pk 	int unit, rr3, rval, softreq;
    618       1.1   deraadt 
    619      1.50       gwr 	rval = softreq = 0;
    620      1.50       gwr 	for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
    621      1.76        pk 		struct zs_chanstate *cs;
    622      1.76        pk 
    623      1.50       gwr 		zsc = zs_cd.cd_devs[unit];
    624      1.50       gwr 		if (zsc == NULL)
    625      1.50       gwr 			continue;
    626      1.50       gwr 		rr3 = zsc_intr_hard(zsc);
    627      1.50       gwr 		/* Count up the interrupts. */
    628      1.50       gwr 		if (rr3) {
    629      1.50       gwr 			rval |= rr3;
    630      1.50       gwr 			zsc->zsc_intrcnt.ev_count++;
    631      1.50       gwr 		}
    632      1.76        pk 		if ((cs = zsc->zsc_cs[0]) != NULL)
    633      1.76        pk 			softreq |= cs->cs_softreq;
    634      1.76        pk 		if ((cs = zsc->zsc_cs[1]) != NULL)
    635      1.76        pk 			softreq |= cs->cs_softreq;
    636      1.50       gwr 	}
    637       1.1   deraadt 
    638      1.50       gwr 	/* We are at splzs here, so no need to lock. */
    639      1.50       gwr 	if (softreq && (zssoftpending == 0)) {
    640      1.93        pk 		zssoftpending = 1;
    641      1.93        pk 		softintr_schedule(zs_sicookie);
    642      1.50       gwr 	}
    643      1.50       gwr 	return (rval);
    644       1.1   deraadt }
    645       1.1   deraadt 
    646       1.1   deraadt /*
    647      1.50       gwr  * Similar scheme as for zshard (look at all of them)
    648       1.1   deraadt  */
    649      1.93        pk static void
    650      1.50       gwr zssoft(arg)
    651      1.50       gwr 	void *arg;
    652       1.1   deraadt {
    653      1.76        pk 	struct zsc_softc *zsc;
    654      1.76        pk 	int s, unit;
    655       1.1   deraadt 
    656      1.50       gwr 	/* This is not the only ISR on this IPL. */
    657      1.50       gwr 	if (zssoftpending == 0)
    658      1.93        pk 		return;
    659       1.1   deraadt 
    660      1.50       gwr 	/*
    661      1.50       gwr 	 * The soft intr. bit will be set by zshard only if
    662      1.50       gwr 	 * the variable zssoftpending is zero.  The order of
    663      1.50       gwr 	 * these next two statements prevents our clearing
    664      1.50       gwr 	 * the soft intr bit just after zshard has set it.
    665      1.50       gwr 	 */
    666      1.50       gwr 	/* ienab_bic(IE_ZSSOFT); */
    667      1.50       gwr 	zssoftpending = 0;
    668       1.1   deraadt 
    669      1.50       gwr 	/* Make sure we call the tty layer at spltty. */
    670       1.1   deraadt 	s = spltty();
    671      1.50       gwr 	for (unit = 0; unit < zs_cd.cd_ndevs; unit++) {
    672      1.50       gwr 		zsc = zs_cd.cd_devs[unit];
    673      1.50       gwr 		if (zsc == NULL)
    674      1.50       gwr 			continue;
    675      1.56       mrg 		(void)zsc_intr_soft(zsc);
    676       1.1   deraadt 	}
    677       1.1   deraadt 	splx(s);
    678       1.1   deraadt }
    679       1.1   deraadt 
    680      1.50       gwr 
    681       1.1   deraadt /*
    682      1.50       gwr  * Compute the current baud rate given a ZS channel.
    683       1.1   deraadt  */
    684      1.50       gwr static int
    685      1.50       gwr zs_get_speed(cs)
    686      1.50       gwr 	struct zs_chanstate *cs;
    687      1.50       gwr {
    688      1.50       gwr 	int tconst;
    689      1.50       gwr 
    690      1.50       gwr 	tconst = zs_read_reg(cs, 12);
    691      1.50       gwr 	tconst |= zs_read_reg(cs, 13) << 8;
    692      1.50       gwr 	return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
    693       1.1   deraadt }
    694       1.1   deraadt 
    695       1.1   deraadt /*
    696      1.50       gwr  * MD functions for setting the baud rate and control modes.
    697       1.1   deraadt  */
    698       1.1   deraadt int
    699      1.50       gwr zs_set_speed(cs, bps)
    700      1.50       gwr 	struct zs_chanstate *cs;
    701      1.50       gwr 	int bps;	/* bits per second */
    702       1.1   deraadt {
    703      1.50       gwr 	int tconst, real_bps;
    704      1.50       gwr 
    705      1.50       gwr 	if (bps == 0)
    706      1.50       gwr 		return (0);
    707       1.1   deraadt 
    708      1.50       gwr #ifdef	DIAGNOSTIC
    709      1.50       gwr 	if (cs->cs_brg_clk == 0)
    710      1.50       gwr 		panic("zs_set_speed");
    711      1.50       gwr #endif
    712      1.50       gwr 
    713      1.50       gwr 	tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
    714      1.50       gwr 	if (tconst < 0)
    715      1.50       gwr 		return (EINVAL);
    716      1.28        pk 
    717      1.50       gwr 	/* Convert back to make sure we can do it. */
    718      1.50       gwr 	real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
    719       1.1   deraadt 
    720      1.50       gwr 	/* XXX - Allow some tolerance here? */
    721      1.50       gwr 	if (real_bps != bps)
    722      1.50       gwr 		return (EINVAL);
    723      1.28        pk 
    724      1.50       gwr 	cs->cs_preg[12] = tconst;
    725      1.50       gwr 	cs->cs_preg[13] = tconst >> 8;
    726       1.1   deraadt 
    727      1.50       gwr 	/* Caller will stuff the pending registers. */
    728      1.50       gwr 	return (0);
    729      1.28        pk }
    730      1.28        pk 
    731      1.50       gwr int
    732      1.50       gwr zs_set_modes(cs, cflag)
    733      1.50       gwr 	struct zs_chanstate *cs;
    734      1.50       gwr 	int cflag;	/* bits per second */
    735      1.28        pk {
    736      1.50       gwr 	int s;
    737      1.28        pk 
    738      1.50       gwr 	/*
    739      1.50       gwr 	 * Output hardware flow control on the chip is horrendous:
    740      1.50       gwr 	 * if carrier detect drops, the receiver is disabled, and if
    741      1.50       gwr 	 * CTS drops, the transmitter is stoped IN MID CHARACTER!
    742      1.50       gwr 	 * Therefore, NEVER set the HFC bit, and instead use the
    743      1.50       gwr 	 * status interrupt to detect CTS changes.
    744      1.50       gwr 	 */
    745      1.50       gwr 	s = splzs();
    746      1.69  wrstuden 	cs->cs_rr0_pps = 0;
    747      1.69  wrstuden 	if ((cflag & (CLOCAL | MDMBUF)) != 0) {
    748      1.50       gwr 		cs->cs_rr0_dcd = 0;
    749      1.69  wrstuden 		if ((cflag & MDMBUF) == 0)
    750      1.69  wrstuden 			cs->cs_rr0_pps = ZSRR0_DCD;
    751      1.69  wrstuden 	} else
    752      1.50       gwr 		cs->cs_rr0_dcd = ZSRR0_DCD;
    753      1.52   mycroft 	if ((cflag & CRTSCTS) != 0) {
    754      1.50       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR;
    755      1.50       gwr 		cs->cs_wr5_rts = ZSWR5_RTS;
    756      1.53   mycroft 		cs->cs_rr0_cts = ZSRR0_CTS;
    757      1.53   mycroft 	} else if ((cflag & CDTRCTS) != 0) {
    758      1.53   mycroft 		cs->cs_wr5_dtr = 0;
    759      1.53   mycroft 		cs->cs_wr5_rts = ZSWR5_DTR;
    760      1.50       gwr 		cs->cs_rr0_cts = ZSRR0_CTS;
    761      1.52   mycroft 	} else if ((cflag & MDMBUF) != 0) {
    762      1.52   mycroft 		cs->cs_wr5_dtr = 0;
    763      1.52   mycroft 		cs->cs_wr5_rts = ZSWR5_DTR;
    764      1.52   mycroft 		cs->cs_rr0_cts = ZSRR0_DCD;
    765      1.50       gwr 	} else {
    766      1.50       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    767      1.50       gwr 		cs->cs_wr5_rts = 0;
    768      1.50       gwr 		cs->cs_rr0_cts = 0;
    769      1.50       gwr 	}
    770      1.50       gwr 	splx(s);
    771      1.28        pk 
    772      1.50       gwr 	/* Caller will stuff the pending registers. */
    773      1.50       gwr 	return (0);
    774      1.38       mrg }
    775      1.28        pk 
    776       1.1   deraadt 
    777       1.1   deraadt /*
    778      1.50       gwr  * Read or write the chip with suitable delays.
    779       1.1   deraadt  */
    780      1.50       gwr 
    781      1.50       gwr u_char
    782      1.50       gwr zs_read_reg(cs, reg)
    783      1.50       gwr 	struct zs_chanstate *cs;
    784      1.50       gwr 	u_char reg;
    785       1.1   deraadt {
    786      1.50       gwr 	u_char val;
    787      1.14   deraadt 
    788      1.50       gwr 	*cs->cs_reg_csr = reg;
    789      1.50       gwr 	ZS_DELAY();
    790      1.50       gwr 	val = *cs->cs_reg_csr;
    791      1.50       gwr 	ZS_DELAY();
    792      1.57        pk 	return (val);
    793       1.1   deraadt }
    794       1.1   deraadt 
    795      1.50       gwr void
    796      1.50       gwr zs_write_reg(cs, reg, val)
    797      1.50       gwr 	struct zs_chanstate *cs;
    798      1.50       gwr 	u_char reg, val;
    799       1.1   deraadt {
    800      1.50       gwr 	*cs->cs_reg_csr = reg;
    801      1.14   deraadt 	ZS_DELAY();
    802      1.50       gwr 	*cs->cs_reg_csr = val;
    803      1.14   deraadt 	ZS_DELAY();
    804      1.50       gwr }
    805       1.1   deraadt 
    806      1.56       mrg u_char
    807      1.56       mrg zs_read_csr(cs)
    808      1.50       gwr 	struct zs_chanstate *cs;
    809      1.50       gwr {
    810      1.76        pk 	u_char val;
    811       1.1   deraadt 
    812      1.50       gwr 	val = *cs->cs_reg_csr;
    813      1.14   deraadt 	ZS_DELAY();
    814      1.57        pk 	return (val);
    815       1.1   deraadt }
    816       1.1   deraadt 
    817      1.76        pk void
    818      1.76        pk zs_write_csr(cs, val)
    819      1.50       gwr 	struct zs_chanstate *cs;
    820      1.50       gwr 	u_char val;
    821      1.50       gwr {
    822      1.50       gwr 	*cs->cs_reg_csr = val;
    823      1.14   deraadt 	ZS_DELAY();
    824       1.1   deraadt }
    825       1.1   deraadt 
    826      1.76        pk u_char
    827      1.76        pk zs_read_data(cs)
    828      1.50       gwr 	struct zs_chanstate *cs;
    829       1.1   deraadt {
    830      1.76        pk 	u_char val;
    831       1.1   deraadt 
    832      1.50       gwr 	val = *cs->cs_reg_data;
    833      1.29        pk 	ZS_DELAY();
    834      1.57        pk 	return (val);
    835      1.50       gwr }
    836      1.50       gwr 
    837      1.50       gwr void  zs_write_data(cs, val)
    838      1.50       gwr 	struct zs_chanstate *cs;
    839      1.50       gwr 	u_char val;
    840      1.50       gwr {
    841      1.50       gwr 	*cs->cs_reg_data = val;
    842      1.14   deraadt 	ZS_DELAY();
    843       1.1   deraadt }
    844       1.1   deraadt 
    845      1.50       gwr /****************************************************************
    846      1.50       gwr  * Console support functions (Sun specific!)
    847      1.50       gwr  * Note: this code is allowed to know about the layout of
    848      1.50       gwr  * the chip registers, and uses that to keep things simple.
    849      1.50       gwr  * XXX - I think I like the mvme167 code better. -gwr
    850      1.50       gwr  ****************************************************************/
    851      1.50       gwr 
    852      1.50       gwr /*
    853      1.50       gwr  * Handle user request to enter kernel debugger.
    854      1.50       gwr  */
    855      1.34  christos void
    856      1.50       gwr zs_abort(cs)
    857      1.50       gwr 	struct zs_chanstate *cs;
    858       1.1   deraadt {
    859      1.76        pk 	struct zschan *zc = zs_conschan_get;
    860      1.50       gwr 	int rr0;
    861      1.50       gwr 
    862      1.50       gwr 	/* Wait for end of break to avoid PROM abort. */
    863      1.50       gwr 	/* XXX - Limit the wait? */
    864      1.50       gwr 	do {
    865      1.50       gwr 		rr0 = zc->zc_csr;
    866      1.50       gwr 		ZS_DELAY();
    867      1.50       gwr 	} while (rr0 & ZSRR0_BREAK);
    868       1.1   deraadt 
    869      1.49        pk #if defined(KGDB)
    870      1.50       gwr 	zskgdb(cs);
    871      1.49        pk #elif defined(DDB)
    872       1.5        pk 	Debugger();
    873       1.5        pk #else
    874      1.44  christos 	printf("stopping on keyboard abort\n");
    875       1.1   deraadt 	callrom();
    876       1.5        pk #endif
    877       1.1   deraadt }
    878       1.1   deraadt 
    879      1.83       mrg int  zs_getc __P((void *arg));
    880      1.83       mrg void zs_putc __P((void *arg, int c));
    881      1.76        pk 
    882       1.1   deraadt /*
    883      1.50       gwr  * Polled input char.
    884       1.1   deraadt  */
    885      1.50       gwr int
    886      1.50       gwr zs_getc(arg)
    887      1.50       gwr 	void *arg;
    888       1.1   deraadt {
    889      1.76        pk 	struct zschan *zc = arg;
    890      1.76        pk 	int s, c, rr0;
    891      1.96        pk 	u_int omid;
    892       1.1   deraadt 
    893      1.96        pk 	/* Temporarily direct interrupts at ourselves */
    894      1.50       gwr 	s = splhigh();
    895      1.96        pk 	omid = setitr(cpuinfo.mid);
    896      1.96        pk 
    897      1.50       gwr 	/* Wait for a character to arrive. */
    898      1.50       gwr 	do {
    899      1.50       gwr 		rr0 = zc->zc_csr;
    900      1.50       gwr 		ZS_DELAY();
    901      1.50       gwr 	} while ((rr0 & ZSRR0_RX_READY) == 0);
    902       1.1   deraadt 
    903      1.50       gwr 	c = zc->zc_data;
    904      1.50       gwr 	ZS_DELAY();
    905      1.96        pk 	setitr(omid);
    906      1.50       gwr 	splx(s);
    907       1.1   deraadt 
    908      1.50       gwr 	/*
    909      1.50       gwr 	 * This is used by the kd driver to read scan codes,
    910      1.50       gwr 	 * so don't translate '\r' ==> '\n' here...
    911      1.50       gwr 	 */
    912      1.50       gwr 	return (c);
    913       1.1   deraadt }
    914       1.1   deraadt 
    915       1.1   deraadt /*
    916      1.50       gwr  * Polled output char.
    917       1.1   deraadt  */
    918      1.50       gwr void
    919      1.50       gwr zs_putc(arg, c)
    920      1.16   deraadt 	void *arg;
    921      1.50       gwr 	int c;
    922       1.1   deraadt {
    923      1.76        pk 	struct zschan *zc = arg;
    924      1.76        pk 	int s, rr0;
    925      1.96        pk 	u_int omid;
    926       1.1   deraadt 
    927      1.96        pk 	/* Temporarily direct interrupts at ourselves */
    928      1.50       gwr 	s = splhigh();
    929      1.96        pk 	omid = setitr(cpuinfo.mid);
    930      1.59   mycroft 
    931      1.50       gwr 	/* Wait for transmitter to become ready. */
    932      1.50       gwr 	do {
    933      1.50       gwr 		rr0 = zc->zc_csr;
    934      1.50       gwr 		ZS_DELAY();
    935      1.50       gwr 	} while ((rr0 & ZSRR0_TX_READY) == 0);
    936      1.21   deraadt 
    937      1.60       chs 	/*
    938      1.60       chs 	 * Send the next character.
    939      1.60       chs 	 * Now you'd think that this could be followed by a ZS_DELAY()
    940      1.60       chs 	 * just like all the other chip accesses, but it turns out that
    941      1.60       chs 	 * the `transmit-ready' interrupt isn't de-asserted until
    942      1.60       chs 	 * some period of time after the register write completes
    943      1.60       chs 	 * (more than a couple instructions).  So to avoid stray
    944  1.97.2.1     skrll 	 * interrupts we put in the 2us delay regardless of CPU model.
    945      1.60       chs 	 */
    946      1.50       gwr 	zc->zc_data = c;
    947      1.60       chs 	delay(2);
    948      1.59   mycroft 
    949      1.96        pk 	setitr(omid);
    950      1.50       gwr 	splx(s);
    951      1.50       gwr }
    952      1.21   deraadt 
    953      1.50       gwr /*****************************************************************/
    954       1.1   deraadt /*
    955      1.50       gwr  * Polled console input putchar.
    956       1.1   deraadt  */
    957      1.76        pk int
    958      1.50       gwr zscngetc(dev)
    959      1.50       gwr 	dev_t dev;
    960      1.50       gwr {
    961      1.76        pk 	return (zs_getc(zs_conschan_get));
    962       1.1   deraadt }
    963       1.1   deraadt 
    964       1.1   deraadt /*
    965      1.50       gwr  * Polled console output putchar.
    966       1.1   deraadt  */
    967      1.76        pk void
    968      1.50       gwr zscnputc(dev, c)
    969      1.50       gwr 	dev_t dev;
    970      1.50       gwr 	int c;
    971      1.50       gwr {
    972      1.76        pk 	zs_putc(zs_conschan_put, c);
    973      1.50       gwr }
    974       1.1   deraadt 
    975      1.50       gwr void
    976      1.76        pk zscnpollc(dev, on)
    977      1.50       gwr 	dev_t dev;
    978      1.76        pk 	int on;
    979       1.1   deraadt {
    980      1.76        pk 	/* No action needed */
    981       1.1   deraadt }
    982       1.1   deraadt 
    983      1.67        pk int
    984      1.76        pk zs_console_flags(promunit, node, channel)
    985      1.76        pk 	int promunit;
    986      1.76        pk 	int node;
    987      1.76        pk 	int channel;
    988      1.67        pk {
    989      1.76        pk 	int cookie, flags = 0;
    990      1.67        pk 
    991      1.76        pk 	switch (prom_version()) {
    992      1.76        pk 	case PROM_OLDMON:
    993      1.76        pk 	case PROM_OBP_V0:
    994      1.76        pk 		/*
    995      1.76        pk 		 * Use `promunit' and `channel' to derive the PROM
    996      1.76        pk 		 * stdio handles that correspond to this device.
    997      1.76        pk 		 */
    998      1.76        pk 		if (promunit == 0)
    999      1.76        pk 			cookie = PROMDEV_TTYA + channel;
   1000      1.76        pk 		else if (promunit == 1 && channel == 0)
   1001      1.76        pk 			cookie = PROMDEV_KBD;
   1002      1.76        pk 		else
   1003      1.76        pk 			cookie = -1;
   1004      1.67        pk 
   1005      1.76        pk 		if (cookie == prom_stdin())
   1006      1.76        pk 			flags |= ZS_HWFLAG_CONSOLE_INPUT;
   1007      1.67        pk 
   1008      1.70        pk 		/*
   1009      1.76        pk 		 * Prevent the keyboard from matching the output device
   1010      1.76        pk 		 * (note that PROMDEV_KBD == PROMDEV_SCREEN == 0!).
   1011      1.70        pk 		 */
   1012      1.76        pk 		if (cookie != PROMDEV_KBD && cookie == prom_stdout())
   1013      1.76        pk 			flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
   1014      1.67        pk 
   1015      1.76        pk 		break;
   1016      1.65        pk 
   1017      1.65        pk 	case PROM_OBP_V2:
   1018      1.65        pk 	case PROM_OBP_V3:
   1019      1.65        pk 	case PROM_OPENFIRM:
   1020      1.76        pk 
   1021      1.50       gwr 		/*
   1022      1.76        pk 		 * Match the nodes and device arguments prepared by
   1023      1.76        pk 		 * consinit() against our device node and channel.
   1024      1.76        pk 		 * (The device argument is the part of the OBP path
   1025      1.76        pk 		 * following the colon, as in `/obio/zs@0,100000:a')
   1026      1.50       gwr 		 */
   1027      1.66        pk 
   1028      1.76        pk 		/* Default to channel 0 if there are no explicit prom args */
   1029      1.76        pk 		cookie = 0;
   1030      1.76        pk 
   1031      1.76        pk 		if (node == prom_stdin_node) {
   1032      1.76        pk 			if (prom_stdin_args[0] != '\0')
   1033      1.76        pk 				/* Translate (a,b) -> (0,1) */
   1034      1.76        pk 				cookie = prom_stdin_args[0] - 'a';
   1035      1.76        pk 
   1036      1.76        pk 			if (channel == cookie)
   1037      1.76        pk 				flags |= ZS_HWFLAG_CONSOLE_INPUT;
   1038      1.50       gwr 		}
   1039      1.67        pk 
   1040      1.76        pk 		if (node == prom_stdout_node) {
   1041      1.76        pk 			if (prom_stdout_args[0] != '\0')
   1042      1.76        pk 				/* Translate (a,b) -> (0,1) */
   1043      1.76        pk 				cookie = prom_stdout_args[0] - 'a';
   1044      1.76        pk 
   1045      1.76        pk 			if (channel == cookie)
   1046      1.76        pk 				flags |= ZS_HWFLAG_CONSOLE_OUTPUT;
   1047      1.50       gwr 		}
   1048      1.67        pk 
   1049      1.65        pk 		break;
   1050      1.68        pk 
   1051      1.68        pk 	default:
   1052      1.50       gwr 		break;
   1053      1.50       gwr 	}
   1054       1.1   deraadt 
   1055      1.76        pk 	return (flags);
   1056      1.75       jdc }
   1057      1.75       jdc 
   1058      1.75       jdc /*
   1059      1.75       jdc  * Power management hooks for zsopen() and zsclose().
   1060      1.75       jdc  * We use them to power on/off the ports, if necessary.
   1061      1.75       jdc  */
   1062      1.75       jdc int
   1063      1.75       jdc zs_enable(cs)
   1064      1.75       jdc 	struct zs_chanstate *cs;
   1065      1.75       jdc {
   1066      1.75       jdc 	auxiotwoserialendis (ZS_ENABLE);
   1067      1.75       jdc 	cs->enabled = 1;
   1068      1.75       jdc 	return(0);
   1069      1.75       jdc }
   1070      1.75       jdc 
   1071      1.75       jdc void
   1072      1.75       jdc zs_disable(cs)
   1073      1.75       jdc 	struct zs_chanstate *cs;
   1074      1.75       jdc {
   1075      1.75       jdc 	auxiotwoserialendis (ZS_DISABLE);
   1076      1.75       jdc 	cs->enabled = 0;
   1077       1.1   deraadt }
   1078  1.97.2.4     skrll 
   1079  1.97.2.4     skrll 
   1080  1.97.2.4     skrll 
   1081  1.97.2.4     skrll 
   1082  1.97.2.4     skrll 
   1083  1.97.2.4     skrll 
   1084