Home | History | Annotate | Line # | Download | only in fpu
fpu.c revision 1.2
      1  1.2  deraadt /*	$NetBSD: fpu.c,v 1.2 1994/11/20 20:52:33 deraadt Exp $ */
      2  1.2  deraadt 
      3  1.1  deraadt /*
      4  1.1  deraadt  * Copyright (c) 1992, 1993
      5  1.1  deraadt  *	The Regents of the University of California.  All rights reserved.
      6  1.1  deraadt  *
      7  1.1  deraadt  * This software was developed by the Computer Systems Engineering group
      8  1.1  deraadt  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
      9  1.1  deraadt  * contributed to Berkeley.
     10  1.1  deraadt  *
     11  1.1  deraadt  * All advertising materials mentioning features or use of this software
     12  1.1  deraadt  * must display the following acknowledgement:
     13  1.1  deraadt  *	This product includes software developed by the University of
     14  1.1  deraadt  *	California, Lawrence Berkeley Laboratory.
     15  1.1  deraadt  *
     16  1.1  deraadt  * Redistribution and use in source and binary forms, with or without
     17  1.1  deraadt  * modification, are permitted provided that the following conditions
     18  1.1  deraadt  * are met:
     19  1.1  deraadt  * 1. Redistributions of source code must retain the above copyright
     20  1.1  deraadt  *    notice, this list of conditions and the following disclaimer.
     21  1.1  deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     22  1.1  deraadt  *    notice, this list of conditions and the following disclaimer in the
     23  1.1  deraadt  *    documentation and/or other materials provided with the distribution.
     24  1.1  deraadt  * 3. All advertising materials mentioning features or use of this software
     25  1.1  deraadt  *    must display the following acknowledgement:
     26  1.1  deraadt  *	This product includes software developed by the University of
     27  1.1  deraadt  *	California, Berkeley and its contributors.
     28  1.1  deraadt  * 4. Neither the name of the University nor the names of its contributors
     29  1.1  deraadt  *    may be used to endorse or promote products derived from this software
     30  1.1  deraadt  *    without specific prior written permission.
     31  1.1  deraadt  *
     32  1.1  deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     33  1.1  deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     34  1.1  deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     35  1.1  deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     36  1.1  deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     37  1.1  deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     38  1.1  deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     39  1.1  deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     40  1.1  deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     41  1.1  deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     42  1.1  deraadt  * SUCH DAMAGE.
     43  1.1  deraadt  *
     44  1.1  deraadt  *	@(#)fpu.c	8.1 (Berkeley) 6/11/93
     45  1.1  deraadt  */
     46  1.1  deraadt 
     47  1.1  deraadt #include <sys/param.h>
     48  1.1  deraadt #include <sys/proc.h>
     49  1.1  deraadt #include <sys/signal.h>
     50  1.1  deraadt #include <sys/systm.h>
     51  1.1  deraadt #include <sys/syslog.h>
     52  1.1  deraadt 
     53  1.1  deraadt #include <machine/instr.h>
     54  1.1  deraadt #include <machine/reg.h>
     55  1.1  deraadt 
     56  1.1  deraadt #include <sparc/fpu/fpu_emu.h>
     57  1.1  deraadt 
     58  1.1  deraadt /*
     59  1.1  deraadt  * fpu_execute returns the following error numbers (0 = no error):
     60  1.1  deraadt  */
     61  1.1  deraadt #define	FPE		1	/* take a floating point exception */
     62  1.1  deraadt #define	NOTFPU		2	/* not an FPU instruction */
     63  1.1  deraadt 
     64  1.1  deraadt /*
     65  1.1  deraadt  * Translate current exceptions into `first' exception.  The
     66  1.1  deraadt  * bits go the wrong way for ffs() (0x10 is most important, etc).
     67  1.1  deraadt  * There are only 5, so do it the obvious way.
     68  1.1  deraadt  */
     69  1.1  deraadt #define	X1(x) x
     70  1.1  deraadt #define	X2(x) x,x
     71  1.1  deraadt #define	X4(x) x,x,x,x
     72  1.1  deraadt #define	X8(x) X4(x),X4(x)
     73  1.1  deraadt #define	X16(x) X8(x),X8(x)
     74  1.1  deraadt 
     75  1.1  deraadt static char cx_to_trapx[] = {
     76  1.1  deraadt 	X1(FSR_NX),
     77  1.1  deraadt 	X2(FSR_DZ),
     78  1.1  deraadt 	X4(FSR_UF),
     79  1.1  deraadt 	X8(FSR_OF),
     80  1.1  deraadt 	X16(FSR_NV)
     81  1.1  deraadt };
     82  1.1  deraadt static u_char fpu_codes[] = {
     83  1.1  deraadt 	X1(FPE_FLTINEX_TRAP),
     84  1.1  deraadt 	X2(FPE_FLTDIV_TRAP),
     85  1.1  deraadt 	X4(FPE_FLTUND_TRAP),
     86  1.1  deraadt 	X8(FPE_FLTOVF_TRAP),
     87  1.1  deraadt 	X16(FPE_FLTOPERR_TRAP)
     88  1.1  deraadt };
     89  1.1  deraadt 
     90  1.1  deraadt /*
     91  1.1  deraadt  * The FPU gave us an exception.  Clean up the mess.  Note that the
     92  1.1  deraadt  * fp queue can only have FPops in it, never load/store FP registers
     93  1.1  deraadt  * nor FBfcc instructions.  Experiments with `crashme' prove that
     94  1.1  deraadt  * unknown FPops do enter the queue, however.
     95  1.1  deraadt  */
     96  1.1  deraadt fpu_cleanup(p, fs)
     97  1.1  deraadt 	register struct proc *p;
     98  1.1  deraadt 	register struct fpstate *fs;
     99  1.1  deraadt {
    100  1.1  deraadt 	register int i, fsr = fs->fs_fsr, error;
    101  1.1  deraadt 	union instr instr;
    102  1.1  deraadt 	struct fpemu fe;
    103  1.1  deraadt 
    104  1.1  deraadt 	switch ((fsr >> FSR_FTT_SHIFT) & FSR_FTT_MASK) {
    105  1.1  deraadt 
    106  1.1  deraadt 	case FSR_TT_NONE:
    107  1.1  deraadt 		panic("fpu_cleanup 1");	/* ??? */
    108  1.1  deraadt 		break;
    109  1.1  deraadt 
    110  1.1  deraadt 	case FSR_TT_IEEE:
    111  1.1  deraadt 		/* XXX missing trap address! */
    112  1.1  deraadt 		if ((i = fsr & FSR_CX) == 0)
    113  1.1  deraadt 			panic("fpu ieee trap, but no exception");
    114  1.1  deraadt 		trapsignal(p, SIGFPE, fpu_codes[i - 1]);
    115  1.1  deraadt 		break;		/* XXX should return, but queue remains */
    116  1.1  deraadt 
    117  1.1  deraadt 	case FSR_TT_UNFIN:
    118  1.1  deraadt 	case FSR_TT_UNIMP:
    119  1.1  deraadt 		if (fs->fs_qsize == 0)
    120  1.1  deraadt 			panic("fpu_cleanup 2");
    121  1.1  deraadt 		break;
    122  1.1  deraadt 
    123  1.1  deraadt 	case FSR_TT_SEQ:
    124  1.1  deraadt 		panic("fpu sequence error");
    125  1.1  deraadt 		/* NOTREACHED */
    126  1.1  deraadt 
    127  1.1  deraadt 	case FSR_TT_HWERR:
    128  1.1  deraadt 		log(LOG_ERR, "fpu hardware error (%s[%d])\n",
    129  1.1  deraadt 		    p->p_comm, p->p_pid);
    130  1.1  deraadt 		uprintf("%s[%d]: fpu hardware error\n", p->p_comm, p->p_pid);
    131  1.1  deraadt 		trapsignal(p, SIGFPE, -1);	/* ??? */
    132  1.1  deraadt 		goto out;
    133  1.1  deraadt 
    134  1.1  deraadt 	default:
    135  1.1  deraadt 		printf("fsr=%x\n", fsr);
    136  1.1  deraadt 		panic("fpu error");
    137  1.1  deraadt 	}
    138  1.1  deraadt 
    139  1.1  deraadt 	/* emulate the instructions left in the queue */
    140  1.1  deraadt 	fe.fe_fpstate = fs;
    141  1.1  deraadt 	for (i = 0; i < fs->fs_qsize; i++) {
    142  1.1  deraadt 		instr.i_int = fs->fs_queue[i].fq_instr;
    143  1.1  deraadt 		if (instr.i_any.i_op != IOP_reg ||
    144  1.1  deraadt 		    (instr.i_op3.i_op3 != IOP3_FPop1 &&
    145  1.1  deraadt 		     instr.i_op3.i_op3 != IOP3_FPop2))
    146  1.1  deraadt 			panic("bogus fpu queue");
    147  1.1  deraadt 		error = fpu_execute(&fe, instr);
    148  1.1  deraadt 		switch (error) {
    149  1.1  deraadt 
    150  1.1  deraadt 		case 0:
    151  1.1  deraadt 			continue;
    152  1.1  deraadt 
    153  1.1  deraadt 		case FPE:
    154  1.1  deraadt 			trapsignal(p, SIGFPE,
    155  1.1  deraadt 			    fpu_codes[(fs->fs_fsr & FSR_CX) - 1]);
    156  1.1  deraadt 			break;
    157  1.1  deraadt 
    158  1.1  deraadt 		case NOTFPU:
    159  1.1  deraadt 			trapsignal(p, SIGILL, 0);	/* ??? code?  */
    160  1.1  deraadt 			break;
    161  1.1  deraadt 
    162  1.1  deraadt 		default:
    163  1.1  deraadt 			panic("fpu_cleanup 3");
    164  1.1  deraadt 			/* NOTREACHED */
    165  1.1  deraadt 		}
    166  1.1  deraadt 		/* XXX should stop here, but queue remains */
    167  1.1  deraadt 	}
    168  1.1  deraadt out:
    169  1.1  deraadt 	fs->fs_qsize = 0;
    170  1.1  deraadt }
    171  1.1  deraadt 
    172  1.1  deraadt #ifdef notyet
    173  1.1  deraadt /*
    174  1.1  deraadt  * If we have no FPU at all (are there any machines like this out
    175  1.1  deraadt  * there!?) we have to emulate each instruction, and we need a pointer
    176  1.1  deraadt  * to the trapframe so that we can step over them and do FBfcc's.
    177  1.1  deraadt  * We know the `queue' is empty, though; we just want to emulate
    178  1.1  deraadt  * the instruction at tf->tf_pc.
    179  1.1  deraadt  */
    180  1.1  deraadt fpu_emulate(p, tf, fs)
    181  1.1  deraadt 	struct proc *p;
    182  1.1  deraadt 	register struct trapframe *tf;
    183  1.1  deraadt 	register struct fpstate *fs;
    184  1.1  deraadt {
    185  1.1  deraadt 
    186  1.1  deraadt 	do {
    187  1.1  deraadt 		fetch instr from pc
    188  1.1  deraadt 		decode
    189  1.1  deraadt 		if (integer instr) {
    190  1.1  deraadt 			/*
    191  1.1  deraadt 			 * We do this here, rather than earlier, to avoid
    192  1.1  deraadt 			 * losing even more badly than usual.
    193  1.1  deraadt 			 */
    194  1.1  deraadt 			if (p->p_addr->u_pcb.pcb_uw) {
    195  1.1  deraadt 				write_user_windows();
    196  1.1  deraadt 				if (rwindow_save(p))
    197  1.1  deraadt 					sigexit(p, SIGILL);
    198  1.1  deraadt 			}
    199  1.1  deraadt 			if (loadstore) {
    200  1.1  deraadt 				do_it;
    201  1.1  deraadt 				pc = npc, npc += 4
    202  1.1  deraadt 			} else if (fbfcc) {
    203  1.1  deraadt 				do_annul_stuff;
    204  1.1  deraadt 			} else
    205  1.1  deraadt 				return;
    206  1.1  deraadt 		} else if (fpu instr) {
    207  1.1  deraadt 			fe.fe_fsr = fs->fs_fsr &= ~FSR_CX;
    208  1.1  deraadt 			error = fpu_execute(&fe, fs, instr);
    209  1.1  deraadt 			switch (error) {
    210  1.1  deraadt 				etc;
    211  1.1  deraadt 			}
    212  1.1  deraadt 		} else
    213  1.1  deraadt 			return;
    214  1.1  deraadt 		if (want to reschedule)
    215  1.1  deraadt 			return;
    216  1.1  deraadt 	} while (error == 0);
    217  1.1  deraadt }
    218  1.1  deraadt #endif
    219  1.1  deraadt 
    220  1.1  deraadt /*
    221  1.1  deraadt  * Execute an FPU instruction (one that runs entirely in the FPU; not
    222  1.1  deraadt  * FBfcc or STF, for instance).  On return, fe->fe_fs->fs_fsr will be
    223  1.1  deraadt  * modified to reflect the setting the hardware would have left.
    224  1.1  deraadt  *
    225  1.1  deraadt  * Note that we do not catch all illegal opcodes, so you can, for instance,
    226  1.1  deraadt  * multiply two integers this way.
    227  1.1  deraadt  */
    228  1.1  deraadt int
    229  1.1  deraadt fpu_execute(fe, instr)
    230  1.1  deraadt 	register struct fpemu *fe;
    231  1.1  deraadt 	union instr instr;
    232  1.1  deraadt {
    233  1.1  deraadt 	register struct fpn *fp;
    234  1.1  deraadt 	register int opf, rs1, rs2, rd, type, mask, fsr, cx;
    235  1.1  deraadt 	register struct fpstate *fs;
    236  1.1  deraadt 	u_int space[4];
    237  1.1  deraadt 
    238  1.1  deraadt 	/*
    239  1.1  deraadt 	 * `Decode' and execute instruction.  Start with no exceptions.
    240  1.1  deraadt 	 * The type of any i_opf opcode is in the bottom two bits, so we
    241  1.1  deraadt 	 * squish them out here.
    242  1.1  deraadt 	 */
    243  1.1  deraadt 	opf = instr.i_opf.i_opf;
    244  1.1  deraadt 	type = opf & 3;
    245  1.1  deraadt 	mask = "\0\0\1\3"[type];
    246  1.1  deraadt 	rs1 = instr.i_opf.i_rs1 & ~mask;
    247  1.1  deraadt 	rs2 = instr.i_opf.i_rs2 & ~mask;
    248  1.1  deraadt 	rd = instr.i_opf.i_rd & ~mask;
    249  1.1  deraadt #ifdef notdef
    250  1.1  deraadt 	if ((rs1 | rs2 | rd) & mask)
    251  1.1  deraadt 		return (BADREG);
    252  1.1  deraadt #endif
    253  1.1  deraadt 	fs = fe->fe_fpstate;
    254  1.1  deraadt 	fe->fe_fsr = fs->fs_fsr & ~FSR_CX;
    255  1.1  deraadt 	fe->fe_cx = 0;
    256  1.1  deraadt 	switch (opf >>= 2) {
    257  1.1  deraadt 
    258  1.1  deraadt 	default:
    259  1.1  deraadt 		return (NOTFPU);
    260  1.1  deraadt 
    261  1.1  deraadt 	case FMOV >> 2:		/* these should all be pretty obvious */
    262  1.1  deraadt 		rs1 = fs->fs_regs[rs2];
    263  1.1  deraadt 		goto mov;
    264  1.1  deraadt 
    265  1.1  deraadt 	case FNEG >> 2:
    266  1.1  deraadt 		rs1 = fs->fs_regs[rs2] ^ (1 << 31);
    267  1.1  deraadt 		goto mov;
    268  1.1  deraadt 
    269  1.1  deraadt 	case FABS >> 2:
    270  1.1  deraadt 		rs1 = fs->fs_regs[rs2] & ~(1 << 31);
    271  1.1  deraadt 	mov:
    272  1.1  deraadt 		fs->fs_regs[rd] = rs1;
    273  1.1  deraadt 		fs->fs_fsr = fe->fe_fsr;
    274  1.1  deraadt 		return (0);	/* success */
    275  1.1  deraadt 
    276  1.1  deraadt 	case FSQRT >> 2:
    277  1.1  deraadt 		fpu_explode(fe, &fe->fe_f1, type, rs2);
    278  1.1  deraadt 		fp = fpu_sqrt(fe);
    279  1.1  deraadt 		break;
    280  1.1  deraadt 
    281  1.1  deraadt 	case FADD >> 2:
    282  1.1  deraadt 		fpu_explode(fe, &fe->fe_f1, type, rs1);
    283  1.1  deraadt 		fpu_explode(fe, &fe->fe_f2, type, rs2);
    284  1.1  deraadt 		fp = fpu_add(fe);
    285  1.1  deraadt 		break;
    286  1.1  deraadt 
    287  1.1  deraadt 	case FSUB >> 2:
    288  1.1  deraadt 		fpu_explode(fe, &fe->fe_f1, type, rs1);
    289  1.1  deraadt 		fpu_explode(fe, &fe->fe_f2, type, rs2);
    290  1.1  deraadt 		fp = fpu_sub(fe);
    291  1.1  deraadt 		break;
    292  1.1  deraadt 
    293  1.1  deraadt 	case FMUL >> 2:
    294  1.1  deraadt 		fpu_explode(fe, &fe->fe_f1, type, rs1);
    295  1.1  deraadt 		fpu_explode(fe, &fe->fe_f2, type, rs2);
    296  1.1  deraadt 		fp = fpu_mul(fe);
    297  1.1  deraadt 		break;
    298  1.1  deraadt 
    299  1.1  deraadt 	case FDIV >> 2:
    300  1.1  deraadt 		fpu_explode(fe, &fe->fe_f1, type, rs1);
    301  1.1  deraadt 		fpu_explode(fe, &fe->fe_f2, type, rs2);
    302  1.1  deraadt 		fp = fpu_div(fe);
    303  1.1  deraadt 		break;
    304  1.1  deraadt 
    305  1.1  deraadt 	case FCMP >> 2:
    306  1.1  deraadt 		fpu_explode(fe, &fe->fe_f1, type, rs1);
    307  1.1  deraadt 		fpu_explode(fe, &fe->fe_f2, type, rs2);
    308  1.1  deraadt 		fpu_compare(fe, 0);
    309  1.1  deraadt 		goto cmpdone;
    310  1.1  deraadt 
    311  1.1  deraadt 	case FCMPE >> 2:
    312  1.1  deraadt 		fpu_explode(fe, &fe->fe_f1, type, rs1);
    313  1.1  deraadt 		fpu_explode(fe, &fe->fe_f2, type, rs2);
    314  1.1  deraadt 		fpu_compare(fe, 1);
    315  1.1  deraadt 	cmpdone:
    316  1.1  deraadt 		/*
    317  1.1  deraadt 		 * The only possible exception here is NV; catch it
    318  1.1  deraadt 		 * early and get out, as there is no result register.
    319  1.1  deraadt 		 */
    320  1.1  deraadt 		cx = fe->fe_cx;
    321  1.1  deraadt 		fsr = fe->fe_fsr | (cx << FSR_CX_SHIFT);
    322  1.1  deraadt 		if (cx != 0) {
    323  1.1  deraadt 			if (fsr & (FSR_NV << FSR_TEM_SHIFT)) {
    324  1.1  deraadt 				fs->fs_fsr = (fsr & ~FSR_FTT) |
    325  1.1  deraadt 				    (FSR_TT_IEEE << FSR_FTT_SHIFT);
    326  1.1  deraadt 				return (FPE);
    327  1.1  deraadt 			}
    328  1.1  deraadt 			fsr |= FSR_NV << FSR_AX_SHIFT;
    329  1.1  deraadt 		}
    330  1.1  deraadt 		fs->fs_fsr = fsr;
    331  1.1  deraadt 		return (0);
    332  1.1  deraadt 
    333  1.1  deraadt 	case FSMULD >> 2:
    334  1.1  deraadt 	case FDMULX >> 2:
    335  1.1  deraadt 		if (type == FTYPE_EXT)
    336  1.1  deraadt 			return (NOTFPU);
    337  1.1  deraadt 		fpu_explode(fe, &fe->fe_f1, type, rs1);
    338  1.1  deraadt 		fpu_explode(fe, &fe->fe_f2, type, rs2);
    339  1.1  deraadt 		type++;	/* single to double, or double to quad */
    340  1.1  deraadt 		fp = fpu_mul(fe);
    341  1.1  deraadt 		break;
    342  1.1  deraadt 
    343  1.1  deraadt 	case FTOS >> 2:
    344  1.1  deraadt 	case FTOD >> 2:
    345  1.1  deraadt 	case FTOX >> 2:
    346  1.1  deraadt 	case FTOI >> 2:
    347  1.1  deraadt 		fpu_explode(fe, fp = &fe->fe_f1, type, rs2);
    348  1.1  deraadt 		type = opf & 3;	/* sneaky; depends on instruction encoding */
    349  1.1  deraadt 		break;
    350  1.1  deraadt 	}
    351  1.1  deraadt 
    352  1.1  deraadt 	/*
    353  1.1  deraadt 	 * ALU operation is complete.  Collapse the result and then check
    354  1.1  deraadt 	 * for exceptions.  If we got any, and they are enabled, do not
    355  1.1  deraadt 	 * alter the destination register, just stop with an exception.
    356  1.1  deraadt 	 * Otherwise set new current exceptions and accrue.
    357  1.1  deraadt 	 */
    358  1.1  deraadt 	fpu_implode(fe, fp, type, space);
    359  1.1  deraadt 	cx = fe->fe_cx;
    360  1.1  deraadt 	fsr = fe->fe_fsr;
    361  1.1  deraadt 	if (cx != 0) {
    362  1.1  deraadt 		mask = (fsr >> FSR_TEM_SHIFT) & FSR_TEM_MASK;
    363  1.1  deraadt 		if (cx & mask) {
    364  1.1  deraadt 			/* not accrued??? */
    365  1.1  deraadt 			fs->fs_fsr = (fsr & ~FSR_FTT) |
    366  1.1  deraadt 			    (FSR_TT_IEEE << FSR_FTT_SHIFT) |
    367  1.1  deraadt 			    (cx_to_trapx[(cx & mask) - 1] << FSR_CX_SHIFT);
    368  1.1  deraadt 			return (FPE);
    369  1.1  deraadt 		}
    370  1.1  deraadt 		fsr |= (cx << FSR_CX_SHIFT) | (cx << FSR_AX_SHIFT);
    371  1.1  deraadt 	}
    372  1.1  deraadt 	fs->fs_fsr = fsr;
    373  1.1  deraadt 	fs->fs_regs[rd] = space[0];
    374  1.1  deraadt 	if (type >= FTYPE_DBL) {
    375  1.1  deraadt 		fs->fs_regs[rd + 1] = space[1];
    376  1.1  deraadt 		if (type > FTYPE_DBL) {
    377  1.1  deraadt 			fs->fs_regs[rd + 2] = space[2];
    378  1.1  deraadt 			fs->fs_regs[rd + 3] = space[3];
    379  1.1  deraadt 		}
    380  1.1  deraadt 	}
    381  1.1  deraadt 	return (0);	/* success */
    382  1.1  deraadt }
    383