1 1.13 rin /* $NetBSD: fpu_explode.c,v 1.13 2022/08/28 22:09:26 rin Exp $ */ 2 1.2 deraadt 3 1.1 deraadt /* 4 1.1 deraadt * Copyright (c) 1992, 1993 5 1.1 deraadt * The Regents of the University of California. All rights reserved. 6 1.1 deraadt * 7 1.1 deraadt * This software was developed by the Computer Systems Engineering group 8 1.1 deraadt * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and 9 1.1 deraadt * contributed to Berkeley. 10 1.1 deraadt * 11 1.1 deraadt * All advertising materials mentioning features or use of this software 12 1.1 deraadt * must display the following acknowledgement: 13 1.1 deraadt * This product includes software developed by the University of 14 1.1 deraadt * California, Lawrence Berkeley Laboratory. 15 1.1 deraadt * 16 1.1 deraadt * Redistribution and use in source and binary forms, with or without 17 1.1 deraadt * modification, are permitted provided that the following conditions 18 1.1 deraadt * are met: 19 1.1 deraadt * 1. Redistributions of source code must retain the above copyright 20 1.1 deraadt * notice, this list of conditions and the following disclaimer. 21 1.1 deraadt * 2. Redistributions in binary form must reproduce the above copyright 22 1.1 deraadt * notice, this list of conditions and the following disclaimer in the 23 1.1 deraadt * documentation and/or other materials provided with the distribution. 24 1.11 agc * 3. Neither the name of the University nor the names of its contributors 25 1.1 deraadt * may be used to endorse or promote products derived from this software 26 1.1 deraadt * without specific prior written permission. 27 1.1 deraadt * 28 1.1 deraadt * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 29 1.1 deraadt * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 30 1.1 deraadt * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 31 1.1 deraadt * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 32 1.1 deraadt * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 33 1.1 deraadt * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 34 1.1 deraadt * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 35 1.1 deraadt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 36 1.1 deraadt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 37 1.1 deraadt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 38 1.1 deraadt * SUCH DAMAGE. 39 1.1 deraadt * 40 1.1 deraadt * @(#)fpu_explode.c 8.1 (Berkeley) 6/11/93 41 1.1 deraadt */ 42 1.1 deraadt 43 1.1 deraadt /* 44 1.1 deraadt * FPU subroutines: `explode' the machine's `packed binary' format numbers 45 1.1 deraadt * into our internal format. 46 1.1 deraadt */ 47 1.10 lukem 48 1.10 lukem #include <sys/cdefs.h> 49 1.13 rin __KERNEL_RCSID(0, "$NetBSD: fpu_explode.c,v 1.13 2022/08/28 22:09:26 rin Exp $"); 50 1.6 darrenr 51 1.6 darrenr #if defined(_KERNEL_OPT) 52 1.6 darrenr #include "opt_sparc_arch.h" 53 1.6 darrenr #endif 54 1.1 deraadt 55 1.1 deraadt #include <sys/types.h> 56 1.3 christos #include <sys/systm.h> 57 1.1 deraadt 58 1.1 deraadt #include <machine/ieee.h> 59 1.1 deraadt #include <machine/instr.h> 60 1.1 deraadt #include <machine/reg.h> 61 1.1 deraadt 62 1.1 deraadt #include <sparc/fpu/fpu_arith.h> 63 1.1 deraadt #include <sparc/fpu/fpu_emu.h> 64 1.3 christos #include <sparc/fpu/fpu_extern.h> 65 1.1 deraadt 66 1.1 deraadt /* 67 1.1 deraadt * N.B.: in all of the following, we assume the FP format is 68 1.1 deraadt * 69 1.1 deraadt * --------------------------- 70 1.1 deraadt * | s | exponent | fraction | 71 1.1 deraadt * --------------------------- 72 1.1 deraadt * 73 1.1 deraadt * (which represents -1**s * 1.fraction * 2**exponent), so that the 74 1.1 deraadt * sign bit is way at the top (bit 31), the exponent is next, and 75 1.1 deraadt * then the remaining bits mark the fraction. A zero exponent means 76 1.1 deraadt * zero or denormalized (0.fraction rather than 1.fraction), and the 77 1.1 deraadt * maximum possible exponent, 2bias+1, signals inf (fraction==0) or NaN. 78 1.1 deraadt * 79 1.1 deraadt * Since the sign bit is always the topmost bit---this holds even for 80 1.1 deraadt * integers---we set that outside all the *tof functions. Each function 81 1.1 deraadt * returns the class code for the new number (but note that we use 82 1.1 deraadt * FPC_QNAN for all NaNs; fpu_explode will fix this if appropriate). 83 1.1 deraadt */ 84 1.1 deraadt 85 1.1 deraadt /* 86 1.1 deraadt * int -> fpn. 87 1.1 deraadt */ 88 1.1 deraadt int 89 1.12 uwe fpu_itof(struct fpn *fp, u_int i) 90 1.1 deraadt { 91 1.1 deraadt 92 1.1 deraadt if (i == 0) 93 1.1 deraadt return (FPC_ZERO); 94 1.1 deraadt /* 95 1.1 deraadt * The value FP_1 represents 2^FP_LG, so set the exponent 96 1.1 deraadt * there and let normalization fix it up. Convert negative 97 1.1 deraadt * numbers to sign-and-magnitude. Note that this relies on 98 1.1 deraadt * fpu_norm()'s handling of `supernormals'; see fpu_subr.c. 99 1.1 deraadt */ 100 1.1 deraadt fp->fp_exp = FP_LG; 101 1.1 deraadt fp->fp_mant[0] = (int)i < 0 ? -i : i; 102 1.1 deraadt fp->fp_mant[1] = 0; 103 1.1 deraadt fp->fp_mant[2] = 0; 104 1.1 deraadt fp->fp_mant[3] = 0; 105 1.1 deraadt fpu_norm(fp); 106 1.1 deraadt return (FPC_NUM); 107 1.1 deraadt } 108 1.1 deraadt 109 1.4 mrg #ifdef SUN4U 110 1.4 mrg /* 111 1.4 mrg * 64-bit int -> fpn. 112 1.4 mrg */ 113 1.4 mrg int 114 1.12 uwe fpu_xtof(struct fpn *fp, uint64_t i) 115 1.4 mrg { 116 1.4 mrg 117 1.4 mrg if (i == 0) 118 1.4 mrg return (FPC_ZERO); 119 1.4 mrg /* 120 1.4 mrg * The value FP_1 represents 2^FP_LG, so set the exponent 121 1.4 mrg * there and let normalization fix it up. Convert negative 122 1.4 mrg * numbers to sign-and-magnitude. Note that this relies on 123 1.4 mrg * fpu_norm()'s handling of `supernormals'; see fpu_subr.c. 124 1.4 mrg */ 125 1.4 mrg fp->fp_exp = FP_LG2; 126 1.4 mrg *((int64_t*)fp->fp_mant) = (int64_t)i < 0 ? -i : i; 127 1.4 mrg fp->fp_mant[2] = 0; 128 1.4 mrg fp->fp_mant[3] = 0; 129 1.4 mrg fpu_norm(fp); 130 1.4 mrg return (FPC_NUM); 131 1.4 mrg } 132 1.4 mrg #endif /* SUN4U */ 133 1.4 mrg 134 1.5 eeh #define mask(nbits) ((1L << (nbits)) - 1) 135 1.1 deraadt 136 1.1 deraadt /* 137 1.1 deraadt * All external floating formats convert to internal in the same manner, 138 1.1 deraadt * as defined here. Note that only normals get an implied 1.0 inserted. 139 1.1 deraadt */ 140 1.1 deraadt #define FP_TOF(exp, expbias, allfrac, f0, f1, f2, f3) \ 141 1.1 deraadt if (exp == 0) { \ 142 1.1 deraadt if (allfrac == 0) \ 143 1.1 deraadt return (FPC_ZERO); \ 144 1.1 deraadt fp->fp_exp = 1 - expbias; \ 145 1.1 deraadt fp->fp_mant[0] = f0; \ 146 1.1 deraadt fp->fp_mant[1] = f1; \ 147 1.1 deraadt fp->fp_mant[2] = f2; \ 148 1.1 deraadt fp->fp_mant[3] = f3; \ 149 1.1 deraadt fpu_norm(fp); \ 150 1.1 deraadt return (FPC_NUM); \ 151 1.1 deraadt } \ 152 1.1 deraadt if (exp == (2 * expbias + 1)) { \ 153 1.1 deraadt if (allfrac == 0) \ 154 1.1 deraadt return (FPC_INF); \ 155 1.1 deraadt fp->fp_mant[0] = f0; \ 156 1.1 deraadt fp->fp_mant[1] = f1; \ 157 1.1 deraadt fp->fp_mant[2] = f2; \ 158 1.1 deraadt fp->fp_mant[3] = f3; \ 159 1.1 deraadt return (FPC_QNAN); \ 160 1.1 deraadt } \ 161 1.1 deraadt fp->fp_exp = exp - expbias; \ 162 1.1 deraadt fp->fp_mant[0] = FP_1 | f0; \ 163 1.1 deraadt fp->fp_mant[1] = f1; \ 164 1.1 deraadt fp->fp_mant[2] = f2; \ 165 1.1 deraadt fp->fp_mant[3] = f3; \ 166 1.1 deraadt return (FPC_NUM) 167 1.1 deraadt 168 1.1 deraadt /* 169 1.1 deraadt * 32-bit single precision -> fpn. 170 1.1 deraadt * We assume a single occupies at most (64-FP_LG) bits in the internal 171 1.1 deraadt * format: i.e., needs at most fp_mant[0] and fp_mant[1]. 172 1.1 deraadt */ 173 1.1 deraadt int 174 1.12 uwe fpu_stof(struct fpn *fp, u_int i) 175 1.1 deraadt { 176 1.13 rin int exp; 177 1.13 rin u_int frac, f0, f1; 178 1.1 deraadt #define SNG_SHIFT (SNG_FRACBITS - FP_LG) 179 1.1 deraadt 180 1.1 deraadt exp = (i >> (32 - 1 - SNG_EXPBITS)) & mask(SNG_EXPBITS); 181 1.1 deraadt frac = i & mask(SNG_FRACBITS); 182 1.1 deraadt f0 = frac >> SNG_SHIFT; 183 1.1 deraadt f1 = frac << (32 - SNG_SHIFT); 184 1.1 deraadt FP_TOF(exp, SNG_EXP_BIAS, frac, f0, f1, 0, 0); 185 1.1 deraadt } 186 1.1 deraadt 187 1.1 deraadt /* 188 1.1 deraadt * 64-bit double -> fpn. 189 1.1 deraadt * We assume this uses at most (96-FP_LG) bits. 190 1.1 deraadt */ 191 1.1 deraadt int 192 1.12 uwe fpu_dtof(struct fpn *fp, u_int i, u_int j) 193 1.1 deraadt { 194 1.13 rin int exp; 195 1.13 rin u_int frac, f0, f1, f2; 196 1.1 deraadt #define DBL_SHIFT (DBL_FRACBITS - 32 - FP_LG) 197 1.1 deraadt 198 1.1 deraadt exp = (i >> (32 - 1 - DBL_EXPBITS)) & mask(DBL_EXPBITS); 199 1.1 deraadt frac = i & mask(DBL_FRACBITS - 32); 200 1.1 deraadt f0 = frac >> DBL_SHIFT; 201 1.1 deraadt f1 = (frac << (32 - DBL_SHIFT)) | (j >> DBL_SHIFT); 202 1.1 deraadt f2 = j << (32 - DBL_SHIFT); 203 1.1 deraadt frac |= j; 204 1.1 deraadt FP_TOF(exp, DBL_EXP_BIAS, frac, f0, f1, f2, 0); 205 1.1 deraadt } 206 1.1 deraadt 207 1.1 deraadt /* 208 1.1 deraadt * 128-bit extended -> fpn. 209 1.1 deraadt */ 210 1.1 deraadt int 211 1.13 rin fpu_qtof(struct fpn *fp, u_int i, u_int j, u_int k, u_int l) 212 1.1 deraadt { 213 1.13 rin int exp; 214 1.13 rin u_int frac, f0, f1, f2, f3; 215 1.1 deraadt #define EXT_SHIFT (-(EXT_FRACBITS - 3 * 32 - FP_LG)) /* left shift! */ 216 1.1 deraadt 217 1.1 deraadt /* 218 1.1 deraadt * Note that ext and fpn `line up', hence no shifting needed. 219 1.1 deraadt */ 220 1.1 deraadt exp = (i >> (32 - 1 - EXT_EXPBITS)) & mask(EXT_EXPBITS); 221 1.1 deraadt frac = i & mask(EXT_FRACBITS - 3 * 32); 222 1.1 deraadt f0 = (frac << EXT_SHIFT) | (j >> (32 - EXT_SHIFT)); 223 1.1 deraadt f1 = (j << EXT_SHIFT) | (k >> (32 - EXT_SHIFT)); 224 1.1 deraadt f2 = (k << EXT_SHIFT) | (l >> (32 - EXT_SHIFT)); 225 1.1 deraadt f3 = l << EXT_SHIFT; 226 1.1 deraadt frac |= j | k | l; 227 1.1 deraadt FP_TOF(exp, EXT_EXP_BIAS, frac, f0, f1, f2, f3); 228 1.1 deraadt } 229 1.1 deraadt 230 1.1 deraadt /* 231 1.1 deraadt * Explode the contents of a register / regpair / regquad. 232 1.1 deraadt * If the input is a signalling NaN, an NV (invalid) exception 233 1.1 deraadt * will be set. (Note that nothing but NV can occur until ALU 234 1.1 deraadt * operations are performed.) 235 1.1 deraadt */ 236 1.1 deraadt void 237 1.12 uwe fpu_explode(struct fpemu *fe, struct fpn *fp, int type, int reg) 238 1.1 deraadt { 239 1.13 rin u_int s, *space; 240 1.4 mrg #ifdef SUN4U 241 1.12 uwe uint64_t l, *xspace; 242 1.1 deraadt 243 1.12 uwe xspace = (uint64_t *)&fe->fe_fpstate->fs_regs[reg & ~1]; 244 1.4 mrg l = xspace[0]; 245 1.4 mrg #endif /* SUN4U */ 246 1.1 deraadt space = &fe->fe_fpstate->fs_regs[reg]; 247 1.1 deraadt s = space[0]; 248 1.1 deraadt fp->fp_sign = s >> 31; 249 1.1 deraadt fp->fp_sticky = 0; 250 1.1 deraadt switch (type) { 251 1.4 mrg #ifdef SUN4U 252 1.4 mrg case FTYPE_LNG: 253 1.5 eeh s = fpu_xtof(fp, l); 254 1.4 mrg break; 255 1.4 mrg #endif /* SUN4U */ 256 1.1 deraadt 257 1.1 deraadt case FTYPE_INT: 258 1.1 deraadt s = fpu_itof(fp, s); 259 1.1 deraadt break; 260 1.1 deraadt 261 1.1 deraadt case FTYPE_SNG: 262 1.1 deraadt s = fpu_stof(fp, s); 263 1.1 deraadt break; 264 1.1 deraadt 265 1.1 deraadt case FTYPE_DBL: 266 1.1 deraadt s = fpu_dtof(fp, s, space[1]); 267 1.1 deraadt break; 268 1.1 deraadt 269 1.1 deraadt case FTYPE_EXT: 270 1.5 eeh s = fpu_qtof(fp, s, space[1], space[2], space[3]); 271 1.1 deraadt break; 272 1.1 deraadt 273 1.1 deraadt default: 274 1.1 deraadt panic("fpu_explode"); 275 1.1 deraadt } 276 1.5 eeh 277 1.1 deraadt if (s == FPC_QNAN && (fp->fp_mant[0] & FP_QUIETBIT) == 0) { 278 1.1 deraadt /* 279 1.1 deraadt * Input is a signalling NaN. All operations that return 280 1.1 deraadt * an input NaN operand put it through a ``NaN conversion'', 281 1.1 deraadt * which basically just means ``turn on the quiet bit''. 282 1.1 deraadt * We do this here so that all NaNs internally look quiet 283 1.1 deraadt * (we can tell signalling ones by their class). 284 1.1 deraadt */ 285 1.1 deraadt fp->fp_mant[0] |= FP_QUIETBIT; 286 1.1 deraadt fe->fe_cx = FSR_NV; /* assert invalid operand */ 287 1.1 deraadt s = FPC_SNAN; 288 1.1 deraadt } 289 1.1 deraadt fp->fp_class = s; 290 1.5 eeh DPRINTF(FPE_REG, ("fpu_explode: %%%c%d => ", (type == FTYPE_LNG) ? 'x' : 291 1.12 uwe ((type == FTYPE_INT) ? 'i' : 292 1.5 eeh ((type == FTYPE_SNG) ? 's' : 293 1.5 eeh ((type == FTYPE_DBL) ? 'd' : 294 1.12 uwe ((type == FTYPE_EXT) ? 'q' : '?')))), 295 1.5 eeh reg)); 296 1.7 eeh #ifdef DEBUG 297 1.7 eeh if (fpe_debug & FPE_REG) { 298 1.7 eeh if (type == FTYPE_INT) printf("%d ", s); 299 1.8 pk #ifdef SUN4U 300 1.9 martin #ifdef _LP64 301 1.7 eeh if (type == FTYPE_LNG) printf("%ld ", l); 302 1.9 martin #else 303 1.9 martin if (type == FTYPE_LNG) printf("%lld ", l); 304 1.9 martin #endif 305 1.8 pk #endif /* SUN4U */ 306 1.7 eeh } 307 1.8 pk #endif /* DEBUG */ 308 1.5 eeh DUMPFPN(FPE_REG, fp); 309 1.5 eeh DPRINTF(FPE_REG, ("\n")); 310 1.1 deraadt } 311