Home | History | Annotate | Line # | Download | only in fpu
fpu_explode.c revision 1.6
      1  1.6   darrenr /*	$NetBSD: fpu_explode.c,v 1.6 2001/12/04 00:05:04 darrenr Exp $ */
      2  1.2   deraadt 
      3  1.1   deraadt /*
      4  1.1   deraadt  * Copyright (c) 1992, 1993
      5  1.1   deraadt  *	The Regents of the University of California.  All rights reserved.
      6  1.1   deraadt  *
      7  1.1   deraadt  * This software was developed by the Computer Systems Engineering group
      8  1.1   deraadt  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
      9  1.1   deraadt  * contributed to Berkeley.
     10  1.1   deraadt  *
     11  1.1   deraadt  * All advertising materials mentioning features or use of this software
     12  1.1   deraadt  * must display the following acknowledgement:
     13  1.1   deraadt  *	This product includes software developed by the University of
     14  1.1   deraadt  *	California, Lawrence Berkeley Laboratory.
     15  1.1   deraadt  *
     16  1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     17  1.1   deraadt  * modification, are permitted provided that the following conditions
     18  1.1   deraadt  * are met:
     19  1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     20  1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     21  1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     22  1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     23  1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     24  1.1   deraadt  * 3. All advertising materials mentioning features or use of this software
     25  1.1   deraadt  *    must display the following acknowledgement:
     26  1.1   deraadt  *	This product includes software developed by the University of
     27  1.1   deraadt  *	California, Berkeley and its contributors.
     28  1.1   deraadt  * 4. Neither the name of the University nor the names of its contributors
     29  1.1   deraadt  *    may be used to endorse or promote products derived from this software
     30  1.1   deraadt  *    without specific prior written permission.
     31  1.1   deraadt  *
     32  1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     33  1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     34  1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     35  1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     36  1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     37  1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     38  1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     39  1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     40  1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     41  1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     42  1.1   deraadt  * SUCH DAMAGE.
     43  1.1   deraadt  *
     44  1.1   deraadt  *	@(#)fpu_explode.c	8.1 (Berkeley) 6/11/93
     45  1.1   deraadt  */
     46  1.1   deraadt 
     47  1.1   deraadt /*
     48  1.1   deraadt  * FPU subroutines: `explode' the machine's `packed binary' format numbers
     49  1.1   deraadt  * into our internal format.
     50  1.1   deraadt  */
     51  1.6   darrenr 
     52  1.6   darrenr #if defined(_KERNEL_OPT)
     53  1.6   darrenr #include "opt_sparc_arch.h"
     54  1.6   darrenr #endif
     55  1.1   deraadt 
     56  1.1   deraadt #include <sys/types.h>
     57  1.3  christos #include <sys/systm.h>
     58  1.1   deraadt 
     59  1.1   deraadt #include <machine/ieee.h>
     60  1.1   deraadt #include <machine/instr.h>
     61  1.1   deraadt #include <machine/reg.h>
     62  1.1   deraadt 
     63  1.1   deraadt #include <sparc/fpu/fpu_arith.h>
     64  1.1   deraadt #include <sparc/fpu/fpu_emu.h>
     65  1.3  christos #include <sparc/fpu/fpu_extern.h>
     66  1.1   deraadt 
     67  1.1   deraadt /*
     68  1.1   deraadt  * N.B.: in all of the following, we assume the FP format is
     69  1.1   deraadt  *
     70  1.1   deraadt  *	---------------------------
     71  1.1   deraadt  *	| s | exponent | fraction |
     72  1.1   deraadt  *	---------------------------
     73  1.1   deraadt  *
     74  1.1   deraadt  * (which represents -1**s * 1.fraction * 2**exponent), so that the
     75  1.1   deraadt  * sign bit is way at the top (bit 31), the exponent is next, and
     76  1.1   deraadt  * then the remaining bits mark the fraction.  A zero exponent means
     77  1.1   deraadt  * zero or denormalized (0.fraction rather than 1.fraction), and the
     78  1.1   deraadt  * maximum possible exponent, 2bias+1, signals inf (fraction==0) or NaN.
     79  1.1   deraadt  *
     80  1.1   deraadt  * Since the sign bit is always the topmost bit---this holds even for
     81  1.1   deraadt  * integers---we set that outside all the *tof functions.  Each function
     82  1.1   deraadt  * returns the class code for the new number (but note that we use
     83  1.1   deraadt  * FPC_QNAN for all NaNs; fpu_explode will fix this if appropriate).
     84  1.1   deraadt  */
     85  1.1   deraadt 
     86  1.1   deraadt /*
     87  1.1   deraadt  * int -> fpn.
     88  1.1   deraadt  */
     89  1.1   deraadt int
     90  1.1   deraadt fpu_itof(fp, i)
     91  1.1   deraadt 	register struct fpn *fp;
     92  1.1   deraadt 	register u_int i;
     93  1.1   deraadt {
     94  1.1   deraadt 
     95  1.1   deraadt 	if (i == 0)
     96  1.1   deraadt 		return (FPC_ZERO);
     97  1.1   deraadt 	/*
     98  1.1   deraadt 	 * The value FP_1 represents 2^FP_LG, so set the exponent
     99  1.1   deraadt 	 * there and let normalization fix it up.  Convert negative
    100  1.1   deraadt 	 * numbers to sign-and-magnitude.  Note that this relies on
    101  1.1   deraadt 	 * fpu_norm()'s handling of `supernormals'; see fpu_subr.c.
    102  1.1   deraadt 	 */
    103  1.1   deraadt 	fp->fp_exp = FP_LG;
    104  1.1   deraadt 	fp->fp_mant[0] = (int)i < 0 ? -i : i;
    105  1.1   deraadt 	fp->fp_mant[1] = 0;
    106  1.1   deraadt 	fp->fp_mant[2] = 0;
    107  1.1   deraadt 	fp->fp_mant[3] = 0;
    108  1.1   deraadt 	fpu_norm(fp);
    109  1.1   deraadt 	return (FPC_NUM);
    110  1.1   deraadt }
    111  1.1   deraadt 
    112  1.4       mrg #ifdef SUN4U
    113  1.4       mrg /*
    114  1.4       mrg  * 64-bit int -> fpn.
    115  1.4       mrg  */
    116  1.4       mrg int
    117  1.5       eeh fpu_xtof(fp, i)
    118  1.4       mrg 	register struct fpn *fp;
    119  1.4       mrg 	register u_int64_t i;
    120  1.4       mrg {
    121  1.4       mrg 
    122  1.4       mrg 	if (i == 0)
    123  1.4       mrg 		return (FPC_ZERO);
    124  1.4       mrg 	/*
    125  1.4       mrg 	 * The value FP_1 represents 2^FP_LG, so set the exponent
    126  1.4       mrg 	 * there and let normalization fix it up.  Convert negative
    127  1.4       mrg 	 * numbers to sign-and-magnitude.  Note that this relies on
    128  1.4       mrg 	 * fpu_norm()'s handling of `supernormals'; see fpu_subr.c.
    129  1.4       mrg 	 */
    130  1.4       mrg 	fp->fp_exp = FP_LG2;
    131  1.4       mrg 	*((int64_t*)fp->fp_mant) = (int64_t)i < 0 ? -i : i;
    132  1.4       mrg 	fp->fp_mant[2] = 0;
    133  1.4       mrg 	fp->fp_mant[3] = 0;
    134  1.4       mrg 	fpu_norm(fp);
    135  1.4       mrg 	return (FPC_NUM);
    136  1.4       mrg }
    137  1.4       mrg #endif /* SUN4U */
    138  1.4       mrg 
    139  1.5       eeh #define	mask(nbits) ((1L << (nbits)) - 1)
    140  1.1   deraadt 
    141  1.1   deraadt /*
    142  1.1   deraadt  * All external floating formats convert to internal in the same manner,
    143  1.1   deraadt  * as defined here.  Note that only normals get an implied 1.0 inserted.
    144  1.1   deraadt  */
    145  1.1   deraadt #define	FP_TOF(exp, expbias, allfrac, f0, f1, f2, f3) \
    146  1.1   deraadt 	if (exp == 0) { \
    147  1.1   deraadt 		if (allfrac == 0) \
    148  1.1   deraadt 			return (FPC_ZERO); \
    149  1.1   deraadt 		fp->fp_exp = 1 - expbias; \
    150  1.1   deraadt 		fp->fp_mant[0] = f0; \
    151  1.1   deraadt 		fp->fp_mant[1] = f1; \
    152  1.1   deraadt 		fp->fp_mant[2] = f2; \
    153  1.1   deraadt 		fp->fp_mant[3] = f3; \
    154  1.1   deraadt 		fpu_norm(fp); \
    155  1.1   deraadt 		return (FPC_NUM); \
    156  1.1   deraadt 	} \
    157  1.1   deraadt 	if (exp == (2 * expbias + 1)) { \
    158  1.1   deraadt 		if (allfrac == 0) \
    159  1.1   deraadt 			return (FPC_INF); \
    160  1.1   deraadt 		fp->fp_mant[0] = f0; \
    161  1.1   deraadt 		fp->fp_mant[1] = f1; \
    162  1.1   deraadt 		fp->fp_mant[2] = f2; \
    163  1.1   deraadt 		fp->fp_mant[3] = f3; \
    164  1.1   deraadt 		return (FPC_QNAN); \
    165  1.1   deraadt 	} \
    166  1.1   deraadt 	fp->fp_exp = exp - expbias; \
    167  1.1   deraadt 	fp->fp_mant[0] = FP_1 | f0; \
    168  1.1   deraadt 	fp->fp_mant[1] = f1; \
    169  1.1   deraadt 	fp->fp_mant[2] = f2; \
    170  1.1   deraadt 	fp->fp_mant[3] = f3; \
    171  1.1   deraadt 	return (FPC_NUM)
    172  1.1   deraadt 
    173  1.1   deraadt /*
    174  1.1   deraadt  * 32-bit single precision -> fpn.
    175  1.1   deraadt  * We assume a single occupies at most (64-FP_LG) bits in the internal
    176  1.1   deraadt  * format: i.e., needs at most fp_mant[0] and fp_mant[1].
    177  1.1   deraadt  */
    178  1.1   deraadt int
    179  1.1   deraadt fpu_stof(fp, i)
    180  1.1   deraadt 	register struct fpn *fp;
    181  1.1   deraadt 	register u_int i;
    182  1.1   deraadt {
    183  1.1   deraadt 	register int exp;
    184  1.1   deraadt 	register u_int frac, f0, f1;
    185  1.1   deraadt #define SNG_SHIFT (SNG_FRACBITS - FP_LG)
    186  1.1   deraadt 
    187  1.1   deraadt 	exp = (i >> (32 - 1 - SNG_EXPBITS)) & mask(SNG_EXPBITS);
    188  1.1   deraadt 	frac = i & mask(SNG_FRACBITS);
    189  1.1   deraadt 	f0 = frac >> SNG_SHIFT;
    190  1.1   deraadt 	f1 = frac << (32 - SNG_SHIFT);
    191  1.1   deraadt 	FP_TOF(exp, SNG_EXP_BIAS, frac, f0, f1, 0, 0);
    192  1.1   deraadt }
    193  1.1   deraadt 
    194  1.1   deraadt /*
    195  1.1   deraadt  * 64-bit double -> fpn.
    196  1.1   deraadt  * We assume this uses at most (96-FP_LG) bits.
    197  1.1   deraadt  */
    198  1.1   deraadt int
    199  1.1   deraadt fpu_dtof(fp, i, j)
    200  1.1   deraadt 	register struct fpn *fp;
    201  1.1   deraadt 	register u_int i, j;
    202  1.1   deraadt {
    203  1.1   deraadt 	register int exp;
    204  1.1   deraadt 	register u_int frac, f0, f1, f2;
    205  1.1   deraadt #define DBL_SHIFT (DBL_FRACBITS - 32 - FP_LG)
    206  1.1   deraadt 
    207  1.1   deraadt 	exp = (i >> (32 - 1 - DBL_EXPBITS)) & mask(DBL_EXPBITS);
    208  1.1   deraadt 	frac = i & mask(DBL_FRACBITS - 32);
    209  1.1   deraadt 	f0 = frac >> DBL_SHIFT;
    210  1.1   deraadt 	f1 = (frac << (32 - DBL_SHIFT)) | (j >> DBL_SHIFT);
    211  1.1   deraadt 	f2 = j << (32 - DBL_SHIFT);
    212  1.1   deraadt 	frac |= j;
    213  1.1   deraadt 	FP_TOF(exp, DBL_EXP_BIAS, frac, f0, f1, f2, 0);
    214  1.1   deraadt }
    215  1.1   deraadt 
    216  1.1   deraadt /*
    217  1.1   deraadt  * 128-bit extended -> fpn.
    218  1.1   deraadt  */
    219  1.1   deraadt int
    220  1.5       eeh fpu_qtof(fp, i, j, k, l)
    221  1.1   deraadt 	register struct fpn *fp;
    222  1.1   deraadt 	register u_int i, j, k, l;
    223  1.1   deraadt {
    224  1.1   deraadt 	register int exp;
    225  1.1   deraadt 	register u_int frac, f0, f1, f2, f3;
    226  1.1   deraadt #define EXT_SHIFT (-(EXT_FRACBITS - 3 * 32 - FP_LG))	/* left shift! */
    227  1.1   deraadt 
    228  1.1   deraadt 	/*
    229  1.1   deraadt 	 * Note that ext and fpn `line up', hence no shifting needed.
    230  1.1   deraadt 	 */
    231  1.1   deraadt 	exp = (i >> (32 - 1 - EXT_EXPBITS)) & mask(EXT_EXPBITS);
    232  1.1   deraadt 	frac = i & mask(EXT_FRACBITS - 3 * 32);
    233  1.1   deraadt 	f0 = (frac << EXT_SHIFT) | (j >> (32 - EXT_SHIFT));
    234  1.1   deraadt 	f1 = (j << EXT_SHIFT) | (k >> (32 - EXT_SHIFT));
    235  1.1   deraadt 	f2 = (k << EXT_SHIFT) | (l >> (32 - EXT_SHIFT));
    236  1.1   deraadt 	f3 = l << EXT_SHIFT;
    237  1.1   deraadt 	frac |= j | k | l;
    238  1.1   deraadt 	FP_TOF(exp, EXT_EXP_BIAS, frac, f0, f1, f2, f3);
    239  1.1   deraadt }
    240  1.1   deraadt 
    241  1.1   deraadt /*
    242  1.1   deraadt  * Explode the contents of a register / regpair / regquad.
    243  1.1   deraadt  * If the input is a signalling NaN, an NV (invalid) exception
    244  1.1   deraadt  * will be set.  (Note that nothing but NV can occur until ALU
    245  1.1   deraadt  * operations are performed.)
    246  1.1   deraadt  */
    247  1.1   deraadt void
    248  1.1   deraadt fpu_explode(fe, fp, type, reg)
    249  1.1   deraadt 	register struct fpemu *fe;
    250  1.1   deraadt 	register struct fpn *fp;
    251  1.1   deraadt 	int type, reg;
    252  1.1   deraadt {
    253  1.1   deraadt 	register u_int s, *space;
    254  1.4       mrg #ifdef SUN4U
    255  1.4       mrg 	u_int64_t l, *xspace;
    256  1.1   deraadt 
    257  1.4       mrg 	xspace = (u_int64_t *)&fe->fe_fpstate->fs_regs[reg & ~1];
    258  1.4       mrg 	l = xspace[0];
    259  1.4       mrg #endif /* SUN4U */
    260  1.1   deraadt 	space = &fe->fe_fpstate->fs_regs[reg];
    261  1.1   deraadt 	s = space[0];
    262  1.1   deraadt 	fp->fp_sign = s >> 31;
    263  1.1   deraadt 	fp->fp_sticky = 0;
    264  1.1   deraadt 	switch (type) {
    265  1.4       mrg #ifdef SUN4U
    266  1.4       mrg 	case FTYPE_LNG:
    267  1.5       eeh 		s = fpu_xtof(fp, l);
    268  1.4       mrg 		break;
    269  1.4       mrg #endif /* SUN4U */
    270  1.1   deraadt 
    271  1.1   deraadt 	case FTYPE_INT:
    272  1.1   deraadt 		s = fpu_itof(fp, s);
    273  1.1   deraadt 		break;
    274  1.1   deraadt 
    275  1.1   deraadt 	case FTYPE_SNG:
    276  1.1   deraadt 		s = fpu_stof(fp, s);
    277  1.1   deraadt 		break;
    278  1.1   deraadt 
    279  1.1   deraadt 	case FTYPE_DBL:
    280  1.1   deraadt 		s = fpu_dtof(fp, s, space[1]);
    281  1.1   deraadt 		break;
    282  1.1   deraadt 
    283  1.1   deraadt 	case FTYPE_EXT:
    284  1.5       eeh 		s = fpu_qtof(fp, s, space[1], space[2], space[3]);
    285  1.1   deraadt 		break;
    286  1.1   deraadt 
    287  1.1   deraadt 	default:
    288  1.1   deraadt 		panic("fpu_explode");
    289  1.1   deraadt 	}
    290  1.5       eeh 
    291  1.1   deraadt 	if (s == FPC_QNAN && (fp->fp_mant[0] & FP_QUIETBIT) == 0) {
    292  1.1   deraadt 		/*
    293  1.1   deraadt 		 * Input is a signalling NaN.  All operations that return
    294  1.1   deraadt 		 * an input NaN operand put it through a ``NaN conversion'',
    295  1.1   deraadt 		 * which basically just means ``turn on the quiet bit''.
    296  1.1   deraadt 		 * We do this here so that all NaNs internally look quiet
    297  1.1   deraadt 		 * (we can tell signalling ones by their class).
    298  1.1   deraadt 		 */
    299  1.1   deraadt 		fp->fp_mant[0] |= FP_QUIETBIT;
    300  1.1   deraadt 		fe->fe_cx = FSR_NV;	/* assert invalid operand */
    301  1.1   deraadt 		s = FPC_SNAN;
    302  1.1   deraadt 	}
    303  1.1   deraadt 	fp->fp_class = s;
    304  1.5       eeh 	DPRINTF(FPE_REG, ("fpu_explode: %%%c%d => ", (type == FTYPE_LNG) ? 'x' :
    305  1.5       eeh 		((type == FTYPE_INT) ? 'i' :
    306  1.5       eeh 			((type == FTYPE_SNG) ? 's' :
    307  1.5       eeh 				((type == FTYPE_DBL) ? 'd' :
    308  1.5       eeh 					((type == FTYPE_EXT) ? 'q' : '?')))),
    309  1.5       eeh 		reg));
    310  1.5       eeh 	DUMPFPN(FPE_REG, fp);
    311  1.5       eeh 	DPRINTF(FPE_REG, ("\n"));
    312  1.1   deraadt }
    313