bus_defs.h revision 1.2 1 1.2 skrll /* $NetBSD: bus_defs.h,v 1.2 2019/09/23 16:17:57 skrll Exp $ */
2 1.1 dyoung
3 1.1 dyoung /*-
4 1.1 dyoung * Copyright (c) 1996, 1997, 1998, 2001 The NetBSD Foundation, Inc.
5 1.1 dyoung * All rights reserved.
6 1.1 dyoung *
7 1.1 dyoung * This code is derived from software contributed to The NetBSD Foundation
8 1.1 dyoung * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 dyoung * NASA Ames Research Center.
10 1.1 dyoung *
11 1.1 dyoung * Redistribution and use in source and binary forms, with or without
12 1.1 dyoung * modification, are permitted provided that the following conditions
13 1.1 dyoung * are met:
14 1.1 dyoung * 1. Redistributions of source code must retain the above copyright
15 1.1 dyoung * notice, this list of conditions and the following disclaimer.
16 1.1 dyoung * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 dyoung * notice, this list of conditions and the following disclaimer in the
18 1.1 dyoung * documentation and/or other materials provided with the distribution.
19 1.1 dyoung *
20 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 dyoung * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 dyoung * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 dyoung * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 dyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 dyoung * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 dyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 dyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 dyoung * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 dyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 dyoung * POSSIBILITY OF SUCH DAMAGE.
31 1.1 dyoung */
32 1.1 dyoung
33 1.1 dyoung /*
34 1.1 dyoung * Copyright (c) 1996 Charles M. Hannum. All rights reserved.
35 1.1 dyoung * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved.
36 1.1 dyoung *
37 1.1 dyoung * Redistribution and use in source and binary forms, with or without
38 1.1 dyoung * modification, are permitted provided that the following conditions
39 1.1 dyoung * are met:
40 1.1 dyoung * 1. Redistributions of source code must retain the above copyright
41 1.1 dyoung * notice, this list of conditions and the following disclaimer.
42 1.1 dyoung * 2. Redistributions in binary form must reproduce the above copyright
43 1.1 dyoung * notice, this list of conditions and the following disclaimer in the
44 1.1 dyoung * documentation and/or other materials provided with the distribution.
45 1.1 dyoung * 3. All advertising materials mentioning features or use of this software
46 1.1 dyoung * must display the following acknowledgement:
47 1.1 dyoung * This product includes software developed by Christopher G. Demetriou
48 1.1 dyoung * for the NetBSD Project.
49 1.1 dyoung * 4. The name of the author may not be used to endorse or promote products
50 1.1 dyoung * derived from this software without specific prior written permission
51 1.1 dyoung *
52 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
53 1.1 dyoung * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
54 1.1 dyoung * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
55 1.1 dyoung * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
56 1.1 dyoung * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
57 1.1 dyoung * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
58 1.1 dyoung * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
59 1.1 dyoung * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
60 1.1 dyoung * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
61 1.1 dyoung * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
62 1.1 dyoung */
63 1.1 dyoung
64 1.1 dyoung #ifndef _SPARC_BUS_DEFS_H_
65 1.1 dyoung #define _SPARC_BUS_DEFS_H_
66 1.1 dyoung
67 1.1 dyoung /*
68 1.1 dyoung * Bus address and size types
69 1.1 dyoung */
70 1.1 dyoung typedef u_long bus_space_handle_t;
71 1.2 skrll
72 1.2 skrll #define PRIxBSH "lx"
73 1.2 skrll
74 1.1 dyoung typedef uint64_t bus_addr_t;
75 1.1 dyoung typedef u_long bus_size_t;
76 1.1 dyoung
77 1.2 skrll #define PRIxBUSADDR PRIx64
78 1.2 skrll #define PRIxBUSSIZE "lx"
79 1.2 skrll #define PRIuBUSSIZE "lu"
80 1.2 skrll
81 1.1 dyoung #define SPARC_BUS_SPACE 0
82 1.1 dyoung
83 1.1 dyoung /* bus_addr_t is extended to 64-bits and has the iospace encoded in it */
84 1.1 dyoung #define BUS_ADDR_IOSPACE(x) ((x)>>32)
85 1.1 dyoung #define BUS_ADDR_PADDR(x) ((x)&0xffffffff)
86 1.1 dyoung #define BUS_ADDR(io, pa) \
87 1.1 dyoung ((((uint64_t)(uint32_t)(io))<<32) | (uint32_t)(pa))
88 1.1 dyoung
89 1.1 dyoung #define __BUS_SPACE_HAS_STREAM_METHODS 1
90 1.1 dyoung
91 1.1 dyoung /*
92 1.1 dyoung * Access methods for bus resources and address space.
93 1.1 dyoung */
94 1.1 dyoung typedef struct sparc_bus_space_tag *bus_space_tag_t;
95 1.1 dyoung
96 1.1 dyoung struct sparc_bus_space_tag {
97 1.1 dyoung void *cookie;
98 1.1 dyoung bus_space_tag_t parent;
99 1.1 dyoung
100 1.1 dyoung /*
101 1.1 dyoung * Windows onto the parent bus that this tag maps. If ranges
102 1.1 dyoung * is non-NULL, the address will be translated, and recursively
103 1.1 dyoung * mapped via the parent tag.
104 1.1 dyoung */
105 1.1 dyoung struct openprom_range *ranges;
106 1.1 dyoung int nranges;
107 1.1 dyoung
108 1.1 dyoung int (*sparc_bus_map)(
109 1.1 dyoung bus_space_tag_t,
110 1.1 dyoung bus_addr_t,
111 1.1 dyoung bus_size_t,
112 1.1 dyoung int, /*flags*/
113 1.1 dyoung vaddr_t, /*preferred vaddr*/
114 1.1 dyoung bus_space_handle_t *);
115 1.1 dyoung int (*sparc_bus_unmap)(
116 1.1 dyoung bus_space_tag_t,
117 1.1 dyoung bus_space_handle_t,
118 1.1 dyoung bus_size_t);
119 1.1 dyoung int (*sparc_bus_subregion)(
120 1.1 dyoung bus_space_tag_t,
121 1.1 dyoung bus_space_handle_t,
122 1.1 dyoung bus_size_t, /*offset*/
123 1.1 dyoung bus_size_t, /*size*/
124 1.1 dyoung bus_space_handle_t *);
125 1.1 dyoung
126 1.1 dyoung void (*sparc_bus_barrier)(
127 1.1 dyoung bus_space_tag_t,
128 1.1 dyoung bus_space_handle_t,
129 1.1 dyoung bus_size_t, /*offset*/
130 1.1 dyoung bus_size_t, /*size*/
131 1.1 dyoung int); /*flags*/
132 1.1 dyoung
133 1.1 dyoung paddr_t (*sparc_bus_mmap)(
134 1.1 dyoung bus_space_tag_t,
135 1.1 dyoung bus_addr_t,
136 1.1 dyoung off_t,
137 1.1 dyoung int, /*prot*/
138 1.1 dyoung int); /*flags*/
139 1.1 dyoung
140 1.1 dyoung void *(*sparc_intr_establish)(
141 1.1 dyoung bus_space_tag_t,
142 1.1 dyoung int, /*bus-specific intr*/
143 1.1 dyoung int, /*device class level,
144 1.1 dyoung see machine/intr.h*/
145 1.1 dyoung int (*)(void *), /*handler*/
146 1.1 dyoung void *, /*handler arg*/
147 1.1 dyoung void (*)(void)); /*optional fast vector*/
148 1.1 dyoung
149 1.1 dyoung uint8_t (*sparc_read_1)(
150 1.1 dyoung bus_space_tag_t space,
151 1.1 dyoung bus_space_handle_t handle,
152 1.1 dyoung bus_size_t offset);
153 1.1 dyoung
154 1.1 dyoung uint16_t (*sparc_read_2)(
155 1.1 dyoung bus_space_tag_t space,
156 1.1 dyoung bus_space_handle_t handle,
157 1.1 dyoung bus_size_t offset);
158 1.1 dyoung
159 1.1 dyoung uint32_t (*sparc_read_4)(
160 1.1 dyoung bus_space_tag_t space,
161 1.1 dyoung bus_space_handle_t handle,
162 1.1 dyoung bus_size_t offset);
163 1.1 dyoung
164 1.1 dyoung uint64_t (*sparc_read_8)(
165 1.1 dyoung bus_space_tag_t space,
166 1.1 dyoung bus_space_handle_t handle,
167 1.1 dyoung bus_size_t offset);
168 1.1 dyoung
169 1.1 dyoung void (*sparc_write_1)(
170 1.1 dyoung bus_space_tag_t space,
171 1.1 dyoung bus_space_handle_t handle,
172 1.1 dyoung bus_size_t offset,
173 1.1 dyoung uint8_t value);
174 1.1 dyoung
175 1.1 dyoung void (*sparc_write_2)(
176 1.1 dyoung bus_space_tag_t space,
177 1.1 dyoung bus_space_handle_t handle,
178 1.1 dyoung bus_size_t offset,
179 1.1 dyoung uint16_t value);
180 1.1 dyoung
181 1.1 dyoung void (*sparc_write_4)(
182 1.1 dyoung bus_space_tag_t space,
183 1.1 dyoung bus_space_handle_t handle,
184 1.1 dyoung bus_size_t offset,
185 1.1 dyoung uint32_t value);
186 1.1 dyoung
187 1.1 dyoung void (*sparc_write_8)(
188 1.1 dyoung bus_space_tag_t space,
189 1.1 dyoung bus_space_handle_t handle,
190 1.1 dyoung bus_size_t offset,
191 1.1 dyoung uint64_t value);
192 1.1 dyoung };
193 1.1 dyoung
194 1.1 dyoung /* flags for bus space map functions */
195 1.1 dyoung #define BUS_SPACE_MAP_BUS1 0x0100 /* placeholders for bus functions... */
196 1.1 dyoung #define BUS_SPACE_MAP_BUS2 0x0200
197 1.1 dyoung #define BUS_SPACE_MAP_BUS3 0x0400
198 1.1 dyoung #define BUS_SPACE_MAP_LARGE 0x0800 /* map outside IODEV range */
199 1.1 dyoung
200 1.1 dyoung
201 1.1 dyoung /* flags for bus_space_barrier() */
202 1.1 dyoung #define BUS_SPACE_BARRIER_READ 0x01 /* force read barrier */
203 1.1 dyoung #define BUS_SPACE_BARRIER_WRITE 0x02 /* force write barrier */
204 1.1 dyoung
205 1.1 dyoung #define BUS_SPACE_ALIGNED_POINTER(p, t) ALIGNED_POINTER(p, t)
206 1.1 dyoung
207 1.1 dyoung /*
208 1.1 dyoung * Flags used in various bus DMA methods.
209 1.1 dyoung */
210 1.1 dyoung #define BUS_DMA_WAITOK 0x000 /* safe to sleep (pseudo-flag) */
211 1.1 dyoung #define BUS_DMA_NOWAIT 0x001 /* not safe to sleep */
212 1.1 dyoung #define BUS_DMA_ALLOCNOW 0x002 /* perform resource allocation now */
213 1.1 dyoung #define BUS_DMA_COHERENT 0x004 /* hint: map memory DMA coherent */
214 1.1 dyoung #define BUS_DMA_STREAMING 0x008 /* hint: sequential, unidirectional */
215 1.1 dyoung #define BUS_DMA_BUS1 0x010 /* placeholders for bus functions... */
216 1.1 dyoung #define BUS_DMA_BUS2 0x020
217 1.1 dyoung #define BUS_DMA_BUS3 0x040
218 1.1 dyoung #define BUS_DMA_BUS4 0x080
219 1.1 dyoung #define BUS_DMA_READ 0x100 /* mapping is device -> memory only */
220 1.1 dyoung #define BUS_DMA_WRITE 0x200 /* mapping is memory -> device only */
221 1.1 dyoung #define BUS_DMA_NOCACHE 0x400 /* hint: map non-cached memory */
222 1.1 dyoung
223 1.1 dyoung /* For devices that have a 24-bit address space */
224 1.1 dyoung #define BUS_DMA_24BIT BUS_DMA_BUS1
225 1.1 dyoung
226 1.1 dyoung /* Internal flag: current DVMA address is equal to the KVA buffer address */
227 1.1 dyoung #define _BUS_DMA_DIRECTMAP BUS_DMA_BUS2
228 1.1 dyoung
229 1.1 dyoung /* Forwards needed by prototypes below. */
230 1.1 dyoung struct mbuf;
231 1.1 dyoung struct uio;
232 1.1 dyoung
233 1.1 dyoung /*
234 1.1 dyoung * Operations performed by bus_dmamap_sync().
235 1.1 dyoung */
236 1.1 dyoung #define BUS_DMASYNC_PREREAD 0x01 /* pre-read synchronization */
237 1.1 dyoung #define BUS_DMASYNC_POSTREAD 0x02 /* post-read synchronization */
238 1.1 dyoung #define BUS_DMASYNC_PREWRITE 0x04 /* pre-write synchronization */
239 1.1 dyoung #define BUS_DMASYNC_POSTWRITE 0x08 /* post-write synchronization */
240 1.1 dyoung
241 1.1 dyoung typedef struct sparc_bus_dma_tag *bus_dma_tag_t;
242 1.1 dyoung typedef struct sparc_bus_dmamap *bus_dmamap_t;
243 1.1 dyoung
244 1.1 dyoung #define BUS_DMA_TAG_VALID(t) ((t) != (bus_dma_tag_t)0)
245 1.1 dyoung
246 1.1 dyoung /*
247 1.1 dyoung * bus_dma_segment_t
248 1.1 dyoung *
249 1.1 dyoung * Describes a single contiguous DMA transaction. Values
250 1.1 dyoung * are suitable for programming into DMA registers.
251 1.1 dyoung */
252 1.1 dyoung struct sparc_bus_dma_segment {
253 1.1 dyoung bus_addr_t ds_addr; /* DVMA address */
254 1.1 dyoung bus_size_t ds_len; /* length of transfer */
255 1.1 dyoung bus_size_t _ds_sgsize; /* size of allocated DVMA segment */
256 1.1 dyoung void *_ds_mlist; /* page list when dmamem_alloc'ed */
257 1.1 dyoung vaddr_t _ds_va; /* VA when dmamem_map'ed */
258 1.1 dyoung };
259 1.1 dyoung typedef struct sparc_bus_dma_segment bus_dma_segment_t;
260 1.1 dyoung
261 1.1 dyoung
262 1.1 dyoung /*
263 1.1 dyoung * bus_dma_tag_t
264 1.1 dyoung *
265 1.1 dyoung * A machine-dependent opaque type describing the implementation of
266 1.1 dyoung * DMA for a given bus.
267 1.1 dyoung */
268 1.1 dyoung struct sparc_bus_dma_tag {
269 1.1 dyoung void *_cookie; /* cookie used in the guts */
270 1.1 dyoung
271 1.1 dyoung /*
272 1.1 dyoung * DMA mapping methods.
273 1.1 dyoung */
274 1.1 dyoung int (*_dmamap_create)(bus_dma_tag_t, bus_size_t, int,
275 1.1 dyoung bus_size_t, bus_size_t, int, bus_dmamap_t *);
276 1.1 dyoung void (*_dmamap_destroy)(bus_dma_tag_t, bus_dmamap_t);
277 1.1 dyoung int (*_dmamap_load)(bus_dma_tag_t, bus_dmamap_t, void *,
278 1.1 dyoung bus_size_t, struct proc *, int);
279 1.1 dyoung int (*_dmamap_load_mbuf)(bus_dma_tag_t, bus_dmamap_t,
280 1.1 dyoung struct mbuf *, int);
281 1.1 dyoung int (*_dmamap_load_uio)(bus_dma_tag_t, bus_dmamap_t,
282 1.1 dyoung struct uio *, int);
283 1.1 dyoung int (*_dmamap_load_raw)(bus_dma_tag_t, bus_dmamap_t,
284 1.1 dyoung bus_dma_segment_t *, int, bus_size_t, int);
285 1.1 dyoung void (*_dmamap_unload)(bus_dma_tag_t, bus_dmamap_t);
286 1.1 dyoung void (*_dmamap_sync)(bus_dma_tag_t, bus_dmamap_t,
287 1.1 dyoung bus_addr_t, bus_size_t, int);
288 1.1 dyoung
289 1.1 dyoung /*
290 1.1 dyoung * DMA memory utility functions.
291 1.1 dyoung */
292 1.1 dyoung int (*_dmamem_alloc)(bus_dma_tag_t, bus_size_t, bus_size_t,
293 1.1 dyoung bus_size_t, bus_dma_segment_t *, int, int *, int);
294 1.1 dyoung void (*_dmamem_free)(bus_dma_tag_t,
295 1.1 dyoung bus_dma_segment_t *, int);
296 1.1 dyoung int (*_dmamem_map)(bus_dma_tag_t, bus_dma_segment_t *,
297 1.1 dyoung int, size_t, void **, int);
298 1.1 dyoung void (*_dmamem_unmap)(bus_dma_tag_t, void *, size_t);
299 1.1 dyoung paddr_t (*_dmamem_mmap)(bus_dma_tag_t, bus_dma_segment_t *,
300 1.1 dyoung int, off_t, int, int);
301 1.1 dyoung };
302 1.1 dyoung
303 1.1 dyoung /*
304 1.1 dyoung * bus_dmamap_t
305 1.1 dyoung *
306 1.1 dyoung * Describes a DMA mapping.
307 1.1 dyoung */
308 1.1 dyoung struct sparc_bus_dmamap {
309 1.1 dyoung /*
310 1.1 dyoung * PRIVATE MEMBERS: not for use by machine-independent code.
311 1.1 dyoung */
312 1.1 dyoung bus_size_t _dm_size; /* largest DMA transfer mappable */
313 1.1 dyoung int _dm_segcnt; /* number of segs this map can map */
314 1.1 dyoung bus_size_t _dm_maxmaxsegsz; /* fixed largest possible segment */
315 1.1 dyoung bus_size_t _dm_boundary; /* don't cross this */
316 1.1 dyoung int _dm_flags; /* misc. flags */
317 1.1 dyoung
318 1.1 dyoung void *_dm_cookie; /* cookie for bus-specific functions */
319 1.1 dyoung
320 1.1 dyoung u_long _dm_align; /* DVMA alignment; must be a
321 1.1 dyoung multiple of the page size */
322 1.1 dyoung u_long _dm_ex_start; /* constraints on DVMA map */
323 1.1 dyoung u_long _dm_ex_end; /* allocations; used by the VME bus
324 1.1 dyoung driver and by the IOMMU driver
325 1.1 dyoung when mapping 24-bit devices */
326 1.1 dyoung
327 1.1 dyoung /*
328 1.1 dyoung * PUBLIC MEMBERS: these are used by machine-independent code.
329 1.1 dyoung */
330 1.1 dyoung bus_size_t dm_maxsegsz; /* largest possible segment */
331 1.1 dyoung bus_size_t dm_mapsize; /* size of the mapping */
332 1.1 dyoung int dm_nsegs; /* # valid segments in mapping */
333 1.1 dyoung bus_dma_segment_t dm_segs[1]; /* segments; variable length */
334 1.1 dyoung };
335 1.1 dyoung
336 1.1 dyoung #endif /* _SPARC_BUS_DEFS_H_ */
337