cpu.h revision 1.45.4.4 1 /* $NetBSD: cpu.h,v 1.45.4.4 2002/01/08 00:27:37 nathanw Exp $ */
2
3 /*
4 * Copyright (c) 1992, 1993
5 * The Regents of the University of California. All rights reserved.
6 *
7 * This software was developed by the Computer Systems Engineering group
8 * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
9 * contributed to Berkeley.
10 *
11 * All advertising materials mentioning features or use of this software
12 * must display the following acknowledgement:
13 * This product includes software developed by the University of
14 * California, Lawrence Berkeley Laboratory.
15 *
16 * Redistribution and use in source and binary forms, with or without
17 * modification, are permitted provided that the following conditions
18 * are met:
19 * 1. Redistributions of source code must retain the above copyright
20 * notice, this list of conditions and the following disclaimer.
21 * 2. Redistributions in binary form must reproduce the above copyright
22 * notice, this list of conditions and the following disclaimer in the
23 * documentation and/or other materials provided with the distribution.
24 * 3. All advertising materials mentioning features or use of this software
25 * must display the following acknowledgement:
26 * This product includes software developed by the University of
27 * California, Berkeley and its contributors.
28 * 4. Neither the name of the University nor the names of its contributors
29 * may be used to endorse or promote products derived from this software
30 * without specific prior written permission.
31 *
32 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
33 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
34 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
35 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
36 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
37 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
38 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
39 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
40 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
41 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
42 * SUCH DAMAGE.
43 *
44 * @(#)cpu.h 8.4 (Berkeley) 1/5/94
45 */
46
47 #ifndef _CPU_H_
48 #define _CPU_H_
49
50 /*
51 * CTL_MACHDEP definitions.
52 */
53 #define CPU_BOOTED_KERNEL 1 /* string: booted kernel name */
54 #define CPU_MAXID 2 /* number of valid machdep ids */
55
56 #define CTL_MACHDEP_NAMES { \
57 { 0, 0 }, \
58 { "booted_kernel", CTLTYPE_STRING }, \
59 }
60
61 #ifdef _KERNEL
62 /*
63 * Exported definitions unique to SPARC cpu support.
64 */
65
66 #if !defined(_LKM) && defined(_KERNEL_OPT)
67 #include "opt_multiprocessor.h"
68 #include "opt_lockdebug.h"
69 #include "opt_sparc_arch.h"
70 #endif
71
72 #include <machine/psl.h>
73 #include <machine/intr.h>
74 #include <sparc/sparc/cpuvar.h>
75 #include <sparc/sparc/intreg.h>
76
77 /*
78 * definitions of cpu-dependent requirements
79 * referenced in generic code
80 */
81 #define curcpu() (cpuinfo.ci_self)
82 #define curproc (curcpu()->ci_curproc)
83 #define CPU_IS_PRIMARY(ci) ((ci)->master)
84
85 #define cpu_swapin(p) /* nothing */
86 #define cpu_swapout(p) /* nothing */
87 #define cpu_wait(p) /* nothing */
88 #define cpu_number() (cpuinfo.ci_cpuid)
89 #define cpu_proc_fork(p1, p2) /* nothing */
90
91 #if defined(MULTIPROCESSOR)
92 void cpu_boot_secondary_processors __P((void));
93 #endif
94
95 /*
96 * Arguments to hardclock, softclock and gatherstats encapsulate the
97 * previous machine state in an opaque clockframe. The ipl is here
98 * as well for strayintr (see locore.s:interrupt and intr.c:strayintr).
99 * Note that CLKF_INTR is valid only if CLKF_USERMODE is false.
100 */
101 struct clockframe {
102 u_int psr; /* psr before interrupt, excluding PSR_ET */
103 u_int pc; /* pc at interrupt */
104 u_int npc; /* npc at interrupt */
105 u_int ipl; /* actual interrupt priority level */
106 u_int fp; /* %fp at interrupt */
107 };
108 typedef struct clockframe clockframe;
109
110 extern int eintstack[];
111
112 #define CLKF_USERMODE(framep) (((framep)->psr & PSR_PS) == 0)
113 #define CLKF_BASEPRI(framep) (((framep)->psr & PSR_PIL) == 0)
114 #define CLKF_PC(framep) ((framep)->pc)
115 #if defined(MULTIPROCESSOR)
116 #define CLKF_INTR(framep) \
117 ((framep)->fp > (u_int)cpuinfo.eintstack - INT_STACK_SIZE && \
118 (framep)->fp < (u_int)cpuinfo.eintstack)
119 #else
120 #define CLKF_INTR(framep) ((framep)->fp < (u_int)eintstack)
121 #endif
122
123 #if defined(SUN4M)
124 extern void raise __P((int, int));
125 #if !(defined(SUN4) || defined(SUN4C))
126 #define setsoftint() raise(0,1)
127 #else /* both defined */
128 #define setsoftint() (cputyp == CPU_SUN4M ? raise(0,1) : ienab_bis(IE_L1))
129 #endif /* !4,!4c */
130 #else /* 4m not defined */
131 #define setsoftint() ienab_bis(IE_L1)
132 #endif /* SUN4M */
133
134 void softintr_init __P((void));
135 void *softnet_cookie;
136
137 #define setsoftnet() softintr_schedule(softnet_cookie);
138
139 extern int want_ast;
140
141 /*
142 * Preempt the current process if in interrupt from user mode,
143 * or after the current trap/syscall if in system mode.
144 */
145 extern int want_resched; /* resched() was called */
146 #define need_resched(ci) (want_resched = 1, want_ast = 1)
147
148 /*
149 * Give a profiling tick to the current process when the user profiling
150 * buffer pages are invalid. On the sparc, request an ast to send us
151 * through trap(), marking the proc as needing a profiling tick.
152 */
153 #define need_proftick(p) ((p)->p_flag |= P_OWEUPC, want_ast = 1)
154
155 /*
156 * Notify the current process (p) that it has a signal pending,
157 * process as soon as possible.
158 */
159 #define signotify(p) (want_ast = 1)
160
161 /* Number of CPUs in the system */
162 extern int ncpu;
163
164 /*
165 * Only one process may own the FPU state.
166 *
167 * XXX this must be per-cpu (eventually)
168 */
169 extern struct lwp *fpproc; /* FPU owner */
170 extern int foundfpu; /* true => we have an FPU */
171
172 /*
173 * Interrupt handler chains. Interrupt handlers should return 0 for
174 * ``not me'' or 1 (``I took care of it''). intr_establish() inserts a
175 * handler into the list. The handler is called with its (single)
176 * argument, or with a pointer to a clockframe if ih_arg is NULL.
177 */
178 extern struct intrhand {
179 int (*ih_fun) __P((void *));
180 void *ih_arg;
181 struct intrhand *ih_next;
182 } *intrhand[15];
183
184 void intr_establish __P((int level, struct intrhand *));
185 void intr_disestablish __P((int level, struct intrhand *));
186
187 /*
188 * intr_fasttrap() is a lot like intr_establish, but is used for ``fast''
189 * interrupt vectors (vectors that are not shared and are handled in the
190 * trap window). Such functions must be written in assembly.
191 */
192 void intr_fasttrap __P((int level, void (*vec)(void)));
193
194 void intr_lock_kernel __P((void));
195 void intr_unlock_kernel __P((void));
196
197 /* disksubr.c */
198 struct dkbad;
199 int isbad __P((struct dkbad *bt, int, int, int));
200 /* machdep.c */
201 int ldcontrolb __P((caddr_t));
202 void dumpconf __P((void));
203 caddr_t reserve_dumppages __P((caddr_t));
204 /* clock.c */
205 struct timeval;
206 void lo_microtime __P((struct timeval *));
207 int clockintr __P((void *));/* level 10 (clock) interrupt code */
208 int statintr __P((void *)); /* level 14 (statclock) interrupt code */
209 /* locore.s */
210 struct fpstate;
211 void savefpstate __P((struct fpstate *));
212 void loadfpstate __P((struct fpstate *));
213 int probeget __P((caddr_t, int));
214 void write_all_windows __P((void));
215 void write_user_windows __P((void));
216 void proc_trampoline __P((void));
217 void switchexit __P((struct lwp *));
218 void switchlwpexit __P((struct lwp *));
219 struct pcb;
220 void snapshot __P((struct pcb *));
221 struct frame *getfp __P((void));
222 int xldcontrolb __P((caddr_t, struct pcb *));
223 void copywords __P((const void *, void *, size_t));
224 void qcopy __P((const void *, void *, size_t));
225 void qzero __P((void *, size_t));
226 /* trap.c */
227 void kill_user_windows __P((struct lwp *));
228 int rwindow_save __P((struct lwp *));
229 /* amd7930intr.s */
230 void amd7930_trap __P((void));
231 /* cons.c */
232 int cnrom __P((void));
233 /* zs.c */
234 void zsconsole __P((struct tty *, int, int, void (**)(struct tty *, int)));
235 #ifdef KGDB
236 void zs_kgdb_init __P((void));
237 #endif
238 /* fb.c */
239 void fb_unblank __P((void));
240 /* cache.c */
241 void cache_flush __P((caddr_t, u_int));
242 /* kgdb_stub.c */
243 #ifdef KGDB
244 void kgdb_attach __P((int (*)(void *), void (*)(void *, int), void *));
245 void kgdb_connect __P((int));
246 void kgdb_panic __P((void));
247 #endif
248 /* emul.c */
249 struct trapframe;
250 int fixalign __P((struct lwp *, struct trapframe *));
251 int emulinstr __P((int, struct trapframe *));
252 /* cpu.c */
253 void mp_pause_cpus __P((void));
254 void mp_resume_cpus __P((void));
255 void mp_halt_cpus __P((void));
256 /* msiiep.c */
257 void msiiep_swap_endian __P((int));
258
259 /*
260 *
261 * The SPARC has a Trap Base Register (TBR) which holds the upper 20 bits
262 * of the trap vector table. The next eight bits are supplied by the
263 * hardware when the trap occurs, and the bottom four bits are always
264 * zero (so that we can shove up to 16 bytes of executable code---exactly
265 * four instructions---into each trap vector).
266 *
267 * The hardware allocates half the trap vectors to hardware and half to
268 * software.
269 *
270 * Traps have priorities assigned (lower number => higher priority).
271 */
272
273 struct trapvec {
274 int tv_instr[4]; /* the four instructions */
275 };
276 extern struct trapvec *trapbase; /* the 256 vectors */
277
278 extern void wzero __P((void *, u_int));
279 extern void wcopy __P((const void *, void *, u_int));
280
281 #endif /* _KERNEL */
282 #endif /* _CPU_H_ */
283