fsr.h revision 1.1 1 /*
2 * Copyright (c) 1992, 1993
3 * The Regents of the University of California. All rights reserved.
4 *
5 * This software was developed by the Computer Systems Engineering group
6 * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
7 * contributed to Berkeley.
8 *
9 * All advertising materials mentioning features or use of this software
10 * must display the following acknowledgement:
11 * This product includes software developed by the University of
12 * California, Lawrence Berkeley Laboratory.
13 *
14 * Redistribution and use in source and binary forms, with or without
15 * modification, are permitted provided that the following conditions
16 * are met:
17 * 1. Redistributions of source code must retain the above copyright
18 * notice, this list of conditions and the following disclaimer.
19 * 2. Redistributions in binary form must reproduce the above copyright
20 * notice, this list of conditions and the following disclaimer in the
21 * documentation and/or other materials provided with the distribution.
22 * 3. All advertising materials mentioning features or use of this software
23 * must display the following acknowledgement:
24 * This product includes software developed by the University of
25 * California, Berkeley and its contributors.
26 * 4. Neither the name of the University nor the names of its contributors
27 * may be used to endorse or promote products derived from this software
28 * without specific prior written permission.
29 *
30 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
31 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
32 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
33 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
34 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
35 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
36 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
37 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
38 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
39 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
40 * SUCH DAMAGE.
41 *
42 * @(#)fsr.h 8.1 (Berkeley) 6/11/93
43 *
44 * from: Header: fsr.h,v 1.6 92/11/26 02:04:36 torek Exp
45 * $Id: fsr.h,v 1.1 1993/10/02 10:23:12 deraadt Exp $
46 */
47
48 #ifndef _MACHINE_FSR_H_
49 #define _MACHINE_FSR_H_
50
51 /*
52 * Bits in FSR.
53 */
54 #define FSR_RD 0xc0000000 /* rounding direction */
55 #define FSR_RD_RN 0 /* round to nearest */
56 #define FSR_RD_RZ 1 /* round towards 0 */
57 #define FSR_RD_RP 2 /* round towards +inf */
58 #define FSR_RD_RM 3 /* round towards -inf */
59 #define FSR_RD_SHIFT 30
60 #define FSR_RD_MASK 0x03
61
62 #define FSR_RP 0x30000000 /* extended rounding precision */
63 #define FSR_RP_X 0 /* extended stays extended */
64 #define FSR_RP_S 1 /* extended => single */
65 #define FSR_RP_D 2 /* extended => double */
66 #define FSR_RP_80 3 /* extended => 80-bit */
67 #define FSR_RP_SHIFT 28
68 #define FSR_RP_MASK 0x03
69
70 #define FSR_TEM 0x0f800000 /* trap enable mask */
71 #define FSR_TEM_SHIFT 23
72 #define FSR_TEM_MASK 0x1f
73
74 #define FSR_NS 0x00400000 /* ``nonstandard mode'' */
75 #define FSR_AU 0x00400000 /* aka abrupt underflow mode */
76 #define FSR_MBZ 0x00300000 /* reserved; must be zero */
77
78 #define FSR_VER 0x000e0000 /* version bits */
79 #define FSR_VER_SHIFT 17
80 #define FSR_VER_MASK 0x07
81
82 #define FSR_FTT 0x0001c000 /* FP trap type */
83 #define FSR_TT_NONE 0 /* no trap */
84 #define FSR_TT_IEEE 1 /* IEEE exception */
85 #define FSR_TT_UNFIN 2 /* unfinished operation */
86 #define FSR_TT_UNIMP 3 /* unimplemented operation */
87 #define FSR_TT_SEQ 4 /* sequence error */
88 #define FSR_TT_HWERR 5 /* hardware error (unrecoverable) */
89 #define FSR_FTT_SHIFT 14
90 #define FSR_FTT_MASK 0x03
91
92 #define FSR_QNE 0x00002000 /* queue not empty */
93 #define FSR_PR 0x00001000 /* partial result */
94
95 #define FSR_FCC 0x00000c00 /* FP condition codes */
96 #define FSR_CC_EQ 0 /* f1 = f2 */
97 #define FSR_CC_LT 1 /* f1 < f2 */
98 #define FSR_CC_GT 2 /* f1 > f2 */
99 #define FSR_CC_UO 3 /* (f1,f2) unordered */
100 #define FSR_FCC_SHIFT 10
101 #define FSR_FCC_MASK 0x03
102
103 #define FSR_AX 0x000003e0 /* accrued exceptions */
104 #define FSR_AX_SHIFT 5
105 #define FSR_AX_MASK 0x1f
106 #define FSR_CX 0x0000001f /* current exceptions */
107 #define FSR_CX_SHIFT 0
108 #define FSR_CX_MASK 0x1f
109
110 /* The following exceptions apply to TEM, AX, and CX. */
111 #define FSR_NV 0x10 /* invalid operand */
112 #define FSR_OF 0x08 /* overflow */
113 #define FSR_UF 0x04 /* underflow */
114 #define FSR_DZ 0x02 /* division by zero */
115 #define FSR_NX 0x01 /* inexact result */
116
117 #endif /* _MACHINE_FSR_H_ */
118