Home | History | Annotate | Line # | Download | only in include
psl.h revision 1.48.12.1
      1  1.48.12.1  jdolecek /*	$NetBSD: psl.h,v 1.48.12.1 2017/12/03 11:36:43 jdolecek Exp $ */
      2        1.4   deraadt 
      3        1.1   deraadt /*
      4        1.1   deraadt  * Copyright (c) 1992, 1993
      5        1.1   deraadt  *	The Regents of the University of California.  All rights reserved.
      6        1.1   deraadt  *
      7        1.1   deraadt  * This software was developed by the Computer Systems Engineering group
      8        1.1   deraadt  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
      9        1.1   deraadt  * contributed to Berkeley.
     10        1.1   deraadt  *
     11        1.1   deraadt  * All advertising materials mentioning features or use of this software
     12        1.1   deraadt  * must display the following acknowledgement:
     13        1.1   deraadt  *	This product includes software developed by the University of
     14        1.1   deraadt  *	California, Lawrence Berkeley Laboratory.
     15        1.1   deraadt  *
     16        1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     17        1.1   deraadt  * modification, are permitted provided that the following conditions
     18        1.1   deraadt  * are met:
     19        1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     20        1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     21        1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     22        1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     23        1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     24       1.34       agc  * 3. Neither the name of the University nor the names of its contributors
     25        1.1   deraadt  *    may be used to endorse or promote products derived from this software
     26        1.1   deraadt  *    without specific prior written permission.
     27        1.1   deraadt  *
     28        1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     29        1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     30        1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     31        1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     32        1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     33        1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     34        1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     35        1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     36        1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     37        1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     38        1.1   deraadt  * SUCH DAMAGE.
     39        1.1   deraadt  *
     40        1.1   deraadt  *	@(#)psl.h	8.1 (Berkeley) 6/11/93
     41        1.1   deraadt  */
     42        1.1   deraadt 
     43        1.1   deraadt #ifndef PSR_IMPL
     44        1.1   deraadt 
     45        1.1   deraadt /*
     46       1.25       mrg  * SPARC Process Status Register (in psl.h for hysterical raisins).  This
     47       1.25       mrg  * doesn't exist on the V9.
     48        1.1   deraadt  *
     49        1.1   deraadt  * The picture in the Sun manuals looks like this:
     50        1.1   deraadt  *	                                     1 1
     51        1.1   deraadt  *	 31   28 27   24 23   20 19       14 3 2 11    8 7 6 5 4       0
     52        1.1   deraadt  *	+-------+-------+-------+-----------+-+-+-------+-+-+-+---------+
     53        1.1   deraadt  *	|  impl |  ver  |  icc  |  reserved |E|E|  pil  |S|P|E|   CWP   |
     54        1.1   deraadt  *	|       |       |n z v c|           |C|F|       | |S|T|         |
     55        1.1   deraadt  *	+-------+-------+-------+-----------+-+-+-------+-+-+-+---------+
     56        1.1   deraadt  */
     57        1.1   deraadt 
     58       1.25       mrg #define PSR_IMPL	0xf0000000	/* implementation */
     59       1.25       mrg #define PSR_VER		0x0f000000	/* version */
     60       1.25       mrg #define PSR_ICC		0x00f00000	/* integer condition codes */
     61       1.25       mrg #define PSR_N		0x00800000	/* negative */
     62       1.25       mrg #define PSR_Z		0x00400000	/* zero */
     63       1.25       mrg #define PSR_O		0x00200000	/* overflow */
     64       1.25       mrg #define PSR_C		0x00100000	/* carry */
     65       1.25       mrg #define PSR_EC		0x00002000	/* coprocessor enable */
     66       1.25       mrg #define PSR_EF		0x00001000	/* FP enable */
     67       1.25       mrg #define PSR_PIL		0x00000f00	/* interrupt level */
     68       1.25       mrg #define PSR_S		0x00000080	/* supervisor (kernel) mode */
     69       1.25       mrg #define PSR_PS		0x00000040	/* previous supervisor mode (traps) */
     70       1.25       mrg #define PSR_ET		0x00000020	/* trap enable */
     71       1.25       mrg #define PSR_CWP		0x0000001f	/* current window pointer */
     72       1.25       mrg 
     73       1.25       mrg #define PSR_BITS "\20\16EC\15EF\10S\7PS\6ET"
     74       1.25       mrg 
     75       1.25       mrg /*
     76       1.25       mrg  * SPARC V9 CCR register
     77       1.25       mrg  */
     78       1.25       mrg 
     79       1.25       mrg #define ICC_C	0x01L
     80       1.25       mrg #define ICC_V	0x02L
     81       1.25       mrg #define ICC_Z	0x04L
     82       1.25       mrg #define ICC_N	0x08L
     83       1.25       mrg #define XCC_SHIFT	4
     84       1.25       mrg #define XCC_C	(ICC_C<<XCC_SHIFT)
     85       1.25       mrg #define XCC_V	(ICC_V<<XCC_SHIFT)
     86       1.25       mrg #define XCC_Z	(ICC_Z<<XCC_SHIFT)
     87       1.25       mrg #define XCC_N	(ICC_N<<XCC_SHIFT)
     88       1.25       mrg 
     89       1.25       mrg 
     90       1.25       mrg /*
     91       1.25       mrg  * SPARC V9 PSTATE register (what replaces the PSR in V9)
     92       1.25       mrg  *
     93       1.25       mrg  * Here's the layout:
     94       1.25       mrg  *
     95       1.25       mrg  *    11   10    9     8   7  6   5     4     3     2     1   0
     96       1.25       mrg  *  +------------------------------------------------------------+
     97       1.25       mrg  *  | IG | MG | CLE | TLE | MM | RED | PEF | AM | PRIV | IE | AG |
     98       1.25       mrg  *  +------------------------------------------------------------+
     99       1.25       mrg  */
    100       1.25       mrg 
    101       1.25       mrg #define PSTATE_IG	0x800	/* enable spitfire interrupt globals */
    102       1.25       mrg #define PSTATE_MG	0x400	/* enable spitfire MMU globals */
    103       1.25       mrg #define PSTATE_CLE	0x200	/* current little endian */
    104       1.25       mrg #define PSTATE_TLE	0x100	/* traps little endian */
    105       1.25       mrg #define PSTATE_MM	0x0c0	/* memory model */
    106       1.25       mrg #define PSTATE_MM_TSO	0x000	/* total store order */
    107       1.25       mrg #define PSTATE_MM_PSO	0x040	/* partial store order */
    108       1.25       mrg #define PSTATE_MM_RMO	0x080	/* Relaxed memory order */
    109       1.25       mrg #define PSTATE_RED	0x020	/* RED state */
    110       1.25       mrg #define PSTATE_PEF	0x010	/* enable floating point */
    111       1.25       mrg #define PSTATE_AM	0x008	/* 32-bit address masking */
    112       1.25       mrg #define PSTATE_PRIV	0x004	/* privileged mode */
    113       1.25       mrg #define PSTATE_IE	0x002	/* interrupt enable */
    114       1.25       mrg #define PSTATE_AG	0x001	/* enable alternate globals */
    115       1.25       mrg 
    116       1.25       mrg #define PSTATE_BITS "\20\14IG\13MG\12CLE\11TLE\10\7MM\6RED\5PEF\4AM\3PRIV\2IE\1AG"
    117       1.25       mrg 
    118       1.25       mrg 
    119       1.25       mrg /*
    120       1.25       mrg  * 32-bit code requires TSO or at best PSO since that's what's supported on
    121       1.25       mrg  * SPARC V8 and earlier machines.
    122       1.25       mrg  *
    123       1.25       mrg  * 64-bit code sets the memory model in the ELF header.
    124       1.25       mrg  *
    125       1.25       mrg  * We're running kernel code in TSO for the moment so we don't need to worry
    126       1.25       mrg  * about possible memory barrier bugs.
    127       1.25       mrg  */
    128       1.25       mrg 
    129       1.25       mrg #ifdef __arch64__
    130       1.25       mrg #define PSTATE_PROM	(PSTATE_MM_TSO|PSTATE_PRIV)
    131       1.25       mrg #define PSTATE_NUCLEUS	(PSTATE_MM_TSO|PSTATE_PRIV|PSTATE_AG)
    132       1.25       mrg #define PSTATE_KERN	(PSTATE_MM_TSO|PSTATE_PRIV)
    133       1.25       mrg #define PSTATE_INTR	(PSTATE_KERN|PSTATE_IE)
    134       1.25       mrg #define PSTATE_USER32	(PSTATE_MM_TSO|PSTATE_AM|PSTATE_IE)
    135       1.25       mrg #define PSTATE_USER	(PSTATE_MM_RMO|PSTATE_IE)
    136       1.25       mrg #else
    137       1.25       mrg #define PSTATE_PROM	(PSTATE_MM_TSO|PSTATE_PRIV)
    138       1.25       mrg #define PSTATE_NUCLEUS	(PSTATE_MM_TSO|PSTATE_AM|PSTATE_PRIV|PSTATE_AG)
    139       1.25       mrg #define PSTATE_KERN	(PSTATE_MM_TSO|PSTATE_AM|PSTATE_PRIV)
    140       1.25       mrg #define PSTATE_INTR	(PSTATE_KERN|PSTATE_IE)
    141       1.25       mrg #define PSTATE_USER32	(PSTATE_MM_TSO|PSTATE_AM|PSTATE_IE)
    142       1.25       mrg #define PSTATE_USER	(PSTATE_MM_TSO|PSTATE_AM|PSTATE_IE)
    143       1.25       mrg #endif
    144       1.25       mrg 
    145       1.47  nakayama 
    146       1.25       mrg /*
    147       1.25       mrg  * SPARC V9 TSTATE register
    148       1.25       mrg  *
    149  1.48.12.1  jdolecek  *   39 32 31 24 23 20  19   8	7 5 4   0
    150       1.25       mrg  *  +-----+-----+-----+--------+---+-----+
    151       1.25       mrg  *  | CCR | ASI |  -  | PSTATE | - | CWP |
    152       1.25       mrg  *  +-----+-----+-----+--------+---+-----+
    153       1.47  nakayama  */
    154       1.25       mrg 
    155       1.25       mrg #define TSTATE_CWP		0x01f
    156  1.48.12.1  jdolecek #define TSTATE_PSTATE		0xfff00
    157       1.25       mrg #define TSTATE_PSTATE_SHIFT	8
    158       1.25       mrg #define TSTATE_ASI		0xff000000LL
    159       1.25       mrg #define TSTATE_ASI_SHIFT	24
    160       1.25       mrg #define TSTATE_CCR		0xff00000000LL
    161       1.25       mrg #define TSTATE_CCR_SHIFT	32
    162       1.25       mrg 
    163       1.47  nakayama #define PSRCC_TO_TSTATE(x)	(((int64_t)(x)&PSR_ICC)<<(TSTATE_CCR_SHIFT-20))
    164       1.47  nakayama #define TSTATECCR_TO_PSR(x)	(((x)&TSTATE_CCR)>>(TSTATE_CCR_SHIFT-20))
    165       1.25       mrg 
    166       1.25       mrg /*
    167       1.25       mrg  * These are here to simplify life.
    168       1.25       mrg  */
    169       1.25       mrg #define TSTATE_IG	(PSTATE_IG<<TSTATE_PSTATE_SHIFT)
    170       1.25       mrg #define TSTATE_MG	(PSTATE_MG<<TSTATE_PSTATE_SHIFT)
    171       1.25       mrg #define TSTATE_CLE	(PSTATE_CLE<<TSTATE_PSTATE_SHIFT)
    172       1.25       mrg #define TSTATE_TLE	(PSTATE_TLE<<TSTATE_PSTATE_SHIFT)
    173       1.25       mrg #define TSTATE_MM	(PSTATE_MM<<TSTATE_PSTATE_SHIFT)
    174       1.25       mrg #define TSTATE_MM_TSO	(PSTATE_MM_TSO<<TSTATE_PSTATE_SHIFT)
    175       1.25       mrg #define TSTATE_MM_PSO	(PSTATE_MM_PSO<<TSTATE_PSTATE_SHIFT)
    176       1.25       mrg #define TSTATE_MM_RMO	(PSTATE_MM_RMO<<TSTATE_PSTATE_SHIFT)
    177       1.25       mrg #define TSTATE_RED	(PSTATE_RED<<TSTATE_PSTATE_SHIFT)
    178       1.25       mrg #define TSTATE_PEF	(PSTATE_PEF<<TSTATE_PSTATE_SHIFT)
    179       1.25       mrg #define TSTATE_AM	(PSTATE_AM<<TSTATE_PSTATE_SHIFT)
    180       1.25       mrg #define TSTATE_PRIV	(PSTATE_PRIV<<TSTATE_PSTATE_SHIFT)
    181       1.25       mrg #define TSTATE_IE	(PSTATE_IE<<TSTATE_PSTATE_SHIFT)
    182       1.25       mrg #define TSTATE_AG	(PSTATE_AG<<TSTATE_PSTATE_SHIFT)
    183       1.25       mrg 
    184       1.25       mrg #define TSTATE_BITS "\20\14IG\13MG\12CLE\11TLE\10\7MM\6RED\5PEF\4AM\3PRIV\2IE\1AG"
    185       1.25       mrg 
    186       1.47  nakayama #define TSTATE_KERN	((PSTATE_KERN)<<TSTATE_PSTATE_SHIFT)
    187       1.47  nakayama #define TSTATE_USER	((PSTATE_USER)<<TSTATE_PSTATE_SHIFT)
    188       1.25       mrg /*
    189       1.25       mrg  * SPARC V9 VER version register.
    190       1.25       mrg  *
    191       1.25       mrg  *  63   48 47  32 31  24 23 16 15    8 7 5 4      0
    192       1.25       mrg  * +-------+------+------+-----+-------+---+--------+
    193       1.25       mrg  * | manuf | impl | mask |  -  | maxtl | - | maxwin |
    194       1.25       mrg  * +-------+------+------+-----+-------+---+--------+
    195       1.25       mrg  *
    196       1.25       mrg  */
    197       1.25       mrg 
    198       1.25       mrg #define VER_MANUF	0xffff000000000000LL
    199       1.25       mrg #define VER_MANUF_SHIFT	48
    200       1.25       mrg #define VER_IMPL	0x0000ffff00000000LL
    201       1.25       mrg #define VER_IMPL_SHIFT	32
    202       1.25       mrg #define VER_MASK	0x00000000ff000000LL
    203       1.25       mrg #define VER_MASK_SHIFT	24
    204       1.25       mrg #define VER_MAXTL	0x000000000000ff00LL
    205       1.25       mrg #define VER_MAXTL_SHIFT	8
    206       1.25       mrg #define VER_MAXWIN	0x000000000000001fLL
    207       1.25       mrg 
    208       1.25       mrg /*
    209       1.25       mrg  * Here are a few things to help us transition between user and kernel mode:
    210       1.25       mrg  */
    211       1.25       mrg 
    212       1.25       mrg /* Memory models */
    213       1.25       mrg #define KERN_MM		PSTATE_MM_TSO
    214       1.25       mrg #define USER_MM		PSTATE_MM_RMO
    215       1.25       mrg 
    216       1.25       mrg /*
    217       1.25       mrg  * Register window handlers.  These point to generic routines that check the
    218       1.25       mrg  * stack pointer and then vector to the real handler.  We could optimize this
    219       1.25       mrg  * if we could guarantee only 32-bit or 64-bit stacks.
    220       1.25       mrg  */
    221       1.25       mrg #define WSTATE_KERN	026
    222       1.25       mrg #define WSTATE_USER	022
    223       1.25       mrg 
    224       1.25       mrg #define CWP		0x01f
    225       1.25       mrg 
    226       1.25       mrg /* 64-byte alignment -- this seems the best place to put this. */
    227       1.46       riz #define SPARC64_BLOCK_SIZE	64
    228       1.46       riz #define SPARC64_BLOCK_ALIGN	0x3f
    229       1.15       mrg 
    230        1.8   mycroft #if defined(_KERNEL) && !defined(_LOCORE)
    231       1.10  christos 
    232        1.1   deraadt /*
    233        1.1   deraadt  * GCC pseudo-functions for manipulating PSR (primarily PIL field).
    234        1.1   deraadt  */
    235       1.48       mrg static __inline __attribute__((__always_inline__)) int
    236       1.35   thorpej getpsr(void)
    237       1.10  christos {
    238        1.1   deraadt 	int psr;
    239        1.1   deraadt 
    240       1.38     perry 	__asm volatile("rd %%psr,%0" : "=r" (psr));
    241        1.1   deraadt 	return (psr);
    242       1.12        pk }
    243       1.12        pk 
    244       1.48       mrg static __inline __attribute__((__always_inline__)) int
    245       1.35   thorpej getmid(void)
    246       1.12        pk {
    247       1.12        pk 	int mid;
    248       1.12        pk 
    249       1.38     perry 	__asm volatile("rd %%tbr,%0" : "=r" (mid));
    250       1.12        pk 	return ((mid >> 20) & 0x3);
    251        1.1   deraadt }
    252        1.1   deraadt 
    253       1.48       mrg static __inline __attribute__((__always_inline__)) void
    254       1.35   thorpej setpsr(int newpsr)
    255       1.10  christos {
    256       1.45    martin 	__asm volatile("wr %0,0,%%psr" : : "r" (newpsr) : "memory");
    257       1.38     perry 	__asm volatile("nop; nop; nop");
    258        1.1   deraadt }
    259        1.1   deraadt 
    260       1.48       mrg static __inline __attribute__((__always_inline__)) void
    261       1.35   thorpej spl0(void)
    262       1.10  christos {
    263        1.1   deraadt 	int psr, oldipl;
    264        1.1   deraadt 
    265        1.1   deraadt 	/*
    266        1.1   deraadt 	 * wrpsr xors two values: we choose old psr and old ipl here,
    267        1.1   deraadt 	 * which gives us the same value as the old psr but with all
    268        1.1   deraadt 	 * the old PIL bits turned off.
    269        1.1   deraadt 	 */
    270       1.45    martin 	__asm volatile("rd %%psr,%0" : "=r" (psr) : : "memory");
    271        1.1   deraadt 	oldipl = psr & PSR_PIL;
    272       1.38     perry 	__asm volatile("wr %0,%1,%%psr" : : "r" (psr), "r" (oldipl));
    273        1.1   deraadt 
    274        1.1   deraadt 	/*
    275        1.1   deraadt 	 * Three instructions must execute before we can depend
    276        1.1   deraadt 	 * on the bits to be changed.
    277        1.1   deraadt 	 */
    278       1.38     perry 	__asm volatile("nop; nop; nop");
    279        1.1   deraadt }
    280        1.1   deraadt 
    281        1.1   deraadt /*
    282        1.1   deraadt  * PIL 1 through 14 can use this macro.
    283        1.1   deraadt  * (spl0 and splhigh are special since they put all 0s or all 1s
    284        1.1   deraadt  * into the ipl field.)
    285        1.1   deraadt  */
    286       1.21        pk #define	_SPLSET(name, newipl) \
    287       1.48       mrg static __inline __attribute__((__always_inline__)) void name(void) \
    288       1.10  christos { \
    289       1.44       mrg 	int psr; \
    290       1.38     perry 	__asm volatile("rd %%psr,%0" : "=r" (psr)); \
    291       1.44       mrg 	psr &= ~PSR_PIL; \
    292       1.38     perry 	__asm volatile("wr %0,%1,%%psr" : : \
    293        1.1   deraadt 	    "r" (psr), "n" ((newipl) << 8)); \
    294       1.45    martin 	__asm volatile("nop; nop; nop" : : : "memory"); \
    295        1.1   deraadt }
    296       1.21        pk 
    297       1.35   thorpej _SPLSET(spllowerschedclock, IPL_SCHED)
    298       1.35   thorpej 
    299       1.42        ad typedef uint8_t ipl_t;
    300       1.41      yamt typedef struct {
    301       1.41      yamt 	ipl_t _ipl;
    302       1.41      yamt } ipl_cookie_t;
    303       1.41      yamt 
    304       1.41      yamt static inline ipl_cookie_t
    305       1.41      yamt makeiplcookie(ipl_t ipl)
    306       1.41      yamt {
    307       1.41      yamt 
    308       1.41      yamt 	return (ipl_cookie_t){._ipl = ipl};
    309       1.41      yamt }
    310       1.41      yamt 
    311       1.21        pk /* Raise IPL and return previous value */
    312       1.39     perry static __inline int
    313       1.41      yamt splraiseipl(ipl_cookie_t icookie)
    314       1.35   thorpej {
    315       1.41      yamt 	int newipl = icookie._ipl;
    316       1.35   thorpej 	int psr, oldipl;
    317        1.1   deraadt 
    318       1.38     perry 	__asm volatile("rd %%psr,%0" : "=r" (psr));
    319       1.18   thorpej 
    320       1.35   thorpej 	oldipl = psr & PSR_PIL;
    321       1.35   thorpej 	newipl <<= 8;
    322       1.35   thorpej 	if (newipl <= oldipl)
    323       1.35   thorpej 		return (oldipl);
    324        1.7   mycroft 
    325       1.35   thorpej 	psr = (psr & ~oldipl) | newipl;
    326       1.20        pk 
    327       1.38     perry 	__asm volatile("wr %0,0,%%psr" : : "r" (psr));
    328       1.45    martin 	__asm volatile("nop; nop; nop" : : : "memory");
    329        1.9        pk 
    330       1.35   thorpej 	return (oldipl);
    331       1.35   thorpej }
    332        1.9        pk 
    333       1.40      yamt #include <sys/spl.h>
    334        1.9        pk 
    335       1.41      yamt #define	splausoft()	splraiseipl(makeiplcookie(IPL_SOFTAUDIO))
    336       1.41      yamt #define	splfdsoft()	splraiseipl(makeiplcookie(IPL_SOFTFDC))
    337        1.3   deraadt 
    338       1.41      yamt #define	splfd()		splraiseipl(makeiplcookie(IPL_FD))
    339       1.41      yamt #define	splts102()	splraiseipl(makeiplcookie(IPL_TS102))
    340        1.1   deraadt 
    341       1.41      yamt #define	splzs()		splraiseipl(makeiplcookie(IPL_ZS))
    342        1.1   deraadt 
    343        1.1   deraadt /* splx does not have a return value */
    344       1.48       mrg static __inline __attribute__((__always_inline__)) void
    345       1.35   thorpej splx(int newipl)
    346       1.10  christos {
    347        1.1   deraadt 	int psr;
    348        1.1   deraadt 
    349       1.45    martin 	__asm volatile("rd %%psr,%0" : "=r" (psr) : : "memory");
    350       1.38     perry 	__asm volatile("wr %0,%1,%%psr" : : \
    351        1.1   deraadt 	    "r" (psr & ~PSR_PIL), "rn" (newipl));
    352       1.38     perry 	__asm volatile("nop; nop; nop");
    353        1.1   deraadt }
    354        1.8   mycroft #endif /* KERNEL && !_LOCORE */
    355        1.1   deraadt 
    356        1.1   deraadt #endif /* PSR_IMPL */
    357